# Tomasulo with Speculative Execution



## **Instruction Fetch Queue**



- It is arranged as four , 4 location FIFO
- > Always an entire block ( 4 words) is fetch from Cache
- > Four Way Interleaved Fetching is done
- > IFQ is Flushed every time a Jump Instruction comes in Dispatch or a Branch is taken (successful branch).

## **General Operation**

### Dispatching of Instruction

- > At a given time an Instruction can be
- Ø Incomplete Pending in the Backend
- Ø Complete Instruction is in ROB but not Committed
- Ø Committed
- > The instruction is given a ROB slot regardless of it type, except for a jump or an invalid instruction
- > For register reading instructions, "Rs" or "Rs and Rt" Data is/are searched in ROB.
  - In case a match is found Corresponding Data is forwarded else Data from Register is forwarded. Corresponding Data means "ROB Tag if its pending in backend or "ROB Data if its complete".
- ➤ If there is no match, then data from register file is taken.
- Ø Since more than one instruction in ROB can have the same destination register ID, one needs a Priority Resolver.









## **Load Store Queue**



- Load Word accesses the memory and result is written into the Load/Store Buffer
- Store Word Does not access memory while getting issued from Queue and goes to Load/Store Buffer directly
- Whenever Store Word is issued Store Address Buffer is updated with Store Word Memory address and ROB Tag
- Once a Store Word is committed from the Top of ROB corresponding entry in Store Address Buffer is invalidated .



### **Branch Instruction Handling**

- Once a Branch Instruction arrives in Dispatch, Branch Prediction is done using BPB (Branch Prediction Buffer).
- Last 3 Bits of PC are used by the Branch Predictor
- Branches are handled aggressively. They are executed as soon as they arrive on CDB without waiting for branch Instruction to become the top instruction in ROB.
- Selective flushing mechanism is used to flush the instructions in backend in case of a mispredicted branch instruction.

### Flushing Mechanism for Branch Instruction

- In order to flush instruction in backend a Flush signal along with the following are conveyed to the backend.
- 1. Current Top Location of ROB
- 2. Depth of the Branch Instruction
- All instructions in the backend (as well as in ROB) with depth greater than the successful branches depth need to leave (need to be flushed

### **Consider Two Scenarios shown below**



## **Exception Handling**

- Exception once Generated are carried through Queues
- Once a Instruction with Exception is announced on CDB Program Jumps to a pre-specified Address
- Since Program Jumps to a Address flushing needs to be done which is similar to a branch Instruction or a jump instruction handling
- Since Store word Instructions are executed once they are at the top of buffer exception handling for them are also done once the cache (virtual memory) returns an exception (such as page fault).