## Introduction to Programming (Adv)

School of Computer Science, University of Sydney



## Copyright Warning

#### COMMONWEALTH OF AUSTRALIA

Copyright Regulations 1969

#### **WARNING**

This material has been reproduced and communicated to you by or on behalf of the University of Sydney pursuant to Part VB of the Copyright Act 1968 (**the Act**).

The material in this communication may be subject to copyright under the Act. Any further copying or communication of this material by you may be the subject of copyright protection under the Act.

Do not remove this notice.

#### Makefiles

Language agnostic build process

### Build an executable binary file

There is a program that we wish to build.

The program when produced is an executable binary file.

It containing instructions of what the CPU will execute.

To make the (often) single binary file, multiple source code files are needed to aggregate together

We need a build system

## Multiple sources single target

We can have many .c and .h files for our C programming project.

#### Here is a sample project:

```
simulation_main.c
simulation.c
mymath.c
mymath.h
mytimer.c
mytimer.h
```

### The project is compiled as follows:

```
gcc -o simulation simulation_main.c simulation.c mymath.c mytimer.c
```

Notice that only one target. Multiple dependencies

## Recompilation costs

```
If we change any file, we have to recompile all the code. simulation\_main.c \rightarrow recompile change simulation.c \rightarrow recompile change simulation.h \rightarrow recompile change mymath.c \rightarrow recompile change mymath.c \rightarrow recompile change mytimer.c \rightarrow recompile
```

change  $mymath.h \rightarrow recompile$ change  $mytimer.h \rightarrow recompile$ 

Code can be huge. Unnecessary compilation is unnecessary time wasted.

| file              | lines of code         |
|-------------------|-----------------------|
| simulation_main.c | ~10,000               |
| simulation.c      | ~170,000              |
| simulation.h      | ~150                  |
| mymath.c          | ~65,000               |
| mymath.h          | ~800                  |
| mytimer.c         | ~200                  |
|                   | Introduction to Progr |

## Understanding dependencies

Increasing complex software demands greater modularity. By separating the responsibilities into modules, components or frameworks. We can better understand the roles and interactions between them.

Hence the build process would have an explicit dependency mapping.



## Understanding dependencies

simulation\_main.c depends on everything. We cannot escape recompiling for that case. But what about the others?

If I change mytimer.c should I recompile all the other code?

Let's invert the dependency hierarchy. This allows us to determine which files should be recompiled if they change.

## Understanding dependencies (cont.)



# Using the intermediate formats

Programming language compilers allow you to produce binary code that is incomplete.

Within a module for instance. The functions themselves, how the memory is arranged within the function, local variables, variables local to the module. function prototypes, structure definitions etc.

This compilation of parts internal to a module is independent to outside modules. It should not have to be recompiled each time.

# Using the intermediate formats

C/C++/Rust has .o files Java/Kotlin has .class files Python has .pyc files Many languages adopt package like systems for large projects

The compiler accepts different flags as well as filenames of binary code and/or source code.

This allows us to compile different parts of our program with different switches enabled

### Object files

### Compile each module independently

```
gcc -c simulation_main.c
gcc -c simulation.c
gcc -c mymath.c
gcc -c mytimer.c
```

But what about the .h files? Suppose that simulation\_main.c uses this function prototype in simulation.h:

```
int simulate(void *state, double timestep_delta);
and it was changed to:
```

```
int simulate(void *state, double timestep_delta, int
*converged);
```

Need to recompile all source code files that depend on simulation.h

This is not captured in the process.

Makefiles can be used to define dependency rules and actions to take

### Makefiles

the *make* program automates the process of recompiling. It will automatically recompile all the source code files that have been changed as well as any code dependent on the changes.

 $\it make$  interprets a set of rules specified in the Makefile as the dependencies.

When *make* is run, it will check the last change timestamps on the dependencies specified in the rules and if dependencies have been modified, it will invoke the appropriate action of recompilation.

#### In file called Makefile:

```
simulation.o: simulation.c simulation.h

gcc -c simulation.c

echo "hello!"

simulation_main.o: simulation_main.c simulation.h mytmer.h

gcc -c simulation_main.c
```

Three main ingredients for a rule to be defined. Target, Dependencies, Actions

target: the name of the file you want to make

one or more dependencies: files the target depends on

an action: a shell command that creates the target

Two rules here. Target describes the file to produce, it's dependencies, and actions needed to build it.

We can make any action we like after a rule has been triggered.



#### Type

\$ make

Dependency graph revisited



Notice we have a dependency relationship with object files and header files of other modules, **not** their .c files directly

Revise our rules based on object files rather than source code files

```
CC=gcc
3
   # flags that apply for any compilation
   CFLAGS=-Werror
6
   # flags that apply for final linking stage
   LDFLAGS=-lm
9
    simulation: simulation_main.o simulation.o mytimer.o mymath.o
10
        $(CC) $(LDFLAGS) -o simulation simulation_main.o simulation.o mytimer.o
            mymath.o
11
12
    simulation_main.o: simulation_main.c simulation.h mytimer.h
13
        $(CC) $(CFLAGS) -c simulation_main.c
14
    simulation.o: simulation.c simulation.h
15
16
        $(CC) $(CFLAGS)-c simulation.c
17
18
    mvmath.o: mvmath.c mvmath.h
19
        $(CC) $(CFLAGS) -c mymath.c
20
21
    mytimer.o: mytimer.c mytimer.h
       $(CC) $(CFLAGS) -c mytimer.c
23
24
    clean .
        echo "removing all object files"
26
        rm simulation_main.o simulation.o mytimer.o mymath.o
```

### More uses of make

Excellent software that is versatile across languages and even purposes<sup>[1]</sup>

You can create any dependencies and rules you need. Software can be built to different targets:

make i686
make test
make release

Plenty of macro expansions, makefile hierarchies, pattern matching rules (supremely useful!).

More information about make:

https://www.gnu.org/software/make/manual/make.html

<sup>[1]</sup> These LATEX slides were generated using a Makefile!