# DS0128 Datasheet IGLOO2 FPGA and SmartFusion2 SoC FPGA





a **MICROCHIP** company

#### Microsemi Headquarters

One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

Email: sales.support@microsemi.com www.microsemi.com

©2018 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.



# **Contents**

| 1 | Revis | sion His         | story                                                         | 1   |
|---|-------|------------------|---------------------------------------------------------------|-----|
|   | 1.1   | Revisio          | on 12.0                                                       | 1   |
|   | 1.2   |                  | on 11.0                                                       |     |
|   | 1.3   |                  | on 10.0                                                       |     |
|   | 1.4   |                  | on 9.0                                                        |     |
|   |       |                  |                                                               |     |
|   | 1.5   |                  | on 8.0                                                        |     |
|   | 1.6   |                  | n 7.0                                                         |     |
|   | 1.7   |                  | on 6.0                                                        |     |
|   | 1.8   | Revisio          | n 5.0                                                         | 2   |
|   | 1.9   | Revisio          | n 4.0                                                         | 3   |
|   | 1.10  | Revisio          | on 3.0                                                        | 3   |
|   | 1.11  | Revisio          | on 2.0                                                        | 3   |
|   | 1.12  | Revisio          | on 1.0                                                        | 4   |
| _ |       |                  |                                                               |     |
| 2 |       |                  | GA and SmartFusion2 SoC FPGA                                  |     |
|   | 2.1   |                  | Status                                                        |     |
|   | 2.2   | Referer          | nces                                                          | 6   |
|   | 2.3   | Electric         | al Specifications                                             |     |
|   |       | 2.3.1            | Operating Conditions                                          |     |
|   |       | 2.3.2            | Power Consumption                                             |     |
|   |       | 2.3.3            | Average Fabric Temperature and Voltage Derating Factors       |     |
|   |       | 2.3.4            | Timing Model                                                  |     |
|   |       | 2.3.5            | User I/O Characteristics                                      |     |
|   |       | 2.3.6<br>2.3.7   | Logic Element Specifications                                  |     |
|   |       | 2.3.7            | FPGA Fabric SRAM                                              |     |
|   |       | 2.3.9            | Programming Times                                             |     |
|   |       | 2.3.10           | Math Block Timing Characteristics                             |     |
|   |       | 2.3.11           | Embedded NVM (eNVM) Characteristics                           |     |
|   |       | 2.3.12           | SRAM PUF                                                      |     |
|   |       | 2.3.13           | Non-Deterministic Random Bit Generator (NRBG) Characteristics |     |
|   |       | 2.3.14           | Cryptographic Block Characteristics                           | 106 |
|   |       | 2.3.15           | Crystal Oscillator                                            |     |
|   |       | 2.3.16           | On-Chip Oscillator                                            |     |
|   |       | 2.3.17           | Clock Conditioning Circuits (CCC)                             |     |
|   |       | 2.3.18           | JTAG                                                          |     |
|   |       | 2.3.19           | System Controller SPI Characteristics                         |     |
|   |       | 2.3.20<br>2.3.21 | •                                                             |     |
|   |       | 2.3.21           | DEVRST_N Characteristics                                      |     |
|   |       | 2.3.22           | Flash*Freeze Timing Characteristics                           |     |
|   |       | 2.3.24           | DDR Memory Interface Characteristics                          |     |
|   |       | 2.3.25           | SFP Transceiver Characteristics                               |     |
|   |       | 2.3.26           | SerDes Electrical and Timing AC and DC Characteristics        |     |
|   |       | 2.3.27           | SmartFusion2 Specifications                                   |     |
|   |       | 2.3.28           | CAN Controller Characteristics                                |     |
|   |       | 2.3.29           | USB Characteristics                                           |     |
|   |       | 2.3.30           | MMUART Characteristics                                        |     |
|   |       | 2.3.31           | IGLOO2 Specifications                                         |     |



# **Figures**

| Figure 1  | High Temperature Data Retention (HTR)                             | 10    |
|-----------|-------------------------------------------------------------------|-------|
| Figure 2  | Timing Model                                                      |       |
| Figure 3  | Input Buffer AC Loading                                           |       |
| Figure 4  | Output Buffer AC Loading                                          |       |
| Figure 5  | Tristate Buffer for Enable Path Test Point                        |       |
| Figure 6  | Timing Model for Input Register                                   | 65    |
| Figure 7  | I/O Register Input Timing Diagram                                 | 66    |
| Figure 8  | Timing Model for Output/Enable Register                           |       |
| Figure 9  | I/O Register Output Timing Diagram                                |       |
| Figure 10 | Input DDR Module                                                  | 70    |
| Figure 11 | Input DDR Timing Diagram                                          | 7′    |
| Figure 12 | Output DDR Module                                                 | 73    |
| Figure 13 | Output DDR Timing Diagram                                         | 74    |
| Figure 14 | LUT-4                                                             | 75    |
| Figure 15 | Sequential Module                                                 | 76    |
| Figure 16 | Sequential Module Timing Diagram                                  | 77    |
| Figure 17 | Power-up to Functional Timing Diagram for SmartFusion2            | . 115 |
| Figure 18 | Power-up to Functional Timing Diagram for IGLOO2                  | . 116 |
| Figure 19 | DEVRST_N to Functional Timing Diagram for SmartFusion2            | . 117 |
| Figure 20 | DEVRST_N to Functional Timing Diagram for IGLOO2                  | . 118 |
| Figure 21 | I2C Timing Parameter Definition                                   |       |
| Figure 22 | SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1) | . 127 |
| Figure 23 | SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1) | . 130 |



# **Tables**

| Table 1  | IGLOO2 and SmartFusion2 Design Security Densities                                                | . 5 |
|----------|--------------------------------------------------------------------------------------------------|-----|
| Table 2  | IGLOO2 and SmartFusion2 Data Security Densities                                                  | . 5 |
| Table 3  | Absolute Maximum Ratings                                                                         | . 6 |
| Table 4  | Recommended Operating Conditions                                                                 | . 7 |
| Table 5  | FPGA Operating Limits                                                                            | . 8 |
| Table 6  | Embedded Operating Flash Limits                                                                  | . 9 |
| Table 7  | Device Storage Temperature and Retention                                                         | . 9 |
| Table 8  | High Temperature Data Retention (HTR) Lifetime                                                   | . 9 |
| Table 9  | Package Thermal Resistance of SmartFusion2 and IGLOO2 Devices                                    | 11  |
| Table 10 | Quiescent Supply Current Characteristics                                                         | 13  |
| Table 11 | SmartFusion2 and IGLOO2 Quiescent Supply Current (V <sub>DD</sub> = 1.2 V) – Typical Process     | 13  |
| Table 12 | Currents During Program Cycle, 0 °C < = T <sub>J</sub> <= 85 °C – Typical Process                | 14  |
| Table 13 | Currents During Verify Cycle, 0 °C <= T <sub>.l</sub> <= 85 °C – Typical Process                 | 14  |
| Table 14 | SmartFusion2 and IGLOO2 Quiescent Supply Current (V <sub>DD</sub> = 1.26 V) – Worst-Case Process | 14  |
| Table 15 | Average Junction Temperature and Voltage Derating Factors for Fabric Timing Delays               | 15  |
| Table 16 | Inrush Currents at Power up, –40 °C <= T <sub>J</sub> <= 100 °C – Typical Process                |     |
| Table 17 | Timing Model Parameters                                                                          |     |
| Table 18 | Maximum Data Rate Summary Table for Single-Ended I/O in Worst-Case Industrial Conditions .       | 20  |
| Table 19 | Maximum Data Rate Summary Table for Voltage-Referenced I/O in Worst-Case                         |     |
|          | Industrial Conditions                                                                            | 21  |
| Table 20 | Maximum Data Rate Summary Table for Differential I/O in Worst-Case Industrial Conditions         | 21  |
| Table 21 | Maximum Frequency Summary Table for Single-Ended I/O in Worst-Case Industrial Conditions .       |     |
| Table 22 | Maximum Frequency Summary Table for Voltage-Referenced I/O in Worst-Case Industrial              |     |
|          | Conditions                                                                                       | 22  |
| Table 23 | Maximum Frequency Summary Table for Differential I/O in Worst-Case Industrial Conditions         | 22  |
| Table 24 | Input Capacitance, Leakage Current, and Ramp Time                                                | 23  |
| Table 25 | I/O Weak Pull-up/Pull-down Resistances for DDRIO I/O Bank                                        | 23  |
| Table 26 | I/O Weak Pull-Up/Pull-Down Resistances for MSIO I/O Bank                                         | 24  |
| Table 27 | I/O Weak Pull-up/Pull-down Resistances for MSIOD I/O Bank                                        | 24  |
| Table 28 | Schmitt Trigger Input Hysteresis                                                                 | 24  |
| Table 29 | LVTTL/LVCMOS 3.3 V DC Recommended DC Operating Conditions (Applicable to MSIO I/O Ba             | nk  |
|          | Only)                                                                                            | 25  |
| Table 30 | LVTTL/LVCMOS 3.3 V Input Voltage Specification (Applicable to MSIO I/O Bank Only)                | 25  |
| Table 31 | LVCMOS 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank Only)                  |     |
| Table 32 | LVTTL 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank Only)                   |     |
| Table 33 | LVTTL/LVCMOS 3.3 V AC Maximum Switching Speed (Applicable to MSIO I/O Bank Only)                 | 25  |
| Table 34 | LVTTL/LVCMOS 3.3 V AC Test Parameter Specifications (Applicable to MSIO I/O Bank Only)           |     |
| Table 35 | LVTTL/LVCMOS 3.3 V Transmitter Drive Strength Specifications for MSIO I/O Bank                   |     |
| Table 36 | LVTTL/LVCMOS 3.3 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)                    | 26  |
| Table 37 | LVTTL/LVCMOS 3.3 V Transmitter Characteristics for MSIO I/O Bank (Output and                     |     |
|          | Tristate Buffers)                                                                                |     |
| Table 38 | LVCMOS 2.5 V DC Recommended DC Operating Conditions                                              |     |
| Table 39 | LVCMOS 2.5 V DC Input Voltage Specification                                                      |     |
| Table 40 | LVCMOS 2.5 V DC Output Voltage Specification                                                     |     |
| Table 41 | LVCMOS 2.5 V AC Minimum and Maximum Switching Speed                                              |     |
| Table 42 | LVCMOS 2.5 V AC Calibrated Impedance Option                                                      |     |
| Table 43 | LVCMOS 2.5 V AC Test Parameter Specifications                                                    |     |
| Table 44 | LVCMOS 2.5 V Transmitter Drive Strength Specifications                                           |     |
| Table 45 | LVCMOS 2.5 V Receiver Characteristics (Input Buffers)                                            |     |
| Table 46 | LVCMOS 2.5 V Transmitter Characteristics for DDRIO Bank (Output and Tristate Buffers)            |     |
| Table 47 | LVCMOS 2.5 V Transmitter Characteristics for MSIO Bank (Output and Tristate Buffers)             |     |
| Table 48 | LVCMOS 2.5 V Transmitter Characteristics for MSIOD Bank (Output and Tristate Buffers)            |     |
| Table 49 | LVCMOS 1.8 V DC Recommended Operating Conditions                                                 |     |
| Table 50 | LVCMOS 1.8 V DC Input Voltage Specification                                                      | 30  |



|     |    |      |      |      |    |     | _  |   |
|-----|----|------|------|------|----|-----|----|---|
| a 🔨 | ŇΜ | ICRO | CHIE | • CC | om | par | าง | , |

| Table 51             | LVCMOS 1.8 V DC Output Voltage Specification                                                  | . 30     |
|----------------------|-----------------------------------------------------------------------------------------------|----------|
| Table 52             | LVCMOS 1.8 V Minimum and Maximum AC Switching Speed                                           | . 30     |
| Table 53             | LVCMOS 1.8 V AC Calibrated Impedance Option                                                   |          |
| Table 54             | LVCMOS 1.8 V AC Test Parameter Specifications                                                 |          |
| Table 55             | LVCMOS 1.8 V Transmitter Drive Strength Specifications                                        |          |
| Table 56             | LVCMOS 1.8 V Receiver Characteristics (Input Buffers)                                         |          |
| Table 57             | LVCMOS 1.8 V Transmitter Characteristics for DDRIO I/O Bank with Fixed Code (Output and Trist |          |
|                      | Buffers)                                                                                      |          |
| Table 58             | LVCMOS 1.8 V Transmitter Characteristics for MSIO I/O Bank                                    |          |
| Table 59             | LVCMOS 1.8 V Transmitter Characteristics for MSIOD I/O Bank                                   |          |
| Table 60             | LVCMOS 1.5 V DC Recommended Operating Conditions                                              |          |
| Table 61             | LVCMOS 1.5 V DC Input Voltage Specification                                                   |          |
| Table 62             | LVCMOS 1.5 V DC Output Voltage Specification                                                  |          |
| Table 63             | LVCMOS 1.5 V AC Minimum and Maximum Switching Speed                                           |          |
| Table 64             | LVCMOS 1.5 V AC Calibrated Impedance Option                                                   |          |
| Table 65             | LVCMOS 1.5 V AC Calibrated Impedance Option                                                   |          |
| Table 65             | LVCMOS 1.5 V AC Test Farameter Specifications                                                 |          |
|                      |                                                                                               |          |
| Table 67             | LVCMOS 1.5 V Receiver Characteristics for DDRIO I/O Bank with Fixed Codes (Input Buffers)     |          |
| Table 68             | LVCMOS 1.5 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)                       |          |
| Table 69             | LVCMOS 1.5 V Receiver Characteristics for MSIOD I/O Bank (Input Buffers)                      |          |
| Table 70             | LVCMOS 1.5 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)     |          |
| Table 71             | LVCMOS 1.5 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)      |          |
| Table 72             | LVCMOS 1.5 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)     |          |
| Table 73             | LVCMOS 1.2 V DC Recommended DC Operating Conditions                                           |          |
| Table 74             | LVCMOS 1.2 V DC Input Voltage Specification                                                   |          |
| Table 75             | LVCMOS 1.2 V DC Output Voltage Specification                                                  |          |
| Table 76             | LVCMOS 1.2 V Minimum and Maximum AC Switching Speed                                           |          |
| Table 77             | LVCMOS 1.2 V AC Calibrated Impedance Option                                                   |          |
| Table 78             | LVCMOS 1.2 V AC Test Parameter Specifications                                                 |          |
| Table 79             | LVCMOS 1.2 V Transmitter Drive Strength Specifications                                        |          |
| Table 80             | LVCMOS 1.2 V Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input Buffers)      |          |
| Table 81             | LVCMOS 1.2 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)                       |          |
| Table 82             | LVCMOS 1.2 V Receiver Characteristics for MSIOD I/O Bank (Input Buffers)                      |          |
| Table 83             | LVCMOS 1.2 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)     |          |
| Table 84             | LVCMOS 1.2 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)      |          |
| Table 85             | LVCMOS 1.2 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)     |          |
| Table 86<br>Table 87 | PCI/PCI-X DC Recommended Operating Conditions                                                 |          |
| _                    | PCI/PCI-X DC Input Voltage Specification                                                      |          |
| Table 88             | PCI/PCI-X DC Output Voltage Specification                                                     | . 40     |
| Table 89             | PCI/PCI-X Minimum and Maximum AC Switching Speed                                              |          |
| Table 90             | PCI/PCI-X AC Test Parameter Specifications                                                    |          |
| Table 91<br>Table 92 | PCI/PCIX AC Switching Characteristics for Receiver for MSIO I/O Bank (Input Buffers)          | . 41     |
| Table 92             | PCI/PCIX AC switching Characteristics for Transmitter for MSIO I/O Bank (Output and Tristate  | 11       |
| Table 02             | Buffers)                                                                                      |          |
| Table 93<br>Table 94 | HSTL Recommended DC Operating Conditions                                                      |          |
| Table 94             | HSTL DC Output Voltage Specification Applicable to DDRIO I/O Bank Only                        | 41<br>42 |
| Table 95             | HSTL DC Differential Voltage Specification                                                    |          |
| Table 90             | HSTL AC Differential Voltage Specifications                                                   | 42       |
| Table 98             | HSTL Minimum and Maximum AC Switching Speed                                                   |          |
| Table 99             | HSTL Impedance Specification                                                                  |          |
| Table 99             | HSTL AC Test Parameter Specification                                                          |          |
| Table 100            | HSTL Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input Buffers)              |          |
| Table 101            | HSTL Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)             |          |
| Table 102            | DDR1/SSTL2 DC Recommended Operating Conditions                                                |          |
| Table 103            | DDR1/SSTL2 DC Input Voltage Specification                                                     |          |
| Table 104            | DDR1/SSTL2 DC Output Voltage Specification                                                    |          |
| Table 105            | DDR1/SSTL2 DC Output Voltage Specification                                                    |          |
| Table 100            | SSTL2 AC Differential Voltage Specifications                                                  |          |
| 1 4010 101           | 23.22.10 Emororium Voltago opositioationis                                                    |          |



| a Mi | м | ור | . ם ר | СН | ID C | οm | n | aı | ٦١. | , |
|------|---|----|-------|----|------|----|---|----|-----|---|

| Table 108 | SSTL2 Minimum and Maximum AC Switching Speeds                                              |      |
|-----------|--------------------------------------------------------------------------------------------|------|
| Table 109 | SSTL2 AC Impedance Specifications                                                          | 45   |
| Table 110 | DDR1/SSTL2 AC Test Parameter Specifications                                                |      |
| Table 111 | SSTL2 Receiver Characteristics for DDRIO I/O Bank (Input Buffers)                          | 45   |
| Table 112 | SSTL2 Receiver Characteristics for MSIO I/O Bank (Input Buffers)                           |      |
| Table 113 | DDR1/SSTL2 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)                     | 46   |
| Table 114 | SSTL2 Class I Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers) | 46   |
| Table 115 | DDR1/SSTL2 Class I Transmitter Characteristics for MSIO I/O Bank (Output and               |      |
|           | Tristate Buffers)                                                                          | 46   |
| Table 116 | DDR1/SSTL2 Class I Transmitter Characteristics for MSIOD I/O Bank (Output and              |      |
|           | Tristate Buffers)                                                                          | 46   |
| Table 117 | DDR1/SSTL2 Class II Transmitter Characteristics for DDRIO I/O Bank (Output and             |      |
|           | Tristate Buffers)                                                                          | 46   |
| Table 118 | DDR1/SSTL2 Class II Transmitter Characteristics for MSIO I/O Bank (Output and              |      |
|           | Tristate Buffers)                                                                          | 46   |
| Table 119 | SSTL18 DC Recommended DC Operating Conditions                                              | 47   |
| Table 120 | SSTL18 DC Input Voltage Specification                                                      |      |
| Table 121 | SSTL18 DC Output Voltage Specification                                                     | 47   |
| Table 122 | SSTL18 DC Differential Voltage Specification                                               |      |
| Table 123 | SSTL18 AC Differential Voltage Specifications (Applicable to DDRIO Bank Only)              |      |
| Table 124 | SSTL18 Minimum and Maximum AC Switching Speed (Applicable to DDRIO Bank Only)              |      |
| Table 125 | SSTL18 AC Impedance Specifications (Applicable to DDRIO Bank Only)                         |      |
| Table 126 | SSTL18 AC Test Parameter Specifications (Applicable to DDRIO Bank Only)                    |      |
| Table 127 | DDR2/SSTL18 Receiver Characteristics for DDRIO I/O Bank with Fixed Code                    |      |
| Table 128 | DDR2/SSTL18 Transmitter Characteristics (Output and Tristate Buffers)                      |      |
| Table 129 | SSTL15 DC Recommended DC Operating Conditions (for DDRIO I/O Bank Only)                    | 49   |
| Table 130 | SSTL15 DC Input Voltage Specification (for DDRIO I/O Bank Only)                            | 49   |
| Table 131 | SSTL15 DC Output Voltage Specification (for DDRIO I/O Bank Only)                           |      |
| Table 132 | SSTL15 DC Differential Voltage Specification (for DDRIO I/O Bank Only)                     | 49   |
| Table 133 | SSTL15 AC SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only) .        | 50   |
| Table 134 | SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only)                    | 50   |
| Table 135 | SSTL15 AC Calibrated Impedance Option (for DDRIO I/O Bank Only)                            | 50   |
| Table 136 | SSTL15 AC Test Parameter Specifications (for DDRIO I/O Bank Only)                          | 50   |
| Table 137 | DDR3/SSTL15 Receiver Characteristics for DDRIO I/O Bank – with Calibration Only            | 50   |
| Table 138 | DDR3/SSTL15 Transmitter Characteristics (Output and Tristate Buffers)                      |      |
| Table 139 | LPDDR DC Recommended DC Operating Conditions                                               |      |
| Table 140 | LPDDR DC Input Voltage Specification                                                       | 51   |
| Table 141 | LPDDR DC Output Voltage Specification Reduced Drive                                        | 52   |
| Table 142 | LPDDR DC Output Voltage Specification Full Drive                                           | . 52 |
| Table 143 | LPDDR DC Differential Voltage Specification                                                | 52   |
| Table 144 | LPDDR AC Differential Voltage Specifications (for DDRIO I/O Bank Only)                     | 52   |
| Table 145 | LPDDR AC Specifications (for DDRIO I/O Bank Only)                                          |      |
| Table 146 | LPDDR AC Calibrated Impedance Option (for DDRIO I/O Bank Only)                             | 52   |
| Table 147 | LPDDR AC Test Parameter Specifications (for DDRIO I/O Bank Only)                           |      |
| Table 148 | LPDDR Receiver Characteristics for DDRIO I/O Bank with Fixed Codes                         | 53   |
| Table 149 | LPDDR Reduced Drive for DDRIO I/O Bank (Output and Tristate Buffers)                       | 53   |
| Table 150 | LPDDR Full Drive for DDRIO I/O Bank (Output and Tristate Buffers)                          |      |
| Table 151 | LPDDR-LVCMOS 1.8 V Mode Recommended DC Operating Conditions                                |      |
| Table 152 | LPDDR-LVCMOS 1.8 V Mode DC Input Voltage Specification                                     | 53   |
| Table 153 | LPDDR-LVCMOS 1.8 V Mode DC Output Voltage Specification                                    |      |
| Table 154 | LPDDR-LVCMOS 1.8 V Minimum and Maximum AC Switching Speeds                                 |      |
| Table 155 | LPDDR-LVCMOS 1.8 V Calibrated Impedance Option                                             |      |
| Table 156 | LPDDR-LVCMOS 1.8 V AC Test Parameter Specifications                                        |      |
| Table 157 | LPDDR-LVCMOS 1.8 V Mode Transmitter Drive Strength Specification for DDRIO Bank            |      |
| Table 158 | LPDDR-LVCMOS 1.8V AC Switching Characteristics for Receiver (for DDRIO I/O Bank with Fixe  |      |
|           | Code - Input Buffers)                                                                      |      |
| Table 159 | LPDDR-LVCMOS 1.8 V AC Switching Characteristics for Transmitter for DDRIO I/O Bank (Output | μt   |
|           | and Tristate Buffers)                                                                      |      |
| Table 160 | LVDS Recommended DC Operating Conditions                                                   | 55   |



|   |   |      |       |    | <u> </u> | _  |   |
|---|---|------|-------|----|----------|----|---|
| а | M | MICR | OCHII | on | npai     | าง | , |

| Table 161 | LVDS DC Input Voltage Specification                                                             |    |
|-----------|-------------------------------------------------------------------------------------------------|----|
| Table 162 | LVDS DC Output Voltage Specification                                                            |    |
| Table 163 | LVDS DC Differential Voltage Specification                                                      | 56 |
| Table 164 | LVDS Minimum and Maximum AC Switching Speed                                                     | 56 |
| Table 165 | LVDS AC Impedance Specifications                                                                | 56 |
| Table 166 | LVDS AC Test Parameter Specifications                                                           | 56 |
| Table 167 | LVDS25 Receiver Characteristics for MSIO I/O Bank (Input Buffers)                               |    |
| Table 168 | LVDS25 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)                              |    |
| Table 169 | LVDS25 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)              |    |
| Table 170 | LVDS25 Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)             |    |
| Table 171 | LVDS33 Receiver Characteristics for MSIO I/O Bank (Input Buffers)                               |    |
| Table 172 | LVDS33 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)              |    |
| Table 173 | B-LVDS Recommended DC Operating Conditions                                                      |    |
| Table 174 | B-LVDS DC Input Voltage Specification                                                           |    |
| Table 175 | B-LVDS DC Output Voltage Specification (for MSIO I/O Bank Only)                                 |    |
|           |                                                                                                 |    |
| Table 176 | B-LVDS DC Differential Voltage Specification                                                    |    |
| Table 177 | B-LVDS Minimum and Maximum AC Switching Speed                                                   |    |
| Table 178 | B-LVDS AC Impedance Specifications                                                              |    |
| Table 179 | B-LVDS AC Test Parameter Specifications                                                         |    |
| Table 180 | B-LVDS AC Switching Characteristics for Receiver for MSIO I/O Bank (Input Buffers)              |    |
| Table 181 | B-LVDS AC Switching Characteristics for Receiver for MSIOD I/O Bank (Input Buffers)             | 59 |
| Table 182 | B-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate    |    |
|           | Buffers)                                                                                        |    |
| Table 183 | M-LVDS Recommended DC Operating Conditions                                                      |    |
| Table 184 | M-LVDS DC Input Voltage Specification                                                           |    |
| Table 185 | M-LVDS DC Voltage Specification Output Voltage Specification (for MSIO I/O Bank Only)           |    |
| Table 186 | M-LVDS Differential Voltage Specification                                                       |    |
| Table 187 | M-LVDS Minimum and Maximum AC Switching Speed for MSIO I/O Bank                                 |    |
| Table 188 | M-LVDS AC Impedance Specifications                                                              |    |
| Table 189 | M-LVDS AC Test Parameter Specifications                                                         |    |
| Table 190 | M-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)            |    |
| Table 191 | M-LVDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)           | 60 |
| Table 192 | M-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate    |    |
|           | Buffers)                                                                                        |    |
| Table 193 | Mini-LVDS Recommended DC Operating Conditions                                                   | 61 |
| Table 194 | Mini-LVDS DC Input Voltage Specification                                                        |    |
| Table 195 | Mini-LVDS DC Output Voltage Specification                                                       |    |
| Table 196 | Mini-LVDS DC Differential Voltage Specification                                                 |    |
| Table 197 | Mini-LVDS Minimum and Maximum AC Switching Speed                                                |    |
| Table 198 | Mini-LVDS AC Impedance Specifications                                                           |    |
| Table 199 | Mini-LVDS AC Test Parameter Specifications                                                      |    |
| Table 200 | Mini-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)         | 62 |
| Table 201 | Mini-LVDS AC Switching Characteristics for Transmitter for MSIO I/O Bank (Output and Tristate   |    |
|           | Buffers)                                                                                        |    |
| Table 202 | Mini-LVDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and Tristat |    |
|           | Buffers)                                                                                        |    |
| Table 203 | RSDS Recommended DC Operating Conditions                                                        | 63 |
| Table 204 | RSDS DC Input Voltage Specification                                                             | 63 |
| Table 205 | RSDS DC Output Voltage Specification                                                            | 63 |
| Table 206 | RSDS Differential Voltage Specification                                                         |    |
| Table 207 | RSDS Minimum and Maximum AC Switching Speed                                                     |    |
| Table 208 | RSDS AC Impedance Specifications                                                                |    |
| Table 209 | RSDS AC Test Parameter Specifications                                                           |    |
| Table 210 | RSDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)              |    |
| Table 211 | RSDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)             |    |
| Table 212 | RSDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and               | -  |
|           | Tristate Buffers)                                                                               | 64 |
| Table 213 | RSDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and              |    |
| -         | Tristate Buffers)                                                                               | 64 |
|           |                                                                                                 |    |



| а | MICROCHIP | company |  |
|---|-----------|---------|--|

| Table 214 | LVPECL Recommended DC Operating Conditions                                             |      |
|-----------|----------------------------------------------------------------------------------------|------|
| Table 215 | LVPECL DC Input Voltage Specification                                                  |      |
| Table 216 | LVPECL DC Differential Voltage Specification                                           | . 65 |
| Table 217 | LVPECL Minimum and Maximum AC Switching Speeds                                         | . 65 |
| Table 218 | LVPECL Receiver Characteristics for MSIO I/O Bank                                      | . 65 |
| Table 219 | Input Data Register Propagation Delays                                                 |      |
| Table 220 | Output/Enable Data Register Propagation Delays                                         |      |
| Table 221 | Input DDR Propagation Delays                                                           |      |
| Table 222 | Output DDR Propagation Delays                                                          |      |
| Table 223 | Combinatorial Cell Propagation Delays                                                  |      |
| Table 223 | Register Delays                                                                        |      |
|           | 150 Device Global Resource                                                             |      |
| Table 225 |                                                                                        |      |
| Table 226 | 090 Device Global Resource                                                             |      |
| Table 227 | 050 Device Global Resource                                                             |      |
| Table 228 | 025 Device Global Resource                                                             |      |
| Table 229 | 010 Device Global Resource                                                             |      |
| Table 230 | 005 Device Global Resource                                                             |      |
| Table 231 | RAM1K18 – Dual-Port Mode for Depth × Width Configuration 1K × 18                       |      |
| Table 232 | RAM1K18 – Dual-Port Mode for Depth × Width Configuration 2K × 9                        |      |
| Table 233 | RAM1K18 – Dual-Port Mode for Depth × Width Configuration 4K × 4                        | . 81 |
| Table 234 | RAM1K18 – Dual-Port Mode for Depth × Width Configuration 8K × 2                        | . 83 |
| Table 235 | RAM1K18 – Dual-Port Mode for Depth × Width Configuration 16K × 1                       |      |
| Table 236 | RAM1K18 – Two-Port Mode for Depth × Width Configuration 512 × 36                       | . 85 |
| Table 237 | μSRAM (RAM64x18) in 64 × 18 Mode                                                       |      |
| Table 238 | μSRAM (RAM64x16) in 64 × 16 Mode                                                       |      |
| Table 239 | μSRAM (RAM128x9) in 128 × 9 Mode                                                       |      |
| Table 240 | μSRAM (RAM128x8) in 128 × 8 Mode                                                       |      |
| Table 241 | μSRAM (RAM256x4) in 256 × 4 Mode                                                       |      |
| Table 241 | μSRAM (RAM512x2) in 512 × 2 Mode                                                       |      |
|           | μSRAM (RAM1024x1) in 1024 × 1 Mode                                                     |      |
| Table 243 |                                                                                        |      |
| Table 244 | JTAG Programming (Fabric Only)                                                         |      |
| Table 245 | JTAG Programming (eNVM Only)                                                           |      |
| Table 246 | JTAG Programming (Fabric and eNVM)                                                     |      |
| Table 247 | 2 Step IAP Programming (Fabric Only)                                                   |      |
| Table 248 | 2 Step IAP Programming (eNVM Only)                                                     |      |
| Table 249 | 2 Step IAP Programming (Fabric and eNVM)                                               |      |
| Table 250 | SmartFusion2 Cortex-M3 ISP Programming (Fabric Only)                                   |      |
| Table 251 | SmartFusion2 Cortex-M3 ISP Programming (eNVM Only)                                     | . 96 |
| Table 252 | SmartFusion2 Cortex-M3 ISP Programming (Fabric and eNVM)                               | . 97 |
| Table 253 | Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (Fabric Only)     |      |
| Table 254 | Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (eNVM Only)       |      |
| Table 255 | Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (Fabric and eNVM) |      |
| Table 256 | JTAG Programming (Fabric Only)                                                         |      |
| Table 257 | JTAG Programming (eNVM Only)                                                           |      |
| Table 258 | JTAG Programming (Fabric and eNVM)                                                     |      |
| Table 259 | 2 Step IAP Programming (Fabric Only)                                                   |      |
| Table 260 | 2 Step IAP Programming (eNVM Only)                                                     |      |
| Table 261 | 2 Step IAP Programming (Fabric and eNVM)                                               |      |
| Table 261 | SmartFusion2 Cortex-M3 ISP Programming (Fabric Only)                                   |      |
| Table 263 |                                                                                        |      |
|           | SmartFusion2 Cortex-M3 ISP Programming (eNVM Only)                                     |      |
| Table 264 | SmartFusion2 Cortex-M3 ISP Programming (Fabric and eNVM)                               |      |
| Table 265 | Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric Only)     |      |
| Table 266 | Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (eNVM Only)       |      |
| Table 267 | Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric and eNVM) |      |
| Table 268 | Math Blocks with all Registers Used                                                    |      |
| Table 269 | Math Block with Input Bypassed and Output Registers Used                               |      |
| Table 270 | Math Block with Input Register Used and Output in Bypass Mode                          |      |
| Table 271 | Math Block with Input and Output in Bypass Mode                                        |      |
| Table 272 | eNVM Read Performance                                                                  | 104  |
|           |                                                                                        |      |



| Table 273 | eNVM Page Programming                                                           | . 104 |
|-----------|---------------------------------------------------------------------------------|-------|
| Table 274 | SRAM PUF                                                                        |       |
| Table 275 | Non-Deterministic Random Bit Generator (NRBG)                                   | . 106 |
| Table 276 | Cryptographic Block Characteristics                                             | . 106 |
| Table 277 | Electrical Characteristics of the Crystal Oscillator – High Gain Mode (20 MHz)  | . 107 |
| Table 278 | Electrical Characteristics of the Crystal Oscillator – Medium Gain Mode (2 MHz) | . 108 |
| Table 279 | Electrical Characteristics of the Crystal Oscillator – Low Gain Mode (32 kHz)   | . 108 |
| Table 280 | Electrical Characteristics of the 50 MHz RC Oscillator                          |       |
| Table 281 | Electrical Characteristics of the 1 MHz RC Oscillator                           | . 109 |
| Table 282 | IGLOO2 and SmartFusion2 SoC FPGAs CCC/PLL Specification                         | . 110 |
| Table 283 | IGLOO2 and SmartFusion2 SoC FPGAs CCC/PLL Jitter Specifications                 | . 111 |
| Table 284 | JTAG 1532 for 005, 010, 025, and 050 Devices                                    | . 111 |
| Table 285 | JTAG 1532 for 060, 090, and 150 Devices                                         |       |
| Table 286 | System Controller SPI Characteristics for All Devices                           | . 113 |
| Table 287 | Supported I/O Configurations for System Controller SPI (for MSIO Bank Only)     | . 113 |
| Table 288 | Power-up to Functional Times When MSS/HPMS is Used                              |       |
| Table 289 | Power-up to Functional Times When MSS/HPMS is not Used                          |       |
| Table 290 | DEVRST_N Characteristics for All Devices                                        |       |
| Table 291 | DEVRST_N to Functional Times When MSS/HPMS is Used                              |       |
| Table 292 | DEVRST_N to Functional Times When MSS/HPMS is not Used                          |       |
| Table 293 | Flash*Freeze Entry and Exit Times                                               |       |
| Table 294 | DDR Memory Interface Characteristics                                            | . 119 |
| Table 295 | SFP Transceiver Electrical Characteristics                                      |       |
| Table 296 | Transmitter Parameters                                                          | . 120 |
| Table 297 | Receiver Parameters                                                             |       |
| Table 298 | SerDes Protocol Compliance                                                      |       |
| Table 299 | SerDes Reference Clock AC Specifications                                        |       |
| Table 300 | HCSL Minimum and Maximum DC Input Levels (Applicable to SerDes REFCLK Only)     |       |
| Table 301 | HCSL Minimum and Maximum AC Switching Speeds (Applicable to SerDes REFCLK Only) |       |
| Table 302 | Maximum Frequency for MSS Main Clock                                            | . 122 |
| Table 303 | I2C Characteristics                                                             | . 123 |
| Table 304 | I2C Switching Characteristics                                                   | . 124 |
| Table 305 | SPI Characteristics for All Devices                                             |       |
| Table 306 | CAN Controller Characteristics                                                  | . 127 |
| Table 307 | USB Characteristics                                                             | . 127 |
| Table 308 | MMUART Characteristics                                                          |       |
| Table 309 | Maximum Frequency for HPMS Main Clock                                           | . 128 |
| Table 310 | SPI Characteristics for All Devices                                             | . 128 |



# 1 Revision History

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication.

# 1.1 Revision 12.0

The following is a summary of the changes in revision 11.0 of this document.

- A note about SERDES\_[01]\_VDD supply was added to recommended operating conditions table.
   See Table 4, page 7.
- A note about V<sub>ID</sub> was added to LVDS DC differential voltage specification. See Table 163, page 56.
- Updated Table 286, page 113. Table 288, page 114, Table 289, page 115, Table 290, page 116, Table 291, page 116, and Table 292, page 118.
- Updated Table 297, page 121 with RX-CID details.

# 1.2 **Revision 11.0**

The following is a summary of the changes in revision 11.0 of this document.

- Updated Table 24, page 23 with minimum and maximum values for input current low and high (SAR 73114 and 80314).
- Added Non-Deterministic Random Bit Generator (NRBG) Characteristics, page 106 (SAR 73114 and 79517).
- Added 060 device in Table 282, page 110 (SAR 79860).
- Added DEVRST\_N to Functional Times, page 116 (SAR 73114).
- Added Cryptographic Block Characteristics, page 106 (SAR 73114 and 79516).
- Update Table 296, page 120 with VTX-AMP details (SAR 81756).
- Update note in Table 297, page 121 (SAR 74570 and 80677).
- Update Table 298, page 121 with generic EPCS details (SAR 75307).
- Added Table 308, page 128 (SAR 50424).

# 1.3 Revision 10.0

The following is a summary of the changes in revision 10.0 of this document.

- The Surge Current on VDD during DEVRST\_B Assertion and Surge Current on VDD during Digest Check using System Services tables were deleted and added reference to AC393: Board Design Guidelines for SmartFusion2 SoC and IGLOO2 FPGAs Application Note. (SAR 76865 and 76623).
- Added 060 device in Table 4, page 7 (SAR 76383).
- Updated Table 24, page 23 for ramp time input (SAR 72103).
- Added 060 device details in Table 284, page 111 (SAR 74927).
- Updated Table 290, page 116 for name change (SAR 74925).
- Updated Table 283, page 111 for 060 FG676 Package details (SAR 78849).
- Updated Table 305, page 125 for SmartFusion2 and Table 310, page 128 for IGLOO2 for SPI timing and Fmax (SAR 56645, 75331).
- Updated Table 293, page 119 for Flash\*Freeze entry and exit times (SAR 75329, 75330).
- Updated Table 297, page 121 for RX-CID information (SAR 78271).
- Added Table 8, page 9 and Figure 1, page 10 (SAR 78932).
- Updated Table 223, page 76 for timing characteristics and Table 224, page 77(SAR 75998).
- Added SRAM PUF, page 105 (SAR 64406).
- Added a footnote on digest cycle in Table 5, page 8 (SAR 79812).

# 1.4 Revision 9.0

The following is a summary of the changes in revision 9.0 of this document.

- Added a note in Table 5, page 8 (SAR 71506).
- Added a note in Table 6, page 9 (SAR 74616).
- Added a note in Figure 3, page 18 (SAR 71506).



- Updated Quiescent Supply Current for 060 in Table 11, page 13 and Table 12, page 14 (SAR 74483).
- Updated programming currents for 060 in Table 13, page 14, Table 14, page 14, and Table 15, page 15.
- Added DEVRST B assertion tables (SAR 74708).
- Updated I/O speeds for LVDS 3.3 V in Table 18, page 20 and Table 21, page 21 (SAR 69829).
- Updated Table 24, page 23 (SAR 69418).
- Updated Table 25, page 23, Table 26, page 24, Table 27, page 24 (SAR 74570).
- Updated all AC/DC table to link to the Input Capacitance, Leakage Current, and Ramp Time, page 23 for reference (SAR 69418).
- Added Table 244, page 94 and Table 256, page 99 (SAR 73971).
- Updated the SerDes Electrical and Timing AC and DC Characteristics, page 120 (SAR 71171).
- Added the DEVRST N Characteristics, page 116 (SAR 64100, 72103).
- Added Table 298, page 121 (SAR 71897).
- Updated Table 25, page 23, Table 26, page 24, and Table 27, page 24 (SAR 74570).
- Added 060 devices in Table 277, page 107, Table 278, page 108, and Table 279, page 108 (SAR 57898).
- Updated duty cycle parameter of crystal in Table 280, page 109 and Table 281, page 109 (SAR 57898).
- Added 32 KHz mode PLL acquisition time in Table 282, page 110 (SAR 68281).
- Updated Table 293, page 119 for 060 devices (SAR 57828).
- Updated Table 297, page 121 for CID value (SAR 70878).

# 1.5 **Revision 8.0**

The following is a summary of the changes in revision 8.0 of this document.

- Updated Table 11, page 13 (SAR 69218).
- Updated Table 12, page 14 (SAR 69218).
- Updated Table 283, page 111 (SAR 69000).

# 1.6 **Revision 7.0**

The following is a summary of the changes in revision 7.0 of this document.

• Updated Table 1, page 5(SAR 68620).

# 1.7 **Revision 6.0**

The following is a summary of the changes in revision 6.0 of this document.

- Updated Table 5, page 8 (SAR 65949).
- Updated Table 9, page 11 (SAR 62995).
- Updated Table 123, page 47 and Table 133, page 50 (SAR 67210).
- Added Embedded NVM (eNVM) Characteristics, page 104 (SAR 52509).
- Updated Table 277, page 107 (SAR 64855).
- Updated Table 282, page 110 (SAR 65958 and SAR 56666).
- Added DDR Memory Interface Characteristics, page 119 (SAR 66223).
- Added SFP Transceiver Characteristics, page 120 (SAR 63105).
- Updated Table 302, page 122 and Table 309, page 128 (SAR 66314).

# 1.8 **Revision 5.0**

The following is a summary of the changes in revision 5.0 of this document.

- Updated Table 1, page 5.
- Updated Table 4, page 7 for T<sub>1</sub> symbol information.
- Updated Table 5, page 8 (SAR 63109).
- Updated Table 9, page 11.
- Updated Table 282, page 110 (SAR 62012).
- Added Table 290, page 116 (SAR 64100).
- Added Table 306, page 127, Table 307, page 127 (SAR 50424).



# 1.9 **Revision 4.0**

The following is a summary of the changes in revision 4.0 of this document.

- Updated Table 1, page 5. Changed the Status of 090 devices to "Production" (SAR 62750).
- Updated Figure 10, page 70. Removed inverter bubble from DDR IN latch (SAR 61418).
- Updated SerDes Electrical and Timing AC and DC Characteristics, page 120 (SAR 62836).

## 1.10 Revision 3.0

In revision 3.0 of this document, the Theta B/C columns and FCS325 package was updated. For more information, see Table 9, page 11 (SAR 62002).

## 1.11 **Revision 2.0**

The following is a summary of the changes in revision 2.0 of this document.

- Table 1, page 5 was updated (SAR 59056).
- Table 7, page 9 temperature and data retention information was updated SAR (61363).
- Storage Operating Table was updated and split into three tables Table 5, page 8, Table 7, page 9 (SAR 58725).
- Updated Theta B/C columns and FCS325 package in Table 9, page 11 (SAR 62002).
- Added 090-FCS325 thermal resistance to Table 9, page 11 (SAR 59384).
- TQ144 package was added to Table 9, page 11 (SAR 57708).
- Added PLL jitter data for the VF400 package (SAR 53162).
- Added Additional Worst Case IDD to Table 11, page 13 and Table 12, page 14 (SAR 59077).
- Table 13, page 14, Table 14, page 14, and Table 15, page 15 were added to verify Inrush currents (SAR 56348).
- Table 18, page 20 and Table 21, page 21 I/O speeds were replaced.
- Max speed was changed in Table 41, page 27 (SAR 57221) and in Table 52, page 30 (SAR 57113).
- Minimum and Maximum DC/AC Input and Output Levels Specification, page 30 and Table 49, page 30–Table 57, page 32 were added.
- Added Cload to Table 89, page 40 (SAR 56238).
- Removed "Rs" information in DDR Timing Measurement Table 123, page 47, Table 133, page 50, and Table 144, page 52.
- Updated drive programming for M/B-LVDS outputs (SAR 58154).
- Added an inverter bubble to DDR\_IN latch in Figure 10, page 70 (SAR 61418).
- QF waveform in Figure 11, page 71 was updated (SAR 59816).
- uSRAM Write Clock minimum values were updated in Table 237, page 86–Table 243, page 93 (SAR 55236).
- Fixed typo in the 32 kHz Crystal (XTAL) oscillator accuracy data section (SAR 59669).
- The "On-Chip Oscillator" section was split, and the Embedded NVM (eNVM) Characteristics, page 104 was added. Table 277, page 107—Table 281, page 109 were revised.(SARs 57898 and 59669).
- PLL VCP Frequency and conditions were added to Table 282, page 110 (SAR 57416).
- Fixed typo for PLL jitter data in the 100-400 MHz range (SAR 60727).
- Updated FCCC information in Table 282, page 110 and Table 283, page 111 (SAR 60799).
- Device 025 specifications were added to Table 283, page 111 (SAR 51625).
- JTAG Table 284, page 111 was replaced (SAR 51188).
- Flash\*Freeze Table 293, page 119 was replaced (SAR 57828).
- Added support for HCSL I/O Standard for SERDES reference clocks in Table 300, page 122 and Table 301, page 122 (SAR 50748).
- Tir and Tif parameters were added to Table 303, page 123 (SAR 52203).
- Speed grade consistency was fixed in tables throughout the datasheet (SAR 50722).
- Added jitter attenuation information (SAR 59405).



# 1.12 **Revision 1.0**

The following is a summary of the changes in revision 1.0 of this document.

 The IGLOO2 v2 and the SmartFusion2 v5 datasheets are combined into this single product family datasheet.



# 2 IGLOO2 FPGA and SmartFusion2 SoC FPGA

Microsemi's mainstream SmartFusion<sup>®</sup>2 SoC and IGLOO<sup>®</sup>2 FPGA families integrate an industry standard 4-input lookup table-based (LUT) FPGA fabric with integrated math blocks, multiple embedded memory blocks, and high-performance SerDes communication interfaces on a single chip. Both families benefit from low-power flash technology and are the most secure and reliable FPGAs in the industry. These next generation devices offer up to 150K Logic Elements, up to 5 MBs of embedded RAM, up to 16 SerDes lanes, and up to four PCI Express Gen 2 endpoints, as well as integrated hard DDR3 memory controllers with error correction.

SmartFusion2 devices integrate an entire low-power, real-time microcontroller subsystem (MSS) with a rich set of industry-standard peripherals including Ethernet, USB, and CAN, while IGLOO2 devices integrate a high-performance memory subsystem with on-chip flash, 32 Kbyte embedded SRAM, and multiple DMA controllers.

# 2.1 Device Status

The following table shows the design security densities and development status of the IGLOO2 FPGA and SmartFusion2 SoC FPGA devices.

Table 1 • IGLOO2 and SmartFusion2 Design Security Densities

| Design Security Device Densities | Status     |
|----------------------------------|------------|
| 005                              | Production |
| 010, 010T                        | Production |
| 025, 025T                        | Production |
| 050, 050T                        | Production |
| 060, 060T                        | Production |
| 090, 090T                        | Production |
| 150, 150T                        | Production |

The following table shows the data security densities and development status of the IGLOO2 FPGA and SmartFusion2 SoC FPGA devices.

Table 2 • IGLOO2 and SmartFusion2 Data Security Densities

| Data Security Device Densities | Status     |
|--------------------------------|------------|
| 005S                           | Production |
| 010TS                          | Production |
| 025TS                          | Production |
| 050TS                          | Production |
| 060TS                          | Production |
| 090TS                          | Production |
| 150TS                          | Production |



# 2.2 References

The following documents are recommended references:

- PB0121: IGLOO2 Product Brief
- DS0124: IGLOO2 Pin Descriptions
- PB0115: SmartFusion2 SoC FPGA Product Brief
- DS0115: SmartFusion2 Pin Descriptions

All product documentation for IGLOO2 and SmartFusion2 is available at:

http://www.microsemi.com/products/fpga-soc/fpga/igloo2-fpga

http://www.microsemi.com/products/fpga-soc/soc-fpga/smartfusion2#overview

# 2.3 Electrical Specifications

# 2.3.1 Operating Conditions

The following table lists the stress limits. Stress applied above the specified limit may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings are stress ratings only; functional operation of the device at these or any other conditions beyond those listed under the recommended operating conditions specified in the following table are not implied.

Table 3 • Absolute Maximum Ratings

| Parameter                                                                                                  | Symbol                      | Min  | Max  | Unit |
|------------------------------------------------------------------------------------------------------------|-----------------------------|------|------|------|
| DC core supply voltage. Must always power this pin.                                                        | V <sub>DD</sub>             | -0.3 | 1.32 | V    |
| Power supply for charge pumps (for normal operation and programming). Must always power this pin.          | V <sub>PP</sub>             | -0.3 | 3.63 | V    |
| Analog power pad for MDDR PLL                                                                              | MSS_MDDR_PLL_VDDA           | -0.3 | 3.63 | V    |
| Analog power pad for MDDR PLL                                                                              | HPMS_MDDR_PLL_VDDA          | -0.3 | 3.63 | V    |
| Analog power pad for FDDR PLL                                                                              | FDDR_PLL_VDDA               | -0.3 | 3.63 | V    |
| Analog power pad for MDDR PLL                                                                              | PLL0_PLL1_MSS_MDDR_VDDA     | -0.3 | 3.63 | V    |
| Analog power pad for MDDR PLL                                                                              | PLL0_PLL1_HPMS_MDDR_VDDA    | -0.3 | 3.63 | V    |
| Analog power pad for PLL0–5                                                                                | CCC_XX[01]_PLL_VDDA         | -0.3 | 3.63 | V    |
| High supply voltage for PLL SerDes[01]                                                                     | SERDES_[01]_PLL_VDDA        | -0.3 | 3.63 | V    |
| Analog power for SerDes[01] PLL lane0 to lane3. This is a 2.5 V SerDes internal PLL supply.                | SERDES_[01]_L[0123]_VDDAPLL | -0.3 | 2.75 | V    |
| TX/RX analog I/O voltage. Low voltage power for the lanes of SerDesIF0. This is a 1.2 V SerDes PMA supply. | SERDES_[01]_L[0123]_VDDAIO  | -0.3 | 1.32 | V    |
| PCIe/PCS power supply                                                                                      | SERDES_[01]_VDD             | -0.3 | 1.32 | V    |
| DC FPGA I/O buffer supply voltage for MSIO I/O bank                                                        | V <sub>DDIx</sub>           | -0.3 | 3.63 | V    |
| DC FPGA I/O buffer supply voltage for MSIOD/DDRIO I/O banks                                                | $V_{DDIx}$                  | -0.3 | 2.75 | V    |
| I/O Input voltage for MSIO I/O bank                                                                        | V <sub>I</sub>              | -0.3 | 3.63 | V    |
| I/O Input voltage for MSIOD/DDRIO I/O bank                                                                 | V <sub>I</sub>              | -0.3 | 2.75 | V    |
| Analog sense circuit supply of embedded nonvolatile memory (eNVM). Must be shorted to V <sub>PP</sub> .    | V <sub>PPNVM</sub>          | -0.3 | 3.63 | V    |
| Storage temperature <sup>1</sup>                                                                           | T <sub>STG</sub>            | -65  | 150  | °C   |
| Junction temperature                                                                                       | T <sub>J</sub>              | -55  | 135  | °C   |
|                                                                                                            |                             |      |      |      |



1. For flash programming and retention maximum limits, see Table 5, page 8. For recommended operating conditions, see Table 4, page 7.

Table 4 • Recommended Operating Conditions<sup>1</sup>

| Parameter                                                                                                  | Symbol                          | Min             | Тур | Max   | Unit | Conditions  |
|------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------|-----|-------|------|-------------|
| Operating junction temperature                                                                             | T <sub>J</sub>                  | 0               | 25  | 85    | °C   | Commercial  |
|                                                                                                            |                                 | <del>-4</del> 0 | 25  | 100   | °C   | Industrial  |
| Programming junction temperatures <sup>2</sup>                                                             | T <sub>J</sub>                  | 0               | 25  | 85    | °C   | Commercial  |
|                                                                                                            |                                 | <del>-4</del> 0 | 25  | 100   | °C   | Industrial  |
| DC core supply voltage. Must always power this pin.                                                        | $V_{DD}$                        | 1.14            | 1.2 | 1.26  | V    |             |
| Power supply for charge pumps                                                                              | V <sub>PP</sub>                 | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
| (for normal operation and programming) for the 005, 010, 025, 050, 060 devices                             |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Power supply for charge pumps (for normal operation and programming) for the 090 and 150 devices           | V <sub>PP</sub>                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for MDDR PLL                                                                              | MSS_MDDR_PLL_VDDA               | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for MDDR PLL                                                                              | HPMS_MDDR_PLL_VDDA              | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for FDDR PLL                                                                              | FDDR_PLL_VDDA                   | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for MDDR PLL                                                                              | PLL0_PLL1_MSS_MDDR_V            | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            | DDA                             | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for MDDR PLL                                                                              | PLL0_PLL1_HPMS_MDDR_            | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            | VDDA                            | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power pad for PLL0 to PLL5                                                                          | CCC_XX[01]_PLL_VDDA             | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
|                                                                                                            |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| High supply voltage for PLL                                                                                | SERDES_[01]_PLL_VDDA            | 2.375           | 2.5 | 2.625 | V    | 2.5 V range |
| SerDes[01]                                                                                                 |                                 | 3.15            | 3.3 | 3.45  | V    | 3.3 V range |
| Analog power for SerDes[01] PLL<br>Lane 0 to Lane 3. This is a 2.5 V<br>SerDes internal PLL supply.        | SERDES_[01]_L[0123]_VD<br>DAPLL | 2.375           | 2.5 | 2.625 | V    |             |
| TX/RX analog I/O voltage. Low voltage power for the lanes of SerDesIF0. This is a 1.2 V SerDes PMA supply. | SERDES_[01]_L[0123]_VD<br>DAIO  | 1.14            | 1.2 | 1.26  | V    |             |
| PCIe/PCS power supply                                                                                      | SERDES_[01]_VDD                 | 1.14            | 1.2 | 1.26  | V    |             |
| 1.2 V DC supply voltage                                                                                    | V <sub>DDIx</sub>               | 1.14            | 1.2 | 1.26  | V    |             |
| 1.5 V DC supply voltage                                                                                    | V <sub>DDIx</sub>               | 1.425           | 1.5 | 1.575 | V    |             |
| 1.8 V DC supply voltage                                                                                    | V <sub>DDIx</sub>               | 1.71            | 1.8 | 1.89  | V    |             |
| 2.5 V DC supply voltage                                                                                    | V <sub>DDIx</sub>               | 2.375           | 2.5 | 2.625 | V    |             |
|                                                                                                            |                                 |                 |     |       |      |             |



Table 4 • Recommended Operating Conditions<sup>1</sup> (continued)

| Parameter                                                              | Symbol             | Min                         | Тур                        | Max                         | Unit | Conditions  |
|------------------------------------------------------------------------|--------------------|-----------------------------|----------------------------|-----------------------------|------|-------------|
| 3.3 V DC supply voltage                                                | V <sub>DDIx</sub>  | 3.15                        | 3.3                        | 3.45                        | V    |             |
| LVDS differential I/O                                                  | V <sub>DDIx</sub>  | 2.375                       | 2.5                        | 3.45                        | V    |             |
| B-LVDS, M-LVDS, Mini-LVDS,<br>RSDS differential I/O                    | V <sub>DDIx</sub>  | 2.375                       | 2.5                        | 2.625                       | V    |             |
| LVPECL differential I/O                                                | V <sub>DDIx</sub>  | 3.15                        | 3.3                        | 3.45                        | V    |             |
| Reference voltage supply for FDDR (Bank0) and MDDR (Bank5)             | V <sub>REFx</sub>  | 0.49 ×<br>V <sub>DDIx</sub> | 0.5 ×<br>V <sub>DDIx</sub> | 0.51 ×<br>V <sub>DDIx</sub> | V    |             |
| Analog sense circuit supply of                                         | V <sub>PPNVM</sub> | 2.375                       | 2.5                        | 2.625                       | V    | 2.5 V range |
| embedded nonvolatile memory (eNVM). Must be shorted to V <sub>PP</sub> |                    | 3.15                        | 3.3                        | 3.45                        | V    | 3.3 V range |

<sup>1.</sup> The SERDES [01] VDD supply must be connected to VDD.

Note: Power supply ramps must all be strictly monotonic, without plateaus.

Table 5 • FPGA Operating Limits

| Product<br>Grade        | Element | Programming<br>Temperature                                           | Operating<br>Temperature                                             | Programming Cycles | Digest<br>Temperature                                                | Digest<br>Cycles | Retention<br>(Biased/<br>Unbiased) |
|-------------------------|---------|----------------------------------------------------------------------|----------------------------------------------------------------------|--------------------|----------------------------------------------------------------------|------------------|------------------------------------|
| Commercial              | FPGA    | · ·                                                                  | Min $T_J = 0$ °C<br>Max $T_J = 85$ °C                                | 500                | Min $T_J = 0 °C$<br>Max $T_J = 85 °C$                                | 2000             | 20 years                           |
| Industrial <sup>1</sup> | FPGA    | Min $T_J = -40 ^{\circ}\text{C}$<br>Max $T_J = 100 ^{\circ}\text{C}$ | Min $T_J = -40 ^{\circ}\text{C}$<br>Max $T_J = 100 ^{\circ}\text{C}$ |                    | Min $T_J = -40 ^{\circ}\text{C}$<br>Max $T_J = 100 ^{\circ}\text{C}$ |                  | 20 years                           |

<sup>1.</sup> Programming at Industrial temperature range is available only with VPP = 3.3 V.

**Note:** The retention specification is defined as the total number of programing and digest cycles. For example, 20 years of retention after 500 programming cycles.

**Note:** The digest cycle specification is 2000 digest cycles for every program cycle with a maximum of 500 programming cycles.

**Note:** If your product qualification requires accelerated programming cycles, see *Microsemi SoC Products Quality and Reliability Report* about recommended methodologies.

<sup>2.</sup> Programming at Industrial temperature range is available only with  $V_{PP} = 3.3 \text{ V}$ .



The following table lists the embedded operating flash limits.

Table 6 • Embedded Operating Flash Limits

| Product<br>Grade | Element        | Programming<br>Temperature                                           | Maximum<br>Operating<br>Temperature                 | Programming<br>Cycles                                                 | Retention<br>(Biased/Unbiased) |
|------------------|----------------|----------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|--------------------------------|
| Commercial       | Embedded flash | Min $T_J = 0 ^{\circ}C$<br>Max $T_J = 85 ^{\circ}C$                  | Min $T_J = 0 ^{\circ}C$<br>Max $T_J = 85 ^{\circ}C$ | < 1000 cycles per page,<br>up to two million cycles<br>per eNVM array | 20 years                       |
|                  |                |                                                                      | Min $T_J = 0 ^{\circ}C$<br>Max $T_J = 85 ^{\circ}C$ | < 10000 cycles per page,<br>up to 20 million cycles per<br>eNVM array | 10 years                       |
| Industrial       | Embedded flash | Min $T_J = -40 ^{\circ}\text{C}$<br>Max $T_J = 100 ^{\circ}\text{C}$ | U                                                   | < 1000 cycles per page,<br>up to two million cycles<br>per eNVM array | 20 years                       |
|                  |                |                                                                      |                                                     | < 10000 cycles per page,<br>up to 20 million cycles per<br>eNVM array | 10 years                       |

**Note:** If your product qualification requires accelerated programming cycles, see *Microsemi SoC Products Quality and Reliability Report* about recommended methodologies.

Table 7 • Device Storage Temperature and Retention

| Product Grade | Storage Temperature (Tstg)                                 | Retention |
|---------------|------------------------------------------------------------|-----------|
| Commercial    | Min $T_J = 0$ °C<br>Max $T_J = 85$ °C                      | 20 years  |
| Industrial    | Min T <sub>J</sub> = -40 °C<br>Max T <sub>J</sub> = 100 °C | 20 years  |

Table 8 • High Temperature Data Retention (HTR) Lifetime

| T <sub>J</sub> (C) | HTR Lifetime <sup>1</sup> (yrs) |
|--------------------|---------------------------------|
| 90                 | 20.5                            |
| 95                 | 20.5                            |
| 100                | 20.5                            |
| 105                | 17.0                            |
| 110                | 15.0                            |
| 115                | 13.0                            |
| 120                | 11.5                            |
| 125                | 10.0                            |
| 130                | 8.0                             |
| 135                | 6.0                             |
| 140                | 4.5                             |
| 145                | 3.0                             |
| 150                | 1.5                             |

HTR Lifetime is the period during which a verify failure is not expected due to flash leakage.



Figure 1 • High Temperature Data Retention (HTR)



#### 2.3.1.1 Overshoot/Undershoot Limits

For AC signals, the input signal may undershoot during transitions to –1.0 V for no longer than 10% of the period. The current during the transition must not exceed 100 mA.

For AC signals, the input signal may overshoot during transitions to  $V_{CCI}$  + 1.0 V for no longer than 10% of the period. The current during the transition must not exceed 100 mA.

**Note:** The above specifications do not apply to the PCI standard. The IGLOO2 and SmartFusion2 PCI I/Os are compliant with the PCI standard including the PCI overshoot/undershoot specifications.

#### 2.3.1.2 Thermal Characteristics

The temperature variable in the Microsemi SoC Products Group Designer software refers to the junction temperature, not the ambient, case, or board temperatures. This is an important distinction because dynamic and static power consumption causes the chip's junction temperature to be higher than the ambient, case, or board temperatures.

EQ1 through EQ3 give the relationship between thermal resistance, temperature gradient, and power.

$$\theta_{JA} = \frac{T_J - T_A}{P}$$

EQ 1

$$\theta_{JB} \,=\, \frac{T_J - T_B}{P}$$

EQ 2

$$\theta_{JC} \, = \, \frac{T_J - T_C}{P}$$

EQ3



#### where

 $\theta_{JA}$  = Junction-to-air thermal resistance

 $\theta_{JB}$  = Junction-to-board thermal resistance

 $\theta_{JC}$  = Junction-to-case thermal resistance

 $T_J$  = Junction temperature

T<sub>A</sub> = Ambient temperature

T<sub>B</sub> = Board temperature (measured 1.0 mm away from the package edge)

T<sub>C</sub> = Case temperature

P = Total power dissipated by the device

Table 9 • Package Thermal Resistance of SmartFusion2 and IGLOO2 Devices

| Tubic b Luciago Fromat Robiotario de Cinaria acione ana 1920 e 200 |           |               |         |                 |        |      |
|--------------------------------------------------------------------|-----------|---------------|---------|-----------------|--------|------|
|                                                                    | Still Air | 1.0 m/s       | 2.5 m/s |                 |        |      |
| Device                                                             |           | $\theta_{JA}$ |         | <br>θ <b>JB</b> | hetaJC | Unit |
| 005                                                                |           |               |         |                 |        |      |
| FG484                                                              | 19.36     | 15.81         | 14.63   | 9.74            | 5.27   | °C/W |
| VF256                                                              | 41.30     | 38.16         | 35.30   | 28.41           | 3.94   | °C/W |
| VF400                                                              | 20.19     | 16.94         | 15.41   | 8.86            | 4.95   | °C/W |
| TQ144                                                              | 42.80     | 36.80         | 34.50   | 37.20           | 10.80  | °C/W |
| 010                                                                |           |               |         |                 |        |      |
| FG484                                                              | 18.22     | 14.83         | 13.62   | 8.83            | 4.92   | °C/W |
| VF256                                                              | 37.36     | 34.26         | 31.45   | 24.84           | 7.89   | °C/W |
| VF400                                                              | 19.40     | 15.75         | 14.22   | 8.11            | 4.22   | °C/W |
| TQ144                                                              | 38.60     | 32.60         | 30.30   | 31.80           | 8.60   | °C/W |
| 025                                                                |           |               |         |                 |        |      |
| FG484                                                              | 17.03     | 13.66         | 12.45   | 7.66            | 4.18   | °C/W |
| VF256                                                              | 33.85     | 30.59         | 27.85   | 21.63           | 6.13   | °C/W |
| VF400                                                              | 18.36     | 14.89         | 13.36   | 7.12            | 3.41   | °C/W |
| FCS325                                                             | 29.17     | 24.87         | 23.12   | 14.44           | 2.31   | °C/W |
| 050                                                                |           |               |         |                 |        |      |
| FG484                                                              | 15.29     | 12.19         | 10.99   | 6.27            | 3.24   | °C/W |
| FG896                                                              | 14.70     | 12.50         | 10.90   | 7.20            | 4.90   | °C/W |
| VF400                                                              | 17.53     | 14.17         | 12.63   | 6.32            | 2.81   | °C/W |
| FCS325                                                             | 27.38     | 23.18         | 21.41   | 12.47           | 1.59   | °C/W |
| 060                                                                |           |               |         |                 |        |      |
| FG484                                                              | 15.40     | 12.06         | 10.85   | 6.14            | 3.15   | °C/W |
| FG676                                                              | 15.49     | 12.21         | 11.06   | 7.07            | 3.87   | °C/W |
| VF400                                                              | 17.45     | 14.01         | 12.47   | 6.22            | 2.69   | °C/W |
| FCS325                                                             | 27.03     | 22.91         | 21.25   | 12.33           | 1.54   | °C/W |
| 090                                                                |           |               |         |                 |        |      |
| FG484                                                              | 14.64     | 11.37         | 10.16   | 5.43            | 2.77   | °C/W |
| FG676                                                              | 14.52     | 11.19         | 10.37   | 6.17            | 3.24   | °C/W |
| FCS325                                                             | 26.63     | 22.26         | 20.13   | 14.24           | 2.50   | °C/W |
|                                                                    |           |               |         |                 |        |      |



Table 9 • Package Thermal Resistance of SmartFusion2 and IGLOO2 Devices (continued)

|        | Still Air | 1.0 m/s           | 2.5 m/s |      |        |      |
|--------|-----------|-------------------|---------|------|--------|------|
| Device |           | $\theta_{\sf JA}$ |         | θЈВ  | hetaJC | Unit |
| 150    |           |                   |         |      |        |      |
| FC1152 | 9.08      | 6.81              | 5.87    | 2.56 | 0.38   | °C/W |
| FCS536 | 15.01     | 12.06             | 10.76   | 3.69 | 1.55   | °C/W |
| FCV484 | 16.21     | 13.11             | 11.84   | 6.73 | 0.10   | °C/W |

#### 2.3.1.2.1 Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JEDEC (JESD-51), but it has little relevance in the actual performance of the product. It must be used with caution, but it is useful for comparing the thermal performance of one package with another.

The maximum power dissipation allowed is calculated using EQ4.

Maximum power allowed = 
$$\frac{T_{J(MAX)} - T_{A(MAX)}}{\theta_{JA}}$$

EQ4

The absolute maximum junction temperature is 100 °C. EQ5 shows a sample calculation of the absolute maximum power dissipation allowed for the M2GL050T-FG896 package at commercial temperature and in still air, where:

$$\theta_{JA}$$
 = 14.7 °C/W (taken from Table 9, page 11).  
 $T_{\Delta}$  = 85 °C

Maximum power allowed = 
$$\frac{100 \text{ °C} - 85 \text{ °C}}{14.7 \text{ °C/W}}$$
 = 1.088 W

EQ5

The power consumption of a device can be calculated using the Microsemi SoC Products Group power calculator. The device's power consumption must be lower than the calculated maximum power dissipation by the package.

If the power consumption is higher than the device's maximum allowable power dissipation, a heat sink may be attached to the top of the case, or the airflow inside the system must be increased.

#### 2.3.1.2.2 Theta-JB

Junction-to-board thermal resistance  $(\theta_{JB})$  measures the ability of the package to dissipate heat from the surface of the chip to the PCB. As defined by the JEDEC (JESD-51) standard, the thermal resistance from the junction to the board uses an isothermal ring cold plate zone concept. The ring cold plate is simply a means to generate an isothermal boundary condition at the perimeter. The cold plate is mounted on a JEDEC standard board with a minimum distance of 5.0 mm away from the package edge.

#### 2.3.1.2.3 Theta-JC

Junction-to-case thermal resistance  $(\theta_{JC})$  measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable to packages used with external heat sinks. Constant temperature is applied to the surface, which acts as a boundary condition.

This only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration.

#### 2.3.1.3 ESD Performance

See RT0001: Microsemi Corporation - SoC Products Reliability Report for information about ESD.



# 2.3.2 Power Consumption

The following sections describe the power consumptions of the devices.

## 2.3.2.1 Quiescent Supply Current

Table 10 • Quiescent Supply Current Characteristics

|                                                                                       | Modes and Co     | onfigurations |
|---------------------------------------------------------------------------------------|------------------|---------------|
| Power Supplies/Blocks                                                                 | Non-Flash*Freeze | Flash*Freeze  |
| FPGA Core                                                                             | On               | Off           |
| V <sub>DD</sub> /SERDES_[01]_VDD <sup>1</sup>                                         | On               | On            |
| $V_{PP}/V_{PPNVM}$                                                                    | On               | On            |
| HPMS_MDDR_PLL_VDDA/FDDR_PLL_VDDA/<br>CCC_XX[01]_PLL_VDDA/PLL0_PLL1_HPMS_MDDR_VDD<br>A | 0 V              | 0 V           |
| SERDES_[01]_PLL_VDDA <sup>2</sup>                                                     | 0 V              | 0 V           |
| SERDES_[01]_L[0123]_VDDAPLL/VDD_2V5 <sup>2</sup>                                      | On               | On            |
| SERDES_[01]_L[0123]_VDDAIIO <sup>2</sup>                                              | On               | On            |
| V <sub>DDIx</sub> <sup>3, 4</sup>                                                     | On               | On            |
| $V_{REFx}$                                                                            | On               | On            |
| MSSDDR CLK                                                                            | 32 kHz           | 32 kHz        |
| RAM                                                                                   | On               | Sleep state   |
| System controller                                                                     | 50 MHz           | 50 MHz        |
| 50 MHz oscillator (enable/disable)                                                    | Enable           | Disabled      |
| 1 MHz oscillator (enable/disable)                                                     | Disabled         | Disabled      |
| Crystal oscillator (enable/disable)                                                   | Disabled         | Disabled      |

<sup>1.</sup> SERDES\_[01]\_VDD Power Supply is shorted to V<sub>DD</sub>.

Table 11 • SmartFusion2 and IGLOO2 Quiescent Supply Current (V<sub>DD</sub> = 1.2 V) – Typical Process

| Symbol | Modes                | 005  | 010  | 025  | 050   | 060   | 090   | 150   | Unit | Conditions                              |
|--------|----------------------|------|------|------|-------|-------|-------|-------|------|-----------------------------------------|
| IDC1   | Non-<br>Flash*Freeze | 6.2  | 6.9  | 8.9  | 13.1  | 15.3  | 15.4  | 27.5  | mA   | Typical<br>(T <sub>J</sub> = 25 °C)     |
|        |                      | 24.0 | 28.4 | 40.6 | 67.8  | 80.6  | 81.4  | 144.7 | mA   | Commercial<br>(T <sub>J</sub> = 85 °C)  |
|        |                      | 35.2 | 41.9 | 60.5 | 102.1 | 121.4 | 122.6 | 219.1 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |

<sup>2.</sup> SerDes and DDR blocks to be unused.

V<sub>DDIx</sub> has been set to ON for test conditions as described. Banks on the east side should always be powered with the appropriate V<sub>DDI</sub> bank supplies. For details on bank power supplies, see "Recommendation for Unused Bank Supplies" table in the AC393: SmartFusion2 and IGLOO2 Board Design Guidelines Application Note.

<sup>4.</sup> No Differential (that is to say, LVDS) I/Os or ODT attributes to be used.



Table 11 • SmartFusion2 and IGLOO2 Quiescent Supply Current (V<sub>DD</sub> = 1.2 V) – Typical Process

| Symbol | Modes        | 005  | 010  | 025  | 050  | 060  | 090  | 150  | Unit | Conditions                              |
|--------|--------------|------|------|------|------|------|------|------|------|-----------------------------------------|
| IDC2   | Flash*Freeze | 1.4  | 2.6  | 3.7  | 5.1  | 5.0  | 5.1  | 8.9  | mA   | Typical<br>(T <sub>J</sub> = 25 °C)     |
|        |              | 12.0 | 20.0 | 26.6 | 35.3 | 35.4 | 35.7 | 57.8 | mA   | Commercial<br>(T <sub>J</sub> = 85 °C)  |
|        |              | 18.5 | 30.8 | 41.0 | 54.5 | 54.5 | 55.0 | 89.0 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |

Table 12 • SmartFusion2 and IGLOO2 Quiescent Supply Current ( $V_{DD}$  = 1.26 V) – Worst-Case Process

| Symbol | Modes                | 005  | 010  | 025   | 050   | 060   | 090   | 150   | Unit | Conditions                              |
|--------|----------------------|------|------|-------|-------|-------|-------|-------|------|-----------------------------------------|
| IDC1   | Non-<br>Flash*Freeze | 43.8 | 57.0 | 84.6  | 132.3 | 161.4 | 163.0 | 242.5 | mA   | Commercial<br>(T <sub>J</sub> = 85 °C)  |
|        |                      | 65.3 | 85.7 | 127.8 | 200.9 | 245.4 | 247.8 | 369.0 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |
| IDC2   | Flash*Freeze         | 29.1 | 45.6 | 51.7  | 62.7  | 69.3  | 70.0  | 84.8  | mA   | Commercial (T <sub>J</sub> = 85 °C)     |
|        |                      | 44.9 | 70.3 | 79.7  | 96.5  | 106.8 | 107.8 | 130.6 | mA   | Industrial<br>(T <sub>J</sub> = 100 °C) |

# 2.3.2.2 Programming Currents

The following tables represent programming, verify and Inrush currents for SmartFusion2 SoC and IGLOO2 FPGA devices.

Table 13 • Currents During Program Cycle, 0 °C < = T<sub>J</sub> <= 85 °C − Typical Process

| Power Supplies     | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 <sup>1</sup> | Unit |
|--------------------|-------------|-----|-----|-----|-----|-----|-----|------------------|------|
| $V_{DD}$           | 1.26        | 46  | 53  | 55  | 58  | 30  | 42  | 52               | mA   |
| V <sub>PP</sub>    | 3.46        | 8   | 11  | 6   | 10  | 9   | 12  | 12               | mA   |
| V <sub>PPNVM</sub> | 3.46        | 1   | 2   | 2   | 3   | 3   | 3   |                  | mA   |
| V <sub>DDI</sub>   | 2.62        | 31  | 16  | 17  | 1   | 12  | 12  | 81               | mA   |
|                    | 3.46        | 62  | 31  | 36  | 1   | 12  | 17  | 84               | mA   |
| Number of banks    |             | 7   | 8   | 8   | 10  | 10  | 9   | 19               |      |

<sup>1.</sup>  $V_{PP}$  and  $V_{PPNVM}$  are internally shorted.

Table 14 • Currents During Verify Cycle, 0 °C <=  $T_J$  <= 85 °C – Typical Process

| Power Supplies     | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 <sup>1</sup> | Unit |
|--------------------|-------------|-----|-----|-----|-----|-----|-----|------------------|------|
| V <sub>DD</sub>    | 1.26        | 44  | 53  | 55  | 58  | 33  | 41  | 51               | mA   |
| V <sub>PP</sub>    | 3.46        | 6   | 5   | 3   | 15  | 8   | 11  | 12               | mA   |
| V <sub>PPNVM</sub> | 3.46        | 1   | 0   | 0   | 1   | 1   | 1   |                  | mA   |
| V <sub>DDI</sub>   | 2.62        | 31  | 16  | 17  | 1   | 12  | 11  | 81               | mA   |
|                    | 3.46        | 61  | 32  | 36  | 1   | 12  | 17  | 84               | mA   |
| Number of banks    |             | 7   | 8   | 8   | 10  | 10  | 9   | 19               |      |

<sup>1.</sup>  $V_{PP}$  and  $V_{PPNVM}$  are internally shorted.



Table 15 • Inrush Currents at Power up, -40 °C <= T<sub>J</sub> <= 100 °C - Typical Process

| Power Supplies   | Voltage (V) | 005 | 010 | 025 | 050 | 060 | 090 | 150 | Unit |
|------------------|-------------|-----|-----|-----|-----|-----|-----|-----|------|
| $V_{DD}$         | 1.26        | 25  | 32  | 38  | 48  | 45  | 77  | 109 | mA   |
| V <sub>PP</sub>  | 3.46        | 33  | 49  | 36  | 180 | 13  | 36  | 51  | mA   |
| V <sub>DDI</sub> | 2.62        | 134 | 141 | 161 | 187 | 93  | 272 | 388 | mA   |
| Number of banks  |             | 7   | 8   | 8   | 10  | 10  | 9   | 19  |      |

# 2.3.3 Average Fabric Temperature and Voltage Derating Factors

The following table lists the average temperature and voltage derating factors for fabric timing delays normalized to  $T_J$  = 85 °C, in worst-case  $V_{DD}$  = 1.14 V.

Table 16 • Average Junction Temperature and Voltage Derating Factors for Fabric Timing Delays

| Array Voltage V <sub>DD</sub> (V) | –40 °C | 0 °C | 25 °C | 70 °C | 85 °C | 100 °C |
|-----------------------------------|--------|------|-------|-------|-------|--------|
| 1.14                              | 0.83   | 0.89 | 0.92  | 0.98  | 1.00  | 1.02   |
| 1.2                               | 0.75   | 0.80 | 0.83  | 0.89  | 0.91  | 0.93   |
| 1.26                              | 0.69   | 0.73 | 0.76  | 0.81  | 0.83  | 0.85   |



# 2.3.4 Timing Model

This section describes timing model and timing parameters.

Figure 2 • Timing Model



The following table lists the timing model parameters in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$  V.

Table 17 • Timing Model Parameters

|       |                    | <u> </u>                                    |           |      |                        |
|-------|--------------------|---------------------------------------------|-----------|------|------------------------|
| Index | Symbol             | Description                                 | <b>-1</b> | Unit | For More Information   |
| Α     | T <sub>PY</sub>    | Propagation delay of DDR3 receiver          | 1.605     | ns   | See Table 137, page 50 |
| В     | T <sub>ICLKQ</sub> | Clock-to-Q of the input data register       | 0.16      | ns   | See Table 221, page 71 |
|       | T <sub>ISUD</sub>  | Setup time of the input data register       | 0.357     | ns   | See Table 221, page 71 |
| С     | T <sub>RCKH</sub>  | Input high delay for global clock           | 1.53      | ns   | See Table 227, page 78 |
|       | T <sub>RCKL</sub>  | Input low delay for global clock            | 0.897     | ns   | See Table 227, page 78 |
| D     | T <sub>PY</sub>    | Input propagation delay of LVDS receiver    | 2.774     | ns   | See Table 167, page 57 |
| E     | T <sub>DP</sub>    | Propagation delay of a three-input AND gate | 0.198     | ns   | See Table 223, page 76 |



Table 17 • Timing Model Parameters (continued)

| Index | Symbol             | Description                                                                                         | <b>-1</b> | Unit | For More Information   |
|-------|--------------------|-----------------------------------------------------------------------------------------------------|-----------|------|------------------------|
| F     | T <sub>DP</sub>    | Propagation delay of an OR gate                                                                     | 0.179     | ns   | See Table 223, page 76 |
| G     | T <sub>DP</sub>    | Propagation delay of an LVDS transmitter                                                            | 2.136     | ns   | See Table 169, page 57 |
| Н     | T <sub>DP</sub>    | Propagation delay of a three-input XOR Gate                                                         | 0.241     | ns   | See Table 223, page 76 |
| I     | T <sub>DP</sub>    | Propagation delay of LVCMOS 2.5 V transmitter, drive strength of 16 mA on the MSIO bank             | 2.412     | ns   | See Table 46, page 28  |
| J     | T <sub>DP</sub>    | Propagation delay of a two-input NAND gate                                                          | 0.179     | ns   | See Table 223, page 76 |
| K     | T <sub>DP</sub>    | Propagation delay of LVCMOS 2.5 V transmitter, drive strength of 8 mA on the MSIO bank              | 2.309     | ns   | See Table 46, page 28  |
| L     | T <sub>CLKQ</sub>  | Clock-to-Q of the data register                                                                     | 0.108     | ns   | See Table 224, page 77 |
|       | T <sub>SUD</sub>   | Setup time of the data register                                                                     | 0.254     | ns   | See Table 224, page 77 |
| М     | T <sub>DP</sub>    | Propagation delay of a two-input AND gate                                                           | 0.179     | ns   | See Table 223, page 76 |
| N     | T <sub>OCLKQ</sub> | Clock-to-Q of the output data register                                                              | 0.263     | ns   | See Table 220, page 69 |
|       | T <sub>OSUD</sub>  | Setup time of the output data register                                                              | 0.19      | ns   | See Table 220, page 69 |
| 0     | T <sub>DP</sub>    | Propagation delay of SSTL2, Class I transmitter on the MSIO bank                                    | 2.055     | ns   | See Table 114, page 46 |
| P     | T <sub>DP</sub>    | Propagation delay of LVCMOS 1.5 V transmitter, drive strength of 12 mA, fast slew on the DDRIO bank | 3.316     | ns   | See Table 70, page 35  |



## 2.3.5 User I/O Characteristics

There are three types of I/Os supported in the IGLOO2 FPGA and SmartFusion2 SoC FPGA families: MSIO, MSIOD, and DDRIO I/O banks. The I/O standards supported by the different I/O banks is described in the I/Os section of the UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide.

# 2.3.5.1 Input Buffer and AC Loading

The following figure shows the input buffer and AC loading.

Figure 3 • Input Buffer AC Loading





# 2.3.5.2 Output Buffer and AC Loading

The following figure shows the output buffer and AC loading.

#### Figure 4 • Output Buffer AC Loading



Voltage-Referenced, Singled-Ended I/O Test Setup



Differential I/O Test Setup





# 2.3.5.3 Tristate Buffer and AC Loading

The tristate path for enable path loadings is described in the respective specifications. The following figure shows the methodology of characterization illustrated by the enable path test point.

Figure 5 • Tristate Buffer for Enable Path Test Point





# 2.3.5.4 I/O Speeds

This section describes the maximum data rate summary of I/O in worst-case industrial conditions. See the individual I/O standards for operating conditions.

Table 18 • Maximum Data Rate Summary Table for Single-Ended I/O in Worst-Case Industrial Conditions

| 1/0                     | MSIO | MSIOD | DDRIO | Unit |
|-------------------------|------|-------|-------|------|
| PCI 3.3 V               | 630  |       |       | Mbps |
| LVTTL 3.3 V             | 600  |       |       | Mbps |
| LVCMOS 3.3 V            | 600  |       |       | Mbps |
| LVCMOS 2.5 V            | 410  | 420   | 400   | Mbps |
| LVCMOS 1.8 V            | 295  | 400   | 400   | Mbps |
| LVCMOS 1.5 V            | 160  | 220   | 235   | Mbps |
| LVCMOS 1.2 V            | 120  | 160   | 200   | Mbps |
| LPDDR-LVCMOS 1.8 V mode |      |       | 400   | Mbps |



Table 19 • Maximum Data Rate Summary Table for Voltage-Referenced I/O in Worst-Case Industrial Conditions

| 1/0        | MSIO | MSIOD | DDRIO | Unit |
|------------|------|-------|-------|------|
| LPDDR      |      |       | 400   | Mbps |
| HSTL1.5 V  |      |       | 400   | Mbps |
| SSTL 2.5 V | 510  | 700   | 400   | Mbps |
| SSTL 1.8 V |      |       | 667   | Mbps |
| SSTL 1.5 V |      |       | 667   | Mbps |

Table 20 • Maximum Data Rate Summary Table for Differential I/O in Worst-Case Industrial Conditions

| 1/0                 | MSIO | MSIOD | Unit |
|---------------------|------|-------|------|
| LVPECL (input only) | 900  |       | Mbps |
| LVDS 3.3 V          | 535  |       | Mbps |
| LVDS 2.5 V          | 535  | 700   | Mbps |
| RSDS                | 520  | 700   | Mbps |
| BLVDS               | 500  |       | Mbps |
| MLVDS               | 500  |       | Mbps |
| Mini-LVDS           | 520  | 700   | Mbps |

**Table 21 • Maximum Frequency Summary Table for Single-Ended I/O in Worst-Case Industrial Conditions** 

| 1/0                      | MSIO  | MSIOD | DDRIO | Unit |
|--------------------------|-------|-------|-------|------|
| PCI 3.3 V                | 315   |       |       | MHz  |
| LVTTL 3.3 V              | 300   |       |       | MHz  |
| LVCMOS 3.3 V             | 300   |       |       | MHz  |
| LVCMOS 2.5 V             | 205   | 210   | 200   | MHz  |
| LVCMOS 1.8 V             | 147.5 | 200   | 200   | MHz  |
| LVCMOS 1.5 V             | 80    | 110   | 118   | MHz  |
| LVCMOS 1.2 V             | 60    | 80    | 100   | MHz  |
| LPDDR- LVCMOS 1.8 V mode |       |       | 200   | MHz  |



Table 22 • Maximum Frequency Summary Table for Voltage-Referenced I/O in Worst-Case Industrial Conditions

| I/O        | MSIO | MSIOD | DDRIO | Unit |
|------------|------|-------|-------|------|
| LPDDR      |      |       | 200   | MHz  |
| HSTL1.5 V  |      |       | 200   | MHz  |
| SSTL 2.5 V | 255  | 350   | 200   | MHz  |
| SSTL 1.8 V |      |       | 334   | MHz  |
| SSTL 1.5 V |      |       | 334   | MHz  |

Table 23 • Maximum Frequency Summary Table for Differential I/O in Worst-Case Industrial Conditions

| 1/0                 | MSIO  | MSIOD | Unit |
|---------------------|-------|-------|------|
| LVPECL (input only) | 450   |       | MHz  |
| LVDS 3.3 V          | 267.5 |       | MHz  |
| LVDS 2.5 V          | 267.5 | 350   | MHz  |
| RSDS                | 260   | 350   | MHz  |
| BLVDS               | 250   |       | MHz  |
| MLVDS               | 250   |       | MHz  |
| Mini-LVDS           | 260   | 350   | MHz  |



#### 2.3.5.5 Detailed I/O Characteristics

Table 24 • Input Capacitance, Leakage Current, and Ramp Time

| Symbol                           | Description                                                 | Maximum | Unit | Conditions               |
|----------------------------------|-------------------------------------------------------------|---------|------|--------------------------|
| C <sub>IN</sub>                  | Input capacitance                                           | 10      | pF   |                          |
| I <sub>IL</sub> (dc)             | Input current low                                           | 400     | μA   | V <sub>DDI</sub> = 2.5 V |
|                                  | (Applicable to HSTL/SSTL inputs only)                       | 500     | μA   | V <sub>DDI</sub> = 1.8 V |
|                                  |                                                             | 600     | μΑ   | $V_{DDI} = 1.5 V^{1}$    |
|                                  | Input current low (Applicable to all other digital inputs)  | 10      | μΑ   |                          |
| I <sub>IH</sub> (dc)             | Input current high (Applicable to HSTL/SSTL inputs only)    | 400     | μA   | V <sub>DDI</sub> = 2.5 V |
|                                  |                                                             | 500     | μA   | V <sub>DDI</sub> = 1.8 V |
|                                  |                                                             | 600     | μΑ   | $V_{DDI} = 1.5 V^{1}$    |
|                                  | Input current high (Applicable to all other digital inputs) | 10      | μΑ   |                          |
| T <sub>RAMPIN</sub> <sup>2</sup> | Input ramp time<br>(Applicable to all digital inputs)       | 50      | ns   |                          |

Applicable when I/O pair is programmed with an HSTL/SSTL I/O type on IOP and an unterminated I/O type (LVCMOS, for example) on ION pad.

The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of DDRIO I/O bank at  $V_{OH}/V_{OL}$  Level.

Table 25 • I/O Weak Pull-up/Pull-down Resistances for DDRIO I/O Bank

|                         | R(WEAK PULL-UP) at $V_{OH}$ ( $\Omega$ ) |       | R(WEAK PULL-DOWN) at V <sub>OL</sub> |       |  |
|-------------------------|------------------------------------------|-------|--------------------------------------|-------|--|
| V <sub>DDI</sub> Domain | Min                                      | Max   | Min                                  | Max   |  |
| 2.5 V <sup>1, 2</sup>   | 10K                                      | 17.8K | 9.98K                                | 18K   |  |
| 1.8 V <sup>1, 2</sup>   | 10.3K                                    | 19.1K | 10.3K                                | 19.5K |  |
| 1.5 V <sup>1, 2</sup>   | 10.6K                                    | 20.2K | 10.6K                                | 21.1K |  |
| 1.2 V <sup>1, 2</sup>   | 11.1K                                    | 22.7K | 11.2K                                | 24.6K |  |

<sup>1.</sup> R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

<sup>2.</sup> Voltage ramp must be monotonic.

<sup>2.</sup> R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).



The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of MSIO I/O bank at  $V_{OH}/V_{OL}$  Level.

Table 26 • I/O Weak Pull-Up/Pull-Down Resistances for MSIO I/O Bank

|                          | R(WEAK PULL-UP) at $V_{OH}$ ( $\Omega$ ) |       | R(WEAK PULL-DOWN) at V <sub>OL</sub> ( |       |  |
|--------------------------|------------------------------------------|-------|----------------------------------------|-------|--|
| ${ m V}_{ m DDI}$ Domain | Min                                      | Max   | Min                                    | Max   |  |
| 3.3 V                    | 9.9K                                     | 17.1K | 9.98K                                  | 17.5K |  |
| 2.5 V <sup>1, 2</sup>    | 10K                                      | 17.6K | 10.1K                                  | 18.4K |  |
| 1.8 V <sup>1, 2</sup>    | 10.4K                                    | 19.1K | 10.4K                                  | 20.4K |  |
| 1.5 V <sup>1, 2</sup>    | 10.7K                                    | 20.4K | 10.8K                                  | 22.2K |  |
| 1.2 V <sup>1, 2</sup>    | 11.3K                                    | 23.2K | 11.5K                                  | 26.7K |  |

<sup>1.</sup> R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

The following table lists the minimum and maximum I/O weak pull-up/pull-down resistance values of MSIOD I/O bank at  $V_{OH}/V_{OL}$  Level.

Table 27 • I/O Weak Pull-up/Pull-down Resistances for MSIOD I/O Bank

|                          | R(WEAK PULL-UP) at $V_{OH}$ ( $\Omega$ ) |       | R(WEAK PULL-DOWN) at V <sub>OL</sub> (9 |       |  |
|--------------------------|------------------------------------------|-------|-----------------------------------------|-------|--|
| ${ m V}_{ m DDI}$ Domain | Min                                      | Max   | Min                                     | Max   |  |
| 2.5 V <sup>1, 2</sup>    | 9.6K                                     | 16.6K | 9.5K                                    | 16.4K |  |
| 1.8 V <sup>1, 2</sup>    | 9.7K                                     | 17.3K | 9.7K                                    | 17.1K |  |
| 1.5 V <sup>1, 2</sup>    | 9.9K                                     | 18K   | 9.8K                                    | 17.6K |  |
| 1.2 V <sup>1, 2</sup>    | 10.3K                                    | 19.6K | 10K                                     | 19.1K |  |

<sup>1.</sup> R(WEAK PULL-DOWN) = (VOLspec)/I(WEAK PULL-DOWN MAX).

The following table lists the hysteresis voltage value for schmitt trigger mode input buffers.

Table 28 • Schmitt Trigger Input Hysteresis

| Input Buffer Configuration       | Hysteresis Value (Typical, unless otherwise noted) |
|----------------------------------|----------------------------------------------------|
| 3.3 V LVTTL/LVCMOS/<br>PCI/PCI-X | 0.05 × V <sub>DDI</sub> (worst-case)               |
| 2.5 V LVCMOS                     | 0.05 × V <sub>DDI</sub> (worst-case)               |
| 1.8 V LVCMOS                     | 0.1 × V <sub>DDI</sub> (worst-case)                |
| 1.5 V LVCMOS                     | 60 mV                                              |
| 1.2 V LVCMOS                     | 20 mV                                              |

<sup>2.</sup> R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).

<sup>2.</sup> R(WEAK PULL-UP) = (VDDImax – VOHspec)/I(WEAK PULL-UP MIN).



#### 2.3.5.6 Single-Ended I/O Standards

#### 2.3.5.6.1 Low Voltage Complementary Metal Oxide Semiconductor (LVCMOS)

LVCMOS is a widely used switching standard implemented in CMOS transistors. This standard is defined by JEDEC (JESD 8-5). The LVCMOS standards supported in IGLOO2 FPGAs and SmartFusion2 SoC FPGAs are: LVCMOS12, LVCMOS15, LVCMOS18, LVCMOS25, and LVCMOS33.

#### 2.3.5.6.2 3.3 V LVCMOS/LVTTL

LVCMOS 3.3 V or Low-Voltage Transistor-Transistor Logic (LVTTL) is a general standard for 3.3 V applications.

Minimum and Maximum DC/AC Input and Output Levels Specification

Table 29 • LVTTL/LVCMOS 3.3 V DC Recommended DC Operating Conditions (Applicable to MSIO I/O Bank Only)

| Parameter      | Symbol    | Min  | Тур | Max  | Unit |
|----------------|-----------|------|-----|------|------|
| Supply voltage | $V_{DDI}$ | 3.15 | 3.3 | 3.45 | V    |

Table 30 • LVTTL/LVCMOS 3.3 V Input Voltage Specification (Applicable to MSIO I/O Bank Only)

| Parameter                       | Symbol               | Min  | Max  | Unit |
|---------------------------------|----------------------|------|------|------|
| DC input logic high             | V <sub>IH</sub> (DC) | 2.0  | 3.45 | V    |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3 | 0.8  | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |      |      |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |      |      |      |

<sup>1.</sup> See Table 24, page 23.

Table 31 • LVCMOS 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank Only)

| Parameter                         | Symbol          | Min                    | Max | Unit |
|-----------------------------------|-----------------|------------------------|-----|------|
| DC output logic high <sup>1</sup> | V <sub>OH</sub> | V <sub>DDI</sub> – 0.4 |     | V    |
| DC output logic low <sup>1</sup>  | V <sub>OL</sub> |                        | 0.4 | V    |

The V<sub>OH</sub>/V<sub>OL</sub> test points selected ensure compliance with LVCMOS 3.3 V JESD8-B requirements

Table 32 • LVTTL 3.3 V DC Output Voltage Specification (Applicable to MSIO I/O Bank Only)

| Parameter            | Symbol          | Min | Max | Unit |
|----------------------|-----------------|-----|-----|------|
| DC output logic high | V <sub>OH</sub> | 2.4 |     | V    |
| DC output logic low  | V <sub>OL</sub> |     | 0.4 | V    |

Table 33 • LVTTL/LVCMOS 3.3 V AC Maximum Switching Speed (Applicable to MSIO I/O Bank Only)

| Parameter                             | Symbol           | Max | Unit | Conditions                                 |
|---------------------------------------|------------------|-----|------|--------------------------------------------|
| Maximum data rate (for MSIO I/O bank) | D <sub>MAX</sub> | 600 | Mbps | AC loading: 17 pF load, maximum drive/slew |



Table 34 • LVTTL/LVCMOS 3.3 V AC Test Parameter Specifications (Applicable to MSIO I/O Bank Only)

| Parameter                                                                                                   | Symbol            | Тур | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$        | 1.4 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K  | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5   | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5   | pF   |

Table 35 • LVTTL/LVCMOS 3.3 V Transmitter Drive Strength Specifications for MSIO I/O Bank

| Output Drive Selection | V <sub>OH</sub><br>(V) | V <sub>OL</sub><br>(V) | IOH (at V <sub>OH</sub> )<br>mA | IOL (at V <sub>OL</sub> )<br>mA |
|------------------------|------------------------|------------------------|---------------------------------|---------------------------------|
| 2 mA                   | V <sub>DDI</sub> – 0.4 | 0.4                    | 2                               | 2                               |
| 4 mA                   | $V_{DDI} - 0.4$        | 0.4                    | 4                               | 4                               |
| 8 mA                   | V <sub>DDI</sub> – 0.4 | 0.4                    | 8                               | 8                               |
| 12 mA                  | V <sub>DDI</sub> – 0.4 | 0.4                    | 12                              | 12                              |
| 16 mA                  | $V_{DDI} - 0.4$        | 0.4                    | 16                              | 16                              |
| 20 mA                  | V <sub>DDI</sub> – 0.4 | 0.4                    | 20                              | 20                              |

**Note:** For a detailed I/V curve, use the corresponding IBIS models: www.microsemi.com/soc/download/ibis/default.aspx.

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 3.0 V

Table 36 • LVTTL/LVCMOS 3.3 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)

| On-Die Termination |           | T <sub>PY</sub> |            |       |      |
|--------------------|-----------|-----------------|------------|-------|------|
| (ODT)              | <b>–1</b> | -Std            | <b>-</b> 1 | -Std  | Unit |
| None               | 2.262     | 2.663           | 2.289      | 2.695 | ns   |

Table 37 • LVTTL/LVCMOS 3.3 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

| Output<br>Drive Slew |         | T <sub>DP</sub> |       | zL T <sub>ZH</sub> |       | T <sub>HZ</sub> 1 |       | T <sub>LZ</sub> 1 |       | _         |       |      |
|----------------------|---------|-----------------|-------|--------------------|-------|-------------------|-------|-------------------|-------|-----------|-------|------|
| Selection            | Control | -1              | -Std  | -1                 | -Std  | <b>-1</b>         | -Std  | <b>-1</b>         | -Std  | <b>-1</b> | -Std  | Unit |
| 2 mA                 | Slow    | 3.192           | 3.755 | 3.47               | 4.083 | 2.969             | 3.494 | 1.856             | 2.183 | 3.337     | 3.926 | ns   |
| 4 mA                 | Slow    | 2.331           | 2.742 | 2.673              | 3.145 | 2.526             | 2.973 | 3.034             | 3.569 | 4.451     | 5.236 | ns   |
| 8 mA                 | Slow    | 2.135           | 2.511 | 2.33               | 2.741 | 2.297             | 2.703 | 4.532             | 5.331 | 4.825     | 5.676 | ns   |
| 12 mA                | Slow    | 2.052           | 2.414 | 2.107              | 2.479 | 2.162             | 2.544 | 5.75              | 6.764 | 5.445     | 6.406 | ns   |
| 16 mA                | Slow    | 2.062           | 2.425 | 2.072              | 2.438 | 2.145             | 2.525 | 5.993             | 7.05  | 5.625     | 6.618 | ns   |
| 20 mA                | Slow    | 2.148           | 2.527 | 1.999              | 2.353 | 2.088             | 2.458 | 6.262             | 7.367 | 5.876     | 6.913 | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.



#### 2.3.5.7 2.5 V LVCMOS

LVCMOS 2.5 V is a general standard for 2.5 V applications and is supported in IGLOO2 FPGA and SmartFusion2 SoC FPGAs that are in compliance with the JEDEC specification JESD8-5A.

Table 38 • LVCMOS 2.5 V DC Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max   | Unit |
|----------------|-----------|-------|-----|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5 | 2.625 | V    |

Table 39 • LVCMOS 2.5 V DC Input Voltage Specification

| Parameter                                           | Symbol               | Min  | Max   | Unit |
|-----------------------------------------------------|----------------------|------|-------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 1.7  | 2.625 | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 1.7  | 3.45  | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3 | 0.7   | V    |
| Input current high <sup>1</sup>                     | I <sub>IH</sub> (DC) |      |       |      |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) |      |       |      |

<sup>1.</sup> See Table 24, page 23.

Table 40 • LVCMOS 2.5 V DC Output Voltage Specification

| Parameter            | Symbol                       | Min                    | Max | Unit |
|----------------------|------------------------------|------------------------|-----|------|
| DC output logic high | V <sub>OH</sub> <sup>1</sup> | V <sub>DDI</sub> – 0.4 | _   | V    |
| DC output logic low  | V <sub>OL</sub> <sup>1</sup> |                        | 0.4 | V    |

<sup>1.</sup> The VOH/VOL test points selected ensure compliance with LVCMOS 2.5 V JEDEC8-5A requirements.

Table 41 • LVCMOS 2.5 V AC Minimum and Maximum Switching Speed

| Parameter                              | Symbol           | Max | Unit | Conditions                                    |
|----------------------------------------|------------------|-----|------|-----------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400 | Mbps | AC loading: 17 pF load,<br>maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 410 | Mbps | AC loading: 17 pF load, maximum drive/slew    |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 420 | Mbps | AC loading: 17 pF load,<br>maximum drive/slew |

Table 42 • LVCMOS 2.5 V AC Calibrated Impedance Option

| Parameter                                                         | Symbol   | Тур                       | Unit |
|-------------------------------------------------------------------|----------|---------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | Rodt_cal | 75, 60, 50, 33,<br>25, 20 | Ω    |



Table 43 • LVCMOS 2.5 V AC Test Parameter Specifications

| Parameter                                                                                                   | Symbol            | Тур | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 1.2 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K  | Ωσ   |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5   | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5   | pF   |

Table 44 • LVCMOS 2.5 V Transmitter Drive Strength Specifications

| Output Dr        | ive Selection     | n                                                       | VOH (V)                | VOL (V) | IOH (at VOH) mA | IOL (at VOL) mA |
|------------------|-------------------|---------------------------------------------------------|------------------------|---------|-----------------|-----------------|
| MSIO I/O<br>Bank | MSIOD I/O<br>Bank | DDRIO I/O Bank<br>(With Software Default<br>Fixed Code) | Min                    | Max     | -               |                 |
| 2 mA             | 2 mA              | 2 mA                                                    | V <sub>DDI</sub> – 0.4 | 0.4     | 2               | 2               |
| 4 mA             | 4 mA              | 4 mA                                                    | V <sub>DDI</sub> – 0.4 | 0.4     | 4               | 4               |
| 6 mA             | 6 mA              | 6 mA                                                    | V <sub>DDI</sub> – 0.4 | 0.4     | 6               | 6               |
| 8 mA             | 8 mA              | 8 mA                                                    | V <sub>DDI</sub> – 0.4 | 0.4     | 8               | 8               |
| 12 mA            | 12 mA             | 12 mA                                                   | V <sub>DDI</sub> – 0.4 | 0.4     | 12              | 12              |
| 16 mA            |                   | 16 mA                                                   | V <sub>DDI</sub> – 0.4 | 0.4     | 16              | 16              |

**Note:** For board design considerations, output slew rates extraction, detailed output buffer resistances, and I/V Curve, use the corresponding IBIS models located at: www.microsemi.com/soc/download/ibis/default.aspx.

### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V

Table 45 • LVCMOS 2.5 V Receiver Characteristics (Input Buffers)

|                                   | On-Die Termination |           | T <sub>PY</sub> | ٦          |       |      |
|-----------------------------------|--------------------|-----------|-----------------|------------|-------|------|
|                                   | (ODT)              | <b>-1</b> | -Std            | <b>–</b> 1 | -Std  | Unit |
| LVCMOS 2.5 V (for DDRIO I/O bank) | None               | 1.823     | 2.145           | 1.932      | 2.274 | ns   |
| LVCMOS 2.5 V (for MSIO I/O bank)  | None               | 2.486     | 2.925           | 2.495      | 2.935 | ns   |
| LVCMOS 2.5 V (for MSIOD I/O bank) | None               | 2.29      | 2.694           | 2.305      | 2.712 | ns   |

Table 46 • LVCMOS 2.5 V Transmitter Characteristics for DDRIO Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew T <sub>D</sub> |       | $T_DP T_ZL$ |       | T <sub>ZH</sub> |           | Т     | T <sub>HZ</sub> 1 |       | T <sub>LZ</sub> 1 |       |      |
|-----------------|---------------------|-------|-------------|-------|-----------------|-----------|-------|-------------------|-------|-------------------|-------|------|
| Selection       |                     | -1    | -Std        | -1    | -Std            | <b>-1</b> | -Std  | <b>-1</b>         | -Std  | <b>-1</b>         | -Std  | Unit |
| 2 mA            | Slow                | 3.657 | 4.302       | 3.393 | 3.991           | 3.675     | 4.323 | 3.894             | 4.582 | 3.552             | 4.18  | ns   |
|                 | Medium              | 3.374 | 3.97        | 3.139 | 3.693           | 3.396     | 3.995 | 3.635             | 4.277 | 3.253             | 3.828 | ns   |
|                 | Medium fast         | 3.239 | 3.811       | 3.036 | 3.572           | 3.261     | 3.836 | 3.519             | 4.141 | 3.128             | 3.681 | ns   |
|                 | Fast                | 3.224 | 3.793       | 3.029 | 3.563           | 3.246     | 3.818 | 3.512             | 4.132 | 3.119             | 3.67  | ns   |



Table 46 • LVCMOS 2.5 V Transmitter Characteristics for DDRIO Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew        | Т         | DP    | 7         | Γ <sub>ZL</sub> | Т         | ZH    | Т         | HZ    | Т         | LZ    | _    |
|-----------------|-------------|-----------|-------|-----------|-----------------|-----------|-------|-----------|-------|-----------|-------|------|
| Selection       |             | <b>-1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| 4 mA            | Slow        | 3.095     | 3.641 | 2.705     | 3.182           | 3.088     | 3.633 | 4.738     | 5.575 | 4.348     | 5.116 | ns   |
|                 | Medium      | 2.825     | 3.324 | 2.488     | 2.927           | 2.823     | 3.321 | 4.492     | 5.285 | 4.063     | 4.781 | ns   |
|                 | Medium fast | 2.701     | 3.178 | 2.384     | 2.804           | 2.698     | 3.173 | 4.364     | 5.135 | 3.945     | 4.642 | ns   |
|                 | Fast        | 2.69      | 3.165 | 2.377     | 2.796           | 2.687     | 3.161 | 4.359     | 5.129 | 3.94      | 4.636 | ns   |
| 6 mA            | Slow        | 2.919     | 3.434 | 2.491     | 2.93            | 2.902     | 3.414 | 5.085     | 5.983 | 4.674     | 5.5   | ns   |
|                 | Medium      | 2.65      | 3.118 | 2.279     | 2.681           | 2.642     | 3.108 | 4.845     | 5.701 | 4.375     | 5.148 | ns   |
|                 | Medium fast | 2.529     | 2.975 | 2.176     | 2.56            | 2.521     | 2.965 | 4.724     | 5.558 | 4.259     | 5.011 | ns   |
|                 | Fast        | 2.516     | 2.96  | 2.168     | 2.551           | 2.508     | 2.95  | 4.717     | 5.55  | 4.251     | 5.002 | ns   |
| 8 mA            | Slow        | 2.863     | 3.368 | 2.427     | 2.855           | 2.844     | 3.346 | 5.196     | 6.114 | 4.769     | 5.612 | ns   |
|                 | Medium      | 2.599     | 3.058 | 2.217     | 2.608           | 2.59      | 3.047 | 4.952     | 5.827 | 4.471     | 5.261 | ns   |
|                 | Medium fast | 2.483     | 2.921 | 2.114     | 2.487           | 2.473     | 2.91  | 4.832     | 5.685 | 4.364     | 5.134 | ns   |
|                 | Fast        | 2.467     | 2.902 | 2.106     | 2.478           | 2.457     | 2.89  | 4.826     | 5.678 | 4.348     | 5.116 | ns   |
| 12 mA           | Slow        | 2.747     | 3.232 | 2.296     | 2.701           | 2.724     | 3.204 | 5.39      | 6.342 | 4.938     | 5.81  | ns   |
|                 | Medium      | 2.493     | 2.934 | 2.102     | 2.473           | 2.483     | 2.921 | 5.166     | 6.078 | 4.65      | 5.471 | ns   |
|                 | Medium fast | 2.382     | 2.803 | 2.006     | 2.36            | 2.371     | 2.789 | 5.067     | 5.962 | 4.546     | 5.349 | ns   |
|                 | Fast        | 2.369     | 2.787 | 1.999     | 2.352           | 2.357     | 2.773 | 5.063     | 5.958 | 4.538     | 5.339 | ns   |
| 16 mA           | Slow        | 2.677     | 3.149 | 2.213     | 2.604           | 2.649     | 3.116 | 5.575     | 6.56  | 5.08      | 5.977 | ns   |
|                 | Medium      | 2.432     | 2.862 | 2.028     | 2.386           | 2.421     | 2.848 | 5.372     | 6.32  | 4.801     | 5.649 | ns   |
|                 | Medium fast | 2.324     | 2.734 | 1.937     | 2.278           | 2.311     | 2.718 | 5.297     | 6.233 | 4.7       | 5.531 | ns   |
|                 | Fast        | 2.313     | 2.721 | 1.929     | 2.269           | 2.3       | 2.706 | 5.296     | 6.231 | 4.699     | 5.529 | ns   |

<sup>1.</sup> Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO) management.

Table 47 • LVCMOS 2.5 V Transmitter Characteristics for MSIO Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew | 1         | DP    | •     | T <sub>ZL</sub> | •         | Г <sub>ZН</sub> | T         | · 1<br>HZ | Т     | LZ    |      |
|-----------------|------|-----------|-------|-------|-----------------|-----------|-----------------|-----------|-----------|-------|-------|------|
| Selection       |      | <b>-1</b> | -Std  | -1    | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std      | -1    | -Std  | Unit |
| 2 mA            | Slow | 3.48      | 4.095 | 3.855 | 4.534           | 3.785     | 4.453           | 2.12      | 2.494     | 3.45  | 4.059 | ns   |
| 4 mA            | Slow | 2.583     | 3.039 | 3.042 | 3.579           | 3.138     | 3.691           | 4.143     | 4.874     | 4.687 | 5.513 | ns   |
| 6 mA            | Slow | 2.392     | 2.815 | 2.669 | 3.139           | 2.82      | 3.317           | 4.909     | 5.775     | 5.083 | 5.98  | ns   |
| 8 mA            | Slow | 2.309     | 2.717 | 2.565 | 3.017           | 2.74      | 3.223           | 5.812     | 6.837     | 5.523 | 6.497 | ns   |
| 12 mA           | Slow | 2.333     | 2.745 | 2.437 | 2.867           | 2.626     | 3.089           | 6.131     | 7.213     | 5.712 | 6.72  | ns   |
| 16 mA           | Slow | 2.412     | 2.838 | 2.335 | 2.747           | 2.533     | 2.979           | 6.54      | 7.694     | 6.007 | 7.067 | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.



Table 48 • LVCMOS 2.5 V Transmitter Characteristics for MSIOD Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew | 1         | DP    | •         | T <sub>ZL</sub> | •         | Г <sub>ZН</sub> | T         | HZ 1  | Т         | LZ    |      |
|-----------------|------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|-------|-----------|-------|------|
| Selection       |      | <b>-1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| 2 mA            | Slow | 2.206     | 2.596 | 2.678     | 3.15            | 2.64      | 3.106           | 4.935     | 5.805 | 4.74      | 5.576 | ns   |
| 4 mA            | Slow | 1.835     | 2.159 | 2.242     | 2.637           | 2.256     | 2.654           | 5.413     | 6.368 | 5.15      | 6.059 | ns   |
| 6 mA            | Slow | 1.709     | 2.01  | 2.132     | 2.508           | 2.167     | 2.549           | 5.813     | 6.838 | 5.499     | 6.469 | ns   |
| 8 mA            | Slow | 1.63      | 1.918 | 1.958     | 2.303           | 2.012     | 2.367           | 6.226     | 7.324 | 5.816     | 6.842 | ns   |
| 12 mA           | Slow | 1.648     | 1.939 | 1.86      | 2.187           | 1.921     | 2.259           | 6.519     | 7.669 | 6.027     | 7.09  | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

#### 2.3.5.8 1.8 V LVCMOS

LVCMOS 1.8 is a general standard for 1.8 V applications and is supported in IGLOO2 FPGAs and SmartFusion2 SoC FPGAs in compliance to the JEDEC specification JESD8-7A.

Table 49 • LVCMOS 1.8 V DC Recommended Operating Conditions

| Parameter                                        | Symbol           | Min   | Тур Мах  | Unit |  |  |  |  |
|--------------------------------------------------|------------------|-------|----------|------|--|--|--|--|
| LVCMOS 1.8 V DC Recommended Operating Conditions |                  |       |          |      |  |  |  |  |
| Supply voltage                                   | V <sub>DDI</sub> | 1.710 | 1.8 1.89 | V    |  |  |  |  |

Table 50 • LVCMOS 1.8 V DC Input Voltage Specification

|                                                     | •                    | • .                     |                         |      |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| Parameter                                           | Symbol               | Min                     | Max                     | Unit |
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.89                    | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high <sup>1</sup>                     | I <sub>IH</sub> (DC) |                         |                         | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) |                         |                         | -    |

<sup>1.</sup> See Table 24, page 23.

Table 51 • LVCMOS 1.8 V DC Output Voltage Specification

| Parameter            | Symbol          | Min                     | Max  | Unit |
|----------------------|-----------------|-------------------------|------|------|
| DC output logic high | V <sub>OH</sub> | V <sub>DDI</sub> – 0.45 |      | V    |
| DC output logic low  | V <sub>OL</sub> |                         | 0.45 | V    |

Table 52 • LVCMOS 1.8 V Minimum and Maximum AC Switching Speed

| Parameter                                           | Symbol           | Max | Unit | Conditions                                 |
|-----------------------------------------------------|------------------|-----|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) <sup>1</sup> | D <sub>MAX</sub> | 400 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)               | D <sub>MAX</sub> | 295 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) <sup>1</sup> | D <sub>MAX</sub> | 400 | Mbps | AC loading: 17 pF load, maximum drive/slew |

<sup>1.</sup> Maximum Data Rate applies for Drive Strength 8 mA and above, All Slews.



Table 53 • LVCMOS 1.8 V AC Calibrated Impedance Option

| Parameter                                                         | Symbol   | Тур                       | Unit |
|-------------------------------------------------------------------|----------|---------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | Rodt_cal | 75, 60, 50,<br>33, 25, 20 | Ω    |

Table 54 • LVCMOS 1.8 V AC Test Parameter Specifications

| Parameter                                                                        | Symbol            | Тур | Unit |
|----------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                               | V <sub>TRIP</sub> | 0.9 | V    |
| Resistance for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                    | R <sub>ENT</sub>  | 2k  | Ω    |
| Capacitive loading for enable path ( $T_{ZH}$ , $T_{ZL}$ , $T_{HZ}$ , $T_{LZ}$ ) | C <sub>ENT</sub>  | 5   | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                              | C <sub>LOAD</sub> | 5   | pF   |

Table 55 • LVCMOS 1.8 V Transmitter Drive Strength Specifications

| Output Drive Se | lection        |                    | V <sub>OH</sub> (V)     | V <sub>OL</sub> (V) | _IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OI</sub> ) |
|-----------------|----------------|--------------------|-------------------------|---------------------|----------------------------|---------------------------|
| MSIO I/O Bank   | MSIOD I/O Bank | DDRIO I/O Bank     | Min                     | Max                 | mA                         | mA                        |
| 2 mA            | 2 mA           | 2 mA               | V <sub>DDI</sub> – 0.45 | 0.45                | 2                          | 2                         |
| 4 mA            | 4 mA           | 4 mA               | V <sub>DDI</sub> – 0.45 | 0.45                | 4                          | 4                         |
| 6 mA            | 6 mA           | 6 mA               | V <sub>DDI</sub> – 0.45 | 0.45                | 6                          | 6                         |
| 8 mA            | 8 mA           | 8 mA               | V <sub>DDI</sub> – 0.45 | 0.45                | 8                          | 8                         |
| 10 mA           | 10 mA          | 10 mA              | V <sub>DDI</sub> – 0.45 | 0.45                | 10                         | 10                        |
| 12 mA           |                | 12 mA              | V <sub>DDI</sub> – 0.45 | 0.45                | 12                         | 12                        |
|                 |                | 16 mA <sup>1</sup> | V <sub>DDI</sub> – 0.45 | 0.45                | 16                         | 16                        |

<sup>1. 16</sup> mA drive strengths, all slews, meets LPDDR JEDEC electrical compliance.

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.71 V

Table 56 • LVCMOS 1.8 V Receiver Characteristics (Input Buffers)

|                                                          | On-Die Termination |           | T <sub>PY</sub> | 7         | Γ <sub>PYS</sub> |      |
|----------------------------------------------------------|--------------------|-----------|-----------------|-----------|------------------|------|
|                                                          | (ODT)              | <b>-1</b> | -Std            | <b>-1</b> | -Std             | Unit |
| LVCMOS 1.8 V<br>(for DDRIO I/O bank<br>with Fixed Codes) | None               | 1.968     | 2.315           | 2.099     | 2.47             | ns   |
|                                                          | None               | 2.898     | 3.411           | 2.883     | 3.393            | ns   |
|                                                          | 50                 | 3.05      | 3.59            | 3.044     | 3.583            | ns   |
| LVCMOS 1.8 V                                             | 75                 | 2.999     | 3.53            | 2.987     | 3.516            | ns   |
| (for MSIO I/O bank)                                      | 150                | 2.947     | 3.469           | 2.933     | 3.452            | ns   |
|                                                          | None               | 2.611     | 3.071           | 2.598     | 3.057            | ns   |
|                                                          | 50                 | 2.775     | 3.264           | 2.775     | 3.265            | ns   |
| LVCMOS 1.8 V                                             | 75                 | 2.72      | 3.2             | 2.712     | 3.19             | ns   |
| (for MSIOD I/O bank)                                     | 150                | 2.666     | 3.137           | 2.655     | 3.123            | ns   |



Table 57 • LVCMOS 1.8 V Transmitter Characteristics for DDRIO I/O Bank with Fixed Code (Output and Tristate Buffers)

| Output             | 01              | T     | DP    | 7     | Γ <sub>ZL</sub> | 1     | ZH    | Т     | · 1<br>HZ | Т     | LZ    | _    |
|--------------------|-----------------|-------|-------|-------|-----------------|-------|-------|-------|-----------|-------|-------|------|
| Drive<br>Selection | Slew<br>Control | -1    | -Std  | -1    | -Std            | -1    | -Std  | -1    | -Std      | -1    | -Std  | Unit |
| 2 mA               | Slow            | 4.234 | 4.981 | 3.646 | 4.29            | 4.245 | 4.995 | 4.908 | 5.774     | 4.434 | 5.216 | ns   |
|                    | Medium          | 3.824 | 4.498 | 3.282 | 3.861           | 3.834 | 4.511 | 4.625 | 5.441     | 4.116 | 4.843 | ns   |
|                    | Medium fast     | 3.627 | 4.267 | 3.111 | 3.66            | 3.637 | 4.279 | 4.481 | 5.272     | 3.984 | 4.687 | ns   |
|                    | Fast            | 3.605 | 4.241 | 3.097 | 3.644           | 3.615 | 4.253 | 4.472 | 5.262     | 3.973 | 4.674 | ns   |
| 4 mA               | Slow            | 3.923 | 4.615 | 3.314 | 3.9             | 3.918 | 4.61  | 5.403 | 6.356     | 4.894 | 5.757 | ns   |
|                    | Medium          | 3.518 | 4.138 | 2.961 | 3.484           | 3.515 | 4.135 | 5.121 | 6.025     | 4.561 | 5.366 | ns   |
|                    | Medium fast     | 3.321 | 3.907 | 2.783 | 3.275           | 3.317 | 3.903 | 4.966 | 5.843     | 4.426 | 5.206 | ns   |
|                    | Fast            | 3.301 | 3.883 | 2.77  | 3.259           | 3.296 | 3.878 | 4.957 | 5.831     | 4.417 | 5.196 | ns   |
| 6 mA               | Slow            | 3.71  | 4.364 | 3.104 | 3.652           | 3.702 | 4.355 | 5.62  | 6.612     | 5.08  | 5.977 | ns   |
|                    | Medium          | 3.333 | 3.921 | 2.779 | 3.27            | 3.325 | 3.913 | 5.346 | 6.289     | 4.777 | 5.62  | ns   |
|                    | Medium fast     | 3.155 | 3.712 | 2.62  | 3.083           | 3.146 | 3.702 | 5.21  | 6.13      | 4.657 | 5.479 | ns   |
|                    | Fast            | 3.134 | 3.688 | 2.608 | 3.068           | 3.125 | 3.677 | 5.202 | 6.12      | 4.648 | 5.468 | ns   |
| 8 mA               | Slow            | 3.619 | 4.258 | 3.007 | 3.538           | 3.607 | 4.244 | 5.815 | 6.841     | 5.249 | 6.175 | ns   |
|                    | Medium          | 3.246 | 3.819 | 2.686 | 3.16            | 3.236 | 3.807 | 5.542 | 6.52      | 4.936 | 5.807 | ns   |
|                    | Medium fast     | 3.066 | 3.607 | 2.525 | 2.971           | 3.054 | 3.593 | 5.405 | 6.359     | 4.811 | 5.66  | ns   |
|                    | Fast            | 3.046 | 3.584 | 2.513 | 2.957           | 3.034 | 3.57  | 5.401 | 6.353     | 4.803 | 5.651 | ns   |
| 10 mA              | Slow            | 3.498 | 4.115 | 2.878 | 3.386           | 3.481 | 4.096 | 6.046 | 7.113     | 5.444 | 6.404 | ns   |
|                    | Medium          | 3.138 | 3.692 | 2.569 | 3.023           | 3.126 | 3.678 | 5.782 | 6.803     | 5.129 | 6.034 | ns   |
|                    | Medium fast     | 2.966 | 3.489 | 2.414 | 2.841           | 2.951 | 3.472 | 5.666 | 6.665     | 5.013 | 5.897 | ns   |
|                    | Fast            | 2.945 | 3.464 | 2.401 | 2.826           | 2.93  | 3.448 | 5.659 | 6.658     | 5.003 | 5.886 | ns   |
| 12 mA              | Slow            | 3.417 | 4.02  | 2.807 | 3.303           | 3.401 | 4.002 | 6.083 | 7.156     | 5.464 | 6.428 | ns   |
|                    | Medium          | 3.076 | 3.618 | 2.519 | 2.964           | 3.063 | 3.604 | 5.828 | 6.856     | 5.176 | 6.089 | ns   |
|                    | Medium fast     | 2.913 | 3.427 | 2.376 | 2.795           | 2.898 | 3.41  | 5.725 | 6.736     | 5.072 | 5.966 | ns   |
|                    | Fast            | 2.894 | 3.405 | 2.362 | 2.78            | 2.879 | 3.388 | 5.715 | 6.724     | 5.064 | 5.957 | ns   |
| 16 mA              | Slow            | 3.366 | 3.96  | 2.751 | 3.237           | 3.348 | 3.939 | 6.226 | 7.324     | 5.576 | 6.56  | ns   |
|                    | Medium          | 3.03  | 3.565 | 2.47  | 2.906           | 3.017 | 3.55  | 5.981 | 7.036     | 5.282 | 6.214 | ns   |
|                    | Medium fast     | 2.87  | 3.377 | 2.328 | 2.739           | 2.854 | 3.358 | 5.895 | 6.935     | 5.18  | 6.094 | ns   |
|                    | Fast            | 2.853 | 3.357 | 2.314 | 2.723           | 2.837 | 3.338 | 5.889 | 6.929     | 5.177 | 6.09  | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.



Table 58 • LVCMOS 1.8 V Transmitter Characteristics for MSIO I/O Bank

| Output Drive Slew |         | T         | T <sub>DP</sub> |           | T <sub>ZL</sub> |           | T <sub>ZH</sub> |           | T <sub>HZ</sub> 1 |           | T <sub>LZ</sub> 1 |      |
|-------------------|---------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-------------------|-----------|-------------------|------|
| Selection         | Control | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std              | <b>-1</b> | -Std              | Unit |
| 2 mA              | Slow    | 3.441     | 4.047           | 4.165     | 4.9             | 4.413     | 5.192           | 4.891     | 5.755             | 5.138     | 6.044             | ns   |
| 4 mA              | Slow    | 3.218     | 3.786           | 3.642     | 4.284           | 3.941     | 4.636           | 5.665     | 6.665             | 5.568     | 6.551             | ns   |
| 6 mA              | Slow    | 3.141     | 3.694           | 3.501     | 4.118           | 3.823     | 4.498           | 6.587     | 7.75              | 6.032     | 7.096             | ns   |
| 8 mA              | Slow    | 3.165     | 3.723           | 3.319     | 3.904           | 3.654     | 4.298           | 6.898     | 8.115             | 6.216     | 7.313             | ns   |
| 10 mA             | Slow    | 3.202     | 3.767           | 3.278     | 3.857           | 3.616     | 4.254           | 7.25      | 8.529             | 6.435     | 7.571             | ns   |
| 12 mA             | Slow    | 3.277     | 3.855           | 3.175     | 3.736           | 3.519     | 4.139           | 7.392     | 8.697             | 6.538     | 7.692             | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

Table 59 • LVCMOS 1.8 V Transmitter Characteristics for MSIOD I/O Bank

| Output Drive | utput Drive Slew |           | T <sub>DP</sub> |           | T <sub>ZL</sub> |           | T <sub>ZH</sub> |           | T <sub>HZ</sub> <sup>1</sup> |           | T <sub>LZ</sub> 1 |      |
|--------------|------------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|------------------------------|-----------|-------------------|------|
| Selection    | Control          | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std                         | <b>-1</b> | -Std              | Unit |
| 2 mA         | Slow             | 2.725     | 3.206           | 3.316     | 3.901           | 3.484     | 4.099           | 5.204     | 6.123                        | 4.997     | 5.88              | ns   |
| 4 mA         | Slow             | 2.242     | 2.638           | 2.777     | 3.267           | 2.947     | 3.466           | 5.729     | 6.74                         | 5.448     | 6.41              | ns   |
| 6 mA         | Slow             | 1.995     | 2.347           | 2.466     | 2.901           | 2.63      | 3.094           | 6.372     | 7.496                        | 5.987     | 7.043             | ns   |
| 8 mA         | Slow             | 2.001     | 2.354           | 2.44      | 2.87            | 2.6       | 3.058           | 6.633     | 7.804                        | 6.193     | 7.286             | ns   |
| 10 mA        | Slow             | 2.025     | 2.382           | 2.312     | 2.719           | 2.47      | 2.906           | 6.94      | 8.165                        | 6.412     | 7.544             | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

#### 2.3.5.9 1.5 V LVCMOS

LVCMOS 1.5 is a general standard for 1.5 V applications and is supported in IGLOO2 FPGAs and SmartFusion2 SoC FPGAs in compliance to the JEDEC specification JESD8-11A.

Table 60 • LVCMOS 1.5 V DC Recommended Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max   | Unit |
|----------------|-----------|-------|-----|-------|------|
| Supply voltage | $V_{DDI}$ | 1.425 | 1.5 | 1.575 | V    |

Table 61 • LVCMOS 1.5 V DC Input Voltage Specification

| Parameter                                           | Symbol               | Min                     | Max                     | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high for (MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.575                   | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high <sup>1</sup>                     | I <sub>IH</sub> (DC) |                         |                         | _    |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC  |                         |                         | _    |

<sup>1.</sup> See Table 24, page 23.



Table 62 • LVCMOS 1.5 V DC Output Voltage Specification

| Parameter            | Symbol | Min                     | Max                     | Unit |
|----------------------|--------|-------------------------|-------------------------|------|
| DC output logic high | VOH    | V <sub>DDI</sub> × 0.75 |                         | V    |
| DC output logic low  | VOL    |                         | V <sub>DDI</sub> × 0.25 | V    |

Table 63 • LVCMOS 1.5 V AC Minimum and Maximum Switching Speed

| Parameter                              | Symbol           | Max | Unit | Conditions                                 |
|----------------------------------------|------------------|-----|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 235 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 160 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 220 | Mbps | AC loading: 17 pF load, maximum drive/slew |

Table 64 • LVCMOS 1.5 V AC Calibrated Impedance Option

| Parameter                                                         | Symbol       | Тур               | Unit |
|-------------------------------------------------------------------|--------------|-------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | RODT_CA<br>L | 75, 60,<br>50, 40 | Ω    |

Table 65 • LVCMOS 1.5 V AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур  | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point                                                                                | V <sub>TRIP</sub> | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5    | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 5    | pF   |

Table 66 • LVCMOS 1.5 V Transmitter Drive Strength Specifications

| C             | Output Drive Selec | tion           | V <sub>OH</sub> (V)     | V <sub>OL</sub> (V)     | _IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OL</sub> ) |
|---------------|--------------------|----------------|-------------------------|-------------------------|----------------------------|---------------------------|
| MSIO I/O Bank | MSIOD I/O Bank     | DDRIO I/O Bank | Min                     | Max                     | mA On                      | mA OL                     |
| 2 mA          | 2 mA               | 2 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 2                          | 2                         |
| 4 mA          | 4 mA               | 4 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 4                          | 4                         |
| 6 mA          | 6 mA               | 6 mA           | V <sub>DDI</sub> × 0.75 | $V_{DDI} \times 0.25$   | 6                          | 6                         |
| 8 mA          |                    | 8 mA           | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 8                          | 8                         |
|               |                    | 10 mA          | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 10                         | 10                        |
|               |                    | 12 mA          | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 12                         | 12                        |

**Note:** For a detailed I/V curve, use the corresponding IBIS models: www.microsemi.com/soc/download/ibis/default.aspx.



Worst commercial-case conditions: T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14 V, V<sub>DDI</sub> = 1.425 V

Table 67 • LVCMOS 1.5 V Receiver Characteristics for DDRIO I/O Bank with Fixed Codes (Input Buffers)

| On-Die Termination (ODT) |           | Γ <sub>PY</sub> | Т         |       |      |
|--------------------------|-----------|-----------------|-----------|-------|------|
|                          | <b>-1</b> | -Std            | <b>-1</b> | -Std  | Unit |
| None                     | 2.051     | 2.413           | 2.086     | 2.455 | ns   |

Table 68 • LVCMOS 1.5 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)

| On-Die Termination | •         | T <sub>PY</sub> | T         | PYS   |      |
|--------------------|-----------|-----------------|-----------|-------|------|
| (ODT)              | <b>-1</b> | -Std            | <b>-1</b> | -Std  | Unit |
| None               | 3.311     | 3.896           | 3.285     | 3.865 | ns   |
| 50                 | 3.654     | 4.299           | 3.623     | 4.263 | ns   |
| 75                 | 3.533     | 4.156           | 3.501     | 4.119 | ns   |
| 150                | 3.415     | 4.018           | 3.388     | 3.986 | ns   |

Table 69 • LVCMOS 1.5 V Receiver Characteristics for MSIOD I/O Bank (Input Buffers)

| On-Die Termination | 1         | PY    | Т         |       |      |
|--------------------|-----------|-------|-----------|-------|------|
| (ODT)              | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| None               | 2.959     | 3.481 | 2.93      | 3.447 | ns   |
| 50                 | 3.298     | 3.88  | 3.268     | 3.845 | ns   |
| 75                 | 3.162     | 3.719 | 3.128     | 3.68  | ns   |
| 150                | 3.053     | 3.592 | 3.021     | 3.554 | ns   |

Table 70 • LVCMOS 1.5 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

| Output<br>Drive | •              |           | DP    | 7         | 「 <sub>ZL</sub> | •         | Г <sub>ZН</sub> | Т         | HZ <sup>1</sup> | Т         | LZ <sup>1</sup> | _    |
|-----------------|----------------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|------|
| Selection       |                | <b>–1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | Unit |
| 2 mA            | Slow           | 5.122     | 6.026 | 4.31      | 5.07            | 5.145     | 6.052           | 5.258     | 6.186           | 4.672     | 5.496           | ns   |
|                 | Medium         | 4.58      | 5.389 | 3.86      | 4.54            | 4.6       | 5.411           | 4.977     | 5.855           | 4.357     | 5.126           | ns   |
|                 | Medium<br>fast | 4.323     | 5.086 | 3.629     | 4.269           | 4.341     | 5.107           | 4.804     | 5.652           | 4.228     | 4.974           | ns   |
|                 | Fast           | 4.296     | 5.054 | 3.609     | 4.245           | 4.314     | 5.075           | 4.791     | 5.636           | 4.219     | 4.963           | ns   |
| 4 mA            | Slow           | 4.449     | 5.235 | 3.707     | 4.361           | 4.443     | 5.227           | 6.058     | 7.127           | 5.458     | 6.421           | ns   |
|                 | Medium         | 3.961     | 4.66  | 3.264     | 3.839           | 3.954     | 4.651           | 5.778     | 6.797           | 5.116     | 6.018           | ns   |
|                 | Medium<br>fast | 3.729     | 4.387 | 3.043     | 3.579           | 3.72      | 4.376           | 5.63      | 6.624           | 4.981     | 5.86            | ns   |
|                 | Fast           | 3.704     | 4.358 | 3.027     | 3.56            | 3.695     | 4.347           | 5.624     | 6.617           | 4.973     | 5.851           | ns   |



Table 70 • LVCMOS 1.5 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew           | 1         | DP    | 7         | Γ <sub>ZL</sub> | •         | Г <sub>ZН</sub> | Т         | 1<br>HZ | T <sub>LZ</sub> <sup>1</sup> |       | _    |
|-----------------|----------------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|---------|------------------------------|-------|------|
| Selection       | Control        | <b>–1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std    | -1                           | -Std  | Unit |
| 6 mA            | Slow           | 4.244     | 4.993 | 3.465     | 4.076           | 4.233     | 4.979           | 6.39      | 7.518   | 5.736                        | 6.748 | ns   |
|                 | Medium         | 3.774     | 4.44  | 3.05      | 3.587           | 3.762     | 4.426           | 6.114     | 7.193   | 5.397                        | 6.35  | ns   |
|                 | Medium<br>fast | 3.544     | 4.17  | 2.839     | 3.339           | 3.529     | 4.152           | 5.978     | 7.033   | 5.27                         | 6.2   | ns   |
|                 | Fast           | 3.519     | 4.14  | 2.82      | 3.317           | 3.504     | 4.122           | 5.965     | 7.017   | 5.259                        | 6.187 | ns   |
| 8 mA            | Slow           | 4.099     | 4.823 | 3.311     | 3.894           | 4.087     | 4.807           | 6.584     | 7.746   | 5.854                        | 6.888 | ns   |
|                 | Medium         | 3.656     | 4.301 | 2.927     | 3.443           | 3.642     | 4.284           | 6.311     | 7.425   | 5.553                        | 6.533 | ns   |
|                 | Medium<br>fast | 3.437     | 4.044 | 2.731     | 3.213           | 3.42      | 4.023           | 6.182     | 7.273   | 5.435                        | 6.394 | ns   |
|                 | Fast           | 3.41      | 4.012 | 2.715     | 3.193           | 3.393     | 3.991           | 6.178     | 7.269   | 5.425                        | 6.383 | ns   |
| 10 mA           | Slow           | 4.029     | 4.74  | 3.238     | 3.809           | 4.015     | 4.723           | 6.732     | 7.921   | 5.965                        | 7.018 | ns   |
|                 | Medium         | 3.601     | 4.237 | 2.867     | 3.372           | 3.586     | 4.218           | 6.473     | 7.615   | 5.669                        | 6.669 | ns   |
|                 | Medium<br>fast | 3.384     | 3.981 | 2.672     | 3.143           | 3.365     | 3.958           | 6.351     | 7.471   | 5.55                         | 6.529 | ns   |
|                 | Fast           | 3.357     | 3.949 | 2.655     | 3.123           | 3.338     | 3.927           | 6.345     | 7.464   | 5.54                         | 6.518 | ns   |
| 12 mA           | Slow           | 3.974     | 4.675 | 3.196     | 3.759           | 3.958     | 4.656           | 6.842     | 8.049   | 6.068                        | 7.139 | ns   |
|                 | Medium         | 3.55      | 4.176 | 2.827     | 3.326           | 3.534     | 4.157           | 6.584     | 7.746   | 5.751                        | 6.766 | ns   |
|                 | Medium<br>fast | 3.345     | 3.935 | 2.638     | 3.103           | 3.325     | 3.911           | 6.488     | 7.633   | 5.641                        | 6.637 | ns   |
|                 | Fast           | 3.316     | 3.902 | 2.621     | 3.083           | 3.297     | 3.878           | 6.486     | 7.63    | 5.626                        | 6.619 | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

Table 71 • LVCMOS 1.5 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

| Output<br>Drive Slew |      | T <sub>DP</sub> |       |           | T <sub>ZL</sub> |           | T <sub>ZH</sub> |           | T <sub>HZ</sub> 1 |           | T <sub>LZ</sub> 1 |      |
|----------------------|------|-----------------|-------|-----------|-----------------|-----------|-----------------|-----------|-------------------|-----------|-------------------|------|
| Selection            |      | <b>-1</b>       | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std              | <b>-1</b> | -Std              | Unit |
| 2 mA                 | Slow | 4.423           | 5.203 | 5.397     | 6.35            | 5.686     | 6.69            | 5.609     | 6.599             | 5.561     | 6.542             | ns   |
| 4 mA                 | Slow | 4.05            | 4.765 | 4.503     | 5.298           | 4.92      | 5.788           | 7.358     | 8.657             | 6.525     | 7.677             | ns   |
| 6 mA                 | Slow | 4.081           | 4.801 | 4.259     | 5.012           | 4.699     | 5.528           | 7.659     | 9.011             | 6.709     | 7.893             | ns   |
| 8 mA                 | Slow | 4.234           | 4.98  | 4.068     | 4.786           | 4.521     | 5.319           | 8.218     | 9.668             | 7.05      | 8.294             | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.



Table 72 • LVCMOS 1.5 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)

| Output<br>Drive | Slew | 1         | DP    | 7         | Γ <sub>ZL</sub> |           | T <sub>ZH</sub> | Т         | 1<br>HZ | Т         | LZ <sup>1</sup> | _    |
|-----------------|------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|---------|-----------|-----------------|------|
| Selection       |      | <b>-1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std    | <b>-1</b> | -Std            | Unit |
| 2 mA            | Slow | 2.735     | 3.218 | 3.371     | 3.966           | 3.618     | 4.257           | 6.03      | 7.095   | 5.705     | 6.712           | ns   |
| 4 mA            | Slow | 2.426     | 2.854 | 2.992     | 3.521           | 3.221     | 3.79            | 6.738     | 7.927   | 6.298     | 7.41            | ns   |
| 6 mA            | Slow | 2.433     | 2.862 | 2.81      | 3.306           | 3.031     | 3.566           | 7.123     | 8.38    | 6.596     | 7.76            | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

#### 2.3.5.10 1.2 V LVCMOS

LVCMOS 1.2 is a general standard for 1.2 V applications and is supported in IGLOO2 FPGAs and SmartFusion2 SoC FPGAs in compliance to the JEDEC specification JESD8-12A.

Table 73 • LVCMOS 1.2 V DC Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max  | Unit |
|----------------|-----------|-------|-----|------|------|
| Supply voltage | $V_{DDI}$ | 1.140 | 1.2 | 1.26 | V    |

Table 74 • LVCMOS 1.2 V DC Input Voltage Specification

| Parameter                                           | Symbol               | Min                     | Max                     | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.26                    | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high <sup>1</sup>                     | I <sub>IH</sub> (DC) |                         |                         |      |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) |                         |                         |      |

<sup>1.</sup> See Table 24, page 23.

Table 75 • LVCMOS 1.2 V DC Output Voltage Specification

| Parameter            | Symbol          | Min                     | Max                     | Unit |
|----------------------|-----------------|-------------------------|-------------------------|------|
| DC output logic high | V <sub>OH</sub> | V <sub>DDI</sub> × 0.75 |                         | V    |
| DC output logic low  | V <sub>OL</sub> |                         | V <sub>DDI</sub> × 0.25 | V    |

Table 76 • LVCMOS 1.2 V Minimum and Maximum AC Switching Speed

| Parameter                              | Symbol           | Max | Unit | Conditions                                 |
|----------------------------------------|------------------|-----|------|--------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 200 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 120 | Mbps | AC loading: 17 pF load, maximum drive/slew |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 160 | Mbps | AC loading: 17 pF load, maximum drive/slew |



Table 77 • LVCMOS 1.2 V AC Calibrated Impedance Option

| Parameter                                                         | Symbol   | Тур            | Unit |
|-------------------------------------------------------------------|----------|----------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | RODT_CAL | 75, 60, 50, 40 | Ω    |

Table 78 • LVCMOS 1.2 V AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point                                                                                | V <sub>TRIP</sub> | 0.6 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K  | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5   | pF   |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 5   | pF   |

Table 79 • LVCMOS 1.2 V Transmitter Drive Strength Specifications

| Output Drive Selection                      |      |      | V <sub>OH</sub> (V)     | V <sub>OL</sub> (V)     | _IOH (at V <sub>OH</sub> ) | IOL (at V <sub>OI</sub> ) |
|---------------------------------------------|------|------|-------------------------|-------------------------|----------------------------|---------------------------|
| MSIO I/O Bank MSIOD I/O Bank DDRIO I/O Bank |      | Min  | Max                     | mA ` OII'               | mA ` OL'                   |                           |
| 2 mA                                        | 2 mA | 2 mA | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 2                          | 2                         |
| 4 mA                                        | 4 mA | 4 mA | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 4                          | 4                         |
|                                             |      | 6 mA | V <sub>DDI</sub> × 0.75 | V <sub>DDI</sub> × 0.25 | 6                          | 6                         |

**Note:** For a detailed I/V curve, use the corresponding IBIS models: www.microsemi.com/soc/download/ibis/default.aspx.

### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.14 V

Table 80 • LVCMOS 1.2 V Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input Buffers)

| -                        |                | T <sub>PY</sub> |           |       |      |
|--------------------------|----------------|-----------------|-----------|-------|------|
| On-Die Termination (ODT) | <del>-</del> 1 | -Std            | <b>-1</b> | -Std  | Unit |
| None                     | 2.448          | 2.88            | 2.466     | 2.901 | ns   |

Table 81 • LVCMOS 1.2 V Receiver Characteristics for MSIO I/O Bank (Input Buffers)

|                         | T <sub>PY</sub> |       |           |       |      |
|-------------------------|-----------------|-------|-----------|-------|------|
| On-Die Termination ODT) | <b>–1</b>       | -Std  | <b>-1</b> | -Std  | Unit |
| None                    | 4.714           | 5.545 | 4.675     | 5.5   | ns   |
| 50                      | 6.668           | 7.845 | 6.579     | 7.74  | ns   |
| 75                      | 5.832           | 6.862 | 5.76      | 6.777 | ns   |
| 150                     | 5.162           | 6.073 | 5.111     | 6.014 | ns   |



Table 82 • LVCMOS 1.2 V Receiver Characteristics for MSIOD I/O Bank (Input Buffers)

|                          |           | T <sub>PY</sub> |            |       |      |
|--------------------------|-----------|-----------------|------------|-------|------|
| On-Die Termination (ODT) | <b>-1</b> | -Std            | <b>-</b> 1 | -Std  | Unit |
| None                     | 4.154     | 4.887           | 4.114      | 4.84  | ns   |
| 50                       | 6.918     | 8.139           | 6.806      | 8.008 | ns   |
| 75                       | 5.613     | 6.603           | 5.533      | 6.509 | ns   |
| 150                      | 4.716     | 5.549           | 4.657      | 5.479 | ns   |

Table 83 • LVCMOS 1.2 V Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

| Output             | Slew           | 1         | DP    | •         | T <sub>ZL</sub> | 1         | Г <sub>ZН</sub> | Т         | HZ    | 1         | LZ <sup>1</sup> | _    |
|--------------------|----------------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|-------|-----------|-----------------|------|
| Drive<br>Selection | Control        | <b>-1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std  | <b>-1</b> | -Std            | Unit |
| 2 mA               | Slow           | 6.713     | 7.897 | 5.362     | 6.308           | 6.723     | 7.909           | 7.233     | 8.51  | 6.375     | 7.499           | ns   |
|                    | Medium         | 5.912     | 6.955 | 4.616     | 5.43            | 5.915     | 6.959           | 6.887     | 8.102 | 6.009     | 7.069           | ns   |
|                    | Medium<br>fast | 5.5       | 6.469 | 4.231     | 4.978           | 5.5       | 6.471           | 6.672     | 7.849 | 5.835     | 6.865           | ns   |
|                    | Fast           | 5.462     | 6.426 | 4.194     | 4.935           | 5.463     | 6.427           | 6.646     | 7.819 | 5.828     | 6.857           | ns   |
| 4 mA               | Slow           | 6.109     | 7.186 | 4.708     | 5.539           | 6.098     | 7.174           | 8.005     | 9.418 | 7.033     | 8.274           | ns   |
|                    | Medium         | 5.355     | 6.299 | 4.034     | 4.746           | 5.338     | 6.28            | 7.637     | 8.985 | 6.672     | 7.849           | ns   |
|                    | Medium<br>fast | 4.953     | 5.826 | 3.685     | 4.336           | 4.932     | 5.802           | 7.44      | 8.752 | 6.499     | 7.646           | ns   |
|                    | Fast           | 4.911     | 5.777 | 3.658     | 4.303           | 4.89      | 5.754           | 7.427     | 8.737 | 6.488     | 7.632           | ns   |
| 6 mA               | Slow           | 5.89      | 6.929 | 4.506     | 5.301           | 5.874     | 6.911           | 8.337     | 9.808 | 7.315     | 8.605           | ns   |
|                    | Medium         | 5.176     | 6.089 | 3.862     | 4.543           | 5.155     | 6.065           | 7.986     | 9.394 | 6.943     | 8.168           | ns   |
|                    | Medium<br>fast | 4.792     | 5.637 | 3.523     | 4.145           | 4.765     | 5.606           | 7.808     | 9.186 | 6.775     | 7.97            | ns   |
|                    | Fast           | 4.754     | 5.593 | 3.486     | 4.101           | 4.728     | 5.563           | 7.777     | 9.149 | 6.769     | 7.963           | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

Table 84 • LVCMOS 1.2 V Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

| Output             | Class           | Т         | DP    | T         | ZL    | Т         | ZH    | T,        | 1<br>HZ | T <sub>l</sub> | _1<br>_Z |      |
|--------------------|-----------------|-----------|-------|-----------|-------|-----------|-------|-----------|---------|----------------|----------|------|
| Drive<br>Selection | Slew<br>Control | <b>-1</b> | -Std  | <b>–1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std    | <b>-1</b>      | -Std     | Unit |
| 2 mA               | Slow            | 6.746     | 7.937 | 7.458     | 8.774 | 8.172     | 9.614 | 9.867     | 11.608  | 8.393          | 9.874    | ns   |
| 4 mA               | Slow            | 7.068     | 8.315 | 6.678     | 7.857 | 7.474     | 8.793 | 10.986    | 12.924  | 9.043          | 10.638   | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.



Table 85 • LVCMOS 1.2 V Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)

| Output             |                 | Т         | DP    | T         | ZL    | Т         | ZH    | T         | 1<br>HZ | T <sub>I</sub> | _1<br>_Z |      |
|--------------------|-----------------|-----------|-------|-----------|-------|-----------|-------|-----------|---------|----------------|----------|------|
| Drive<br>Selection | Slew<br>Control | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std    | <b>-1</b>      | -Std     | Unit |
| 2 mA               | Slow            | 3.883     | 4.568 | 4.868     | 5.726 | 5.329     | 6.269 | 7.994     | 9.404   | 7.527          | 8.855    | ns   |
| 4 mA               | Slow            | 3.774     | 4.44  | 4.188     | 4.926 | 4.613     | 5.426 | 8.972     | 10.555  | 8.315          | 9.782    | ns   |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management.

#### 2.3.5.11 3.3 V PCI/PCIX

Peripheral Component Interface (PCI) for 3.3 V standards specify support for 33 MHz and 66 MHz PCI bus applications.

Minimum and Maximum DC/AC Input and Output Levels Specification (Applicable to MSIO Bank Only)

Table 86 • PCI/PCI-X DC Recommended Operating Conditions

| Parameter      | Symbol    | Min  | Тур | Max  | Unit |
|----------------|-----------|------|-----|------|------|
| Supply voltage | $V_{DDI}$ | 3.15 | 3.3 | 3.45 | V    |

Table 87 • PCI/PCI-X DC Input Voltage Specification

| Parameter                       | Symbol               | Min | Max  | Unit |  |
|---------------------------------|----------------------|-----|------|------|--|
| DC input voltage                | V <sub>I</sub>       | 0   | 3.45 | V    |  |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |     |      |      |  |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |     |      |      |  |

<sup>1.</sup> See Table 24, page 23.

Table 88 • PCI/PCI-X DC Output Voltage Specification

| Parameter            | Symbol          | Min                   | Тур | Max | Unit |
|----------------------|-----------------|-----------------------|-----|-----|------|
| DC output logic high | V <sub>OH</sub> | Pe                    | V   |     |      |
| DC output logic low  | V <sub>OL</sub> | Per PCI specification |     |     | V    |

Table 89 • PCI/PCI-X Minimum and Maximum AC Switching Speed

| Parameter                         | Symbol           | Max | Unit | Conditions                           |
|-----------------------------------|------------------|-----|------|--------------------------------------|
| Maximum data rate (MSIO I/O bank) | D <sub>MAX</sub> | 630 | Mbps | AC Loading: per JEDEC specifications |

Table 90 • PCI/PCI-X AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур                      | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|--------------------------|------|
| Measuring/trip point for data path (falling edge)                                                   | V <sub>TRIP</sub> | 0.615 × V <sub>DDI</sub> | V    |
| Measuring/trip point for data path (rising edge)                                                    | $V_{TRIP}$        | 0.285 × V <sub>DDI</sub> | V    |
| Resistance for data test path                                                                       | RTT_TEST          | 25                       | Ω    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K                       | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5                        | pF   |



Table 90 • PCI/PCI-X AC Test Parameter Specifications

| Capacitive loading for data path (T <sub>DP</sub> ) | $C_{LOAD}$ | 10 | pF |
|-----------------------------------------------------|------------|----|----|

Worst commercial-case conditions:  $T_J = 85$  °C,  $V_{DD} = 1.14$  V,  $V_{DDI} = 3.0$  V

Table 91 • PCI/PCIX AC Switching Characteristics for Receiver for MSIO I/O Bank (Input Buffers)

|                          | T <sub>PY</sub> |       | Т         |       |      |
|--------------------------|-----------------|-------|-----------|-------|------|
| On-Die Termination (ODT) | <del>-</del> 1  | -Std  | <b>-1</b> | -Std  | Unit |
| None                     | 2.229           | 2.623 | 2.238     | 2.633 | ns   |

Table 92 • PCI/PCIX AC switching Characteristics for Transmitter for MSIO I/O Bank (Output and Tristate Buffers)

| T         | )P    | T         | ZL    | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       |      |
|-----------|-------|-----------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------|
| <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b>       | -Std  | <b>-1</b>       | -Std  | <b>-1</b>       | -Std  | Unit |
| 2.146     | 2.525 | 2.043     | 2.404 | 2.084           | 2.452 | 6.095           | 7.171 | 5.558           | 6.539 | ns   |

### 2.3.6 Memory Interface and Voltage Referenced I/O Standards

This section describes High-Speed Transceiver Logic (HSTL) memory interface and voltage reference I/O standards.

### 2.3.6.1 High-Speed Transceiver Logic (HSTL)

The HSTL standard is a general purpose high-speed bus standard sponsored by IBM (EIA/JESD8-6). IGLOO2 FPGA and SmartFusion2 SoC FPGA devices support two classes of the 1.5 V HSTL. These differential versions of the standard require a differential amplifier input buffer and a push-pull output buffer.

Minimum and Maximum DC/AC Input and Output Levels Specification (Applicable to DDRIO Bank Only)

Table 93 • HSTL Recommended DC Operating Conditions

| Parameter               | Symbol          | Min   | Тур   | Max   | Unit |
|-------------------------|-----------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$       | 1.425 | 1.5   | 1.575 | V    |
| Termination voltage     | V <sub>TT</sub> | 0.698 | 0.750 | 0.803 | V    |
| Input reference voltage | $V_{REF}$       | 0.698 | 0.750 | 0.803 | V    |

Table 94 • HSTL DC Input Voltage Specification

| Parameter                       | Symbol               | Min                    | Max                    | Unit |
|---------------------------------|----------------------|------------------------|------------------------|------|
| DC input logic high             | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.1 | 1.575                  | V    |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3                   | V <sub>REF</sub> – 0.1 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |                        |                        |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |                        |                        |      |

<sup>1.</sup> See Table 24, page 23.



Table 95 • HSTL DC Output Voltage Specification Applicable to DDRIO I/O Bank Only

| Parameter                                                   | Symbol                             | Min                    | Max | Unit |
|-------------------------------------------------------------|------------------------------------|------------------------|-----|------|
| HSTL Class I                                                |                                    |                        |     |      |
| DC output logic high                                        | V <sub>OH</sub>                    | V <sub>DDI</sub> – 0.4 |     | V    |
| DC output logic low                                         | V <sub>OL</sub>                    |                        | 0.4 | V    |
| Output minimum source DC current (MSIO and DDRIO I/O banks) | I <sub>OH</sub> at V <sub>OH</sub> | -8.0                   |     | mA   |
| Output minimum sink current (MSIO and DDRIO I/O banks)      | I <sub>OL</sub> at V <sub>OL</sub> | 8.0                    |     | mA   |
| HSTL Class II                                               |                                    |                        |     |      |
| DC output logic high                                        | V <sub>OH</sub>                    | V <sub>DDI</sub> – 0.4 |     | V    |
| DC output logic low                                         | V <sub>OL</sub>                    |                        | 0.4 | V    |
| Output minimum source DC current                            | I <sub>OH</sub> at V <sub>OH</sub> | -16.0                  |     | mA   |
| Output minimum sink current                                 | I <sub>OL</sub> at V <sub>OL</sub> | 16.0                   |     | mA   |

Table 96 • HSTL DC Differential Voltage Specification

| Parameter                     | Symbol               | Min | Unit |
|-------------------------------|----------------------|-----|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.2 | V    |

Table 97 • HSTL AC Differential Voltage Specifications

| Parameter                           | Symbol         | Min  | Max | Unit |
|-------------------------------------|----------------|------|-----|------|
| AC input differential voltage       | $V_{DIFF}$     | 0.4  |     | V    |
| AC differential cross point voltage | V <sub>x</sub> | 0.68 | 0.9 | V    |

Table 98 • HSTL Minimum and Maximum AC Switching Speed

| Parameter         | Symbol           | Max | Unit | Conditions                           |
|-------------------|------------------|-----|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 400 | Mbps | AC loading: per JEDEC specifications |

Table 99 • HSTL Impedance Specification

| Parameter                                                         | Symbol           | Тур        | Unit | Conditions                          |
|-------------------------------------------------------------------|------------------|------------|------|-------------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | R <sub>REF</sub> | 25.5, 47.8 | Ω    | Reference resistance = 191 $\Omega$ |
| Effective impedance value (ODT for DDRIO I/O bank only)           | R <sub>TT</sub>  | 47.8       | Ω    | Reference resistance = 191 $\Omega$ |

Table 100 • HSTL AC Test Parameter Specification

| Parameter                                                                                                   | Symbol            | Тур  | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for HSTL15 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for HSTL15 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |



Worst-case commercial conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V, worst-case  $V_{DDI}$ .

Table 101 • HSTL Receiver Characteristics for DDRIO I/O Bank with Fixed Code (Input Buffers)

|                     |                          | T <sub>PY</sub> |       |      |
|---------------------|--------------------------|-----------------|-------|------|
|                     | On-Die Termination (ODT) | <b>-1</b>       | -Std  | Unit |
| Pseudo differential | None                     | 1.605           | 1.888 | ns   |
|                     | 47.8                     | 1.614           | 1.898 | ns   |
| True differential   | None                     | 1.622           | 1.909 | ns   |
|                     | 47.8                     | 1.628           | 1.916 | ns   |

Table 102 • HSTL Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

|               | 7         | Г <sub>DP</sub> |           | T <sub>ZL</sub> |           | T <sub>ZH</sub> | •         | T <sub>HZ</sub> |           | T <sub>LZ</sub> |      |
|---------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|------|
|               | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>–1</b> | -Std            | <b>–1</b> | -Std            | <b>–1</b> | -Std            | Unit |
| HSTL Class I  |           |                 |           |                 |           |                 |           |                 |           |                 |      |
| Single-ended  | 2.6       | 3.059           | 2.514     | 2.958           | 2.514     | 2.958           | 2.431     | 2.86            | 2.431     | 2.86            | ns   |
| Differential  | 2.621     | 3.083           | 2.648     | 3.115           | 2.647     | 3.113           | 2.925     | 3.442           | 2.923     | 3.44            | ns   |
| HSTL Class II |           |                 |           |                 |           |                 |           |                 |           |                 |      |
| Single-ended  | 2.511     | 2.954           | 2.488     | 2.927           | 2.49      | 2.93            | 2.409     | 2.833           | 2.411     | 2.836           | ns   |
| Differential  | 2.528     | 2.974           | 2.552     | 3.003           | 2.551     | 3.001           | 2.897     | 3.409           | 2.896     | 3.408           | ns   |

### 2.3.6.2 Stub-Series Terminated Logic

Stub-Series Terminated Logic (SSTL) for 2.5 V (SSTL2), 1.8 V (SSTL18), and 1.5 V (SSTL15) is supported in IGLOO2 and SmartFusion2 SoC FPGAs. SSTL2 is defined by JEDEC standard JESD8-9B and SSTL18 is defined by JEDEC standard JESD8-15. IGLOO2 SSTL I/O configurations are designed to meet double data rate standards DDR/2/3 for general purpose memory buses. Double data rate standards are designed to meet their JEDEC specifications as defined by JEDEC standard JESD79F for DDR, JEDEC standard JESD79-2F for DDR, JEDEC standard JESD79-3D for DDR3, and JEDEC standard JESD209A for LPDDR.



### 2.3.6.3 Stub-Series Terminated Logic 2.5 V (SSTL2)

SSTL2 Class I and Class II are supported in IGLOO2 and SmartFusion2 SoC FPGAs and also comply with reduced and full drive of double data rate (DDR) standards. IGLOO2 and SmartFusion2 SoC FPGA I/Os supports both standards for single-ended signaling and differential signaling for SSTL2. This standard requires a differential amplifier input buffer and a push-pull output buffer.

Table 103 • DDR1/SSTL2 DC Recommended Operating Conditions

| Parameter               | Symbol           | Min   | Тур   | Max   | Unit |
|-------------------------|------------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$        | 2.375 | 2.5   | 2.625 | V    |
| Termination voltage     | V <sub>TT</sub>  | 1.164 | 1.250 | 1.339 | V    |
| Input reference voltage | V <sub>REF</sub> | 1.164 | 1.250 | 1.339 | V    |

Table 104 • DDR1/SSTL2 DC Input Voltage Specification

| Parameter                       | Symbol               | Min                     | Max         | Unit |
|---------------------------------|----------------------|-------------------------|-------------|------|
| DC input logic high             | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.15 | 2.625       | V    |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3                    | VREF - 0.15 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |                         |             |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |                         |             |      |

<sup>1.</sup> See Table 24, page 23.

Table 105 • DDR1/SSTL2 DC Output Voltage Specification

| Parameter                         | Symbol                             | Min                     | Max                     | Unit |  |  |  |
|-----------------------------------|------------------------------------|-------------------------|-------------------------|------|--|--|--|
| SSTL2 Class I (DDR Reduced Drive) |                                    |                         |                         |      |  |  |  |
| DC output logic high              | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.608 |                         | V    |  |  |  |
| DC output logic low               | V <sub>OL</sub>                    |                         | V <sub>TT</sub> – 0.608 | V    |  |  |  |
| Output minimum source DC current  | I <sub>OH</sub> at V <sub>OH</sub> | 8.1                     |                         | mA   |  |  |  |
| Output minimum sink current       | I <sub>OL</sub> at V <sub>OL</sub> | -8.1                    |                         | mA   |  |  |  |
| SSTL2 Class II (DDR Full Drive)   | -Applicable                        | to MSIO and D           | DRIO I/O Bank           | Only |  |  |  |
| DC output logic high              | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.81  |                         | V    |  |  |  |
| DC output logic low               | V <sub>OL</sub>                    |                         | V <sub>TT</sub> – 0.81  | V    |  |  |  |
| Output minimum source DC current  | I <sub>OH</sub> at V <sub>OH</sub> | 16.2                    |                         | mA   |  |  |  |
| Output minimum sink current       | I <sub>OL</sub> at V <sub>OL</sub> | -16.2                   |                         | mA   |  |  |  |

Table 106 • DDR1/SSTL2 DC Differential Voltage Specification

| Parameter                     | Symbol               | Min | Unit |
|-------------------------------|----------------------|-----|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.3 | V    |

Table 107 • SSTL2 AC Differential Voltage Specifications

| Parameter                           | Symbol                 | Min                          | Max                          | Unit |
|-------------------------------------|------------------------|------------------------------|------------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.7                          |                              | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | 0.5 × V <sub>DDI</sub> – 0.2 | 0.5 × V <sub>DDI</sub> + 0.2 | V    |



Table 108 • SSTL2 Minimum and Maximum AC Switching Speeds

| Parameter                              | Symbol           | Max | Unit | Conditions                           |
|----------------------------------------|------------------|-----|------|--------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400 | Mbps | AC loading: per JEDEC specifications |
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 575 | Mbps | AC loading: 17pF load                |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 700 | Mbps | AC loading: 3 pF / 50 $\Omega$ load  |
|                                        |                  | 510 | Mbps | AC loading: 17pF load                |

Table 109 • SSTL2 AC Impedance Specifications

| Parameter                                                         | Тур    | Unit | Conditions                        |
|-------------------------------------------------------------------|--------|------|-----------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | 20, 42 | Ω    | Reference resistor = 150 $\Omega$ |

Table 110 • DDR1/SSTL2 AC Test Parameter Specifications

| Parameter                                                                                                   | Symbol            | Тур  | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 1.25 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for SSTL2 Class I $(T_{DP})$                                        | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for SSTL2 Class II $(T_{DP})$                                       | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V

Table 111 • SSTL2 Receiver Characteristics for DDRIO I/O Bank (Input Buffers)

|                     | On-Die            |           |       |      |
|---------------------|-------------------|-----------|-------|------|
|                     | Termination (ODT) | <b>-1</b> | -Std  | Unit |
| Pseudo differential | None              | 1.549     | 1.821 | ns   |
| True differential   | None              | 1.589     | 1.87  | ns   |

Table 112 • SSTL2 Receiver Characteristics for MSIO I/O Bank (Input Buffers)

|                     | On-Die            |           |       |      |
|---------------------|-------------------|-----------|-------|------|
|                     | Termination (ODT) | <b>-1</b> | -Std  | Unit |
| Pseudo differential | None              | 2.798     | 3.293 | ns   |
| True differential   | None              | 2.733     | 3.215 | ns   |



Table 113 • DDR1/SSTL2 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)

|                     | On-Die            |           | T <sub>PY</sub> |      |  |  |  |
|---------------------|-------------------|-----------|-----------------|------|--|--|--|
|                     | Termination (ODT) | <b>-1</b> | -Std            | Unit |  |  |  |
| Pseudo differential | None              | 2.476     | 2.913           | ns   |  |  |  |
| True differential   | None              | 2.475     | 2.911           | ns   |  |  |  |

Table 114 • SSTL2 Class I Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

|              | $T_DP$         |       | $T_{ZL}$  |       | $T_ZH$     |       | $T_{HZ}$  |       | $T_{LZ}$   |       |      |
|--------------|----------------|-------|-----------|-------|------------|-------|-----------|-------|------------|-------|------|
|              | <del>-</del> 1 | -Std  | <b>-1</b> | -Std  | <b>-</b> 1 | -Std  | <b>–1</b> | -Std  | <b>-</b> 1 | -Std  | Unit |
| Single-ended | 2.26           | 2.66  | 1.99      | 2.341 | 1.985      | 2.335 | 2.135     | 2.512 | 2.13       | 2.505 | ns   |
| Differential | 2.26           | 2.658 | 2.202     | 2.591 | 2.201      | 2.589 | 2.393     | 2.815 | 2.392      | 2.814 | ns   |

Table 115 • DDR1/SSTL2 Class I Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

|              | $T_DP$         |       | $T_{ZL}$  |       | $T_ZH$    |       | $T_{HZ}$  |       | $T_{LZ}$  |       |      |
|--------------|----------------|-------|-----------|-------|-----------|-------|-----------|-------|-----------|-------|------|
|              | <del>-</del> 1 | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| Single-ended | 2.055          | 2.417 | 2.037     | 2.396 | 2.03      | 2.388 | 2.068     | 2.433 | 2.061     | 2.425 | ns   |
| Differential | 2.192          | 2.58  | 2.434     | 2.864 | 2.425     | 2.852 | 2.164     | 2.545 | 2.156     | 2.536 | ns   |

Table 116 • DDR1/SSTL2 Class I Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)

|              | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       |      |
|--------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------|
|              | <del>-</del> 1  | -Std  | <b>-1</b>       | -Std  | <b>-</b> 1      | -Std  | <b>–1</b>       | -Std  | <b>-1</b>       | -Std  | Unit |
| Single-ended | 1.512           | 1.779 | 1.462           | 1.72  | 1.462           | 1.72  | 1.676           | 1.972 | 1.676           | 1.971 | ns   |
| Differential | 1.676           | 1.971 | 1.774           | 2.087 | 1.766           | 2.077 | 1.854           | 2.181 | 1.845           | 2.171 | ns   |

Table 117 • DDR1/SSTL2 Class II Transmitter Characteristics for DDRIO I/O Bank (Output and Tristate Buffers)

|              | $T_DP$         |       | $T_{ZL}$  |       | $T_ZH$    |       | $T_{HZ}$  |       | $T_{LZ}$  |       |      |
|--------------|----------------|-------|-----------|-------|-----------|-------|-----------|-------|-----------|-------|------|
|              | <del>-</del> 1 | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| Single-ended | 2.122          | 2.497 | 1.906     | 2.243 | 1.902     | 2.237 | 2.061     | 2.424 | 2.056     | 2.418 | ns   |
| Differential | 2.127          | 2.501 | 2.042     | 2.402 | 2.043     | 2.403 | 2.363     | 2.78  | 2.365     | 2.781 | ns   |

Table 118 • DDR1/SSTL2 Class II Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

|              | T <sub>DP</sub> |       | $T_{ZL}$   |       | T <sub>ZH</sub> |       | $T_{HZ}$   |       | $T_{LZ}$   |       |      |
|--------------|-----------------|-------|------------|-------|-----------------|-------|------------|-------|------------|-------|------|
|              | <b>-1</b>       | -Std  | <b>-</b> 1 | -Std  | <b>-1</b>       | -Std  | <b>-</b> 1 | -Std  | <b>-</b> 1 | -Std  | Unit |
| Single-ended | 2.29            | 2.693 | 1.988      | 2.338 | 1.978           | 2.326 | 1.989      | 2.34  | 1.979      | 2.328 | ns   |
| Differential | 2.418           | 2.846 | 2.304      | 2.711 | 2.297           | 2.702 | 2.131      | 2.506 | 2.124      | 2.499 | ns   |

# 2.3.6.4 Stub-Series Terminated Logic 1.8 V (SSTL18)

SSTL18 Class I and Class II are supported in IGLOO2 and SmartFusion2 SoC FPGAs, and also comply with the reduced and full drive double date rate (DDR2) standard. IGLOO2 and SmartFusion2 SoC FPGA I/Os support both standards for single-ended signaling and differential signaling for SSTL18. This standard requires a differential amplifier input buffer and a push-pull output buffer.



Table 119 · SSTL18 DC Recommended DC Operating Conditions

| Parameter               | Symbol           | Min   | Тур   | Max   | Unit |
|-------------------------|------------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$        | 1.71  | 1.8   | 1.89  | V    |
| Termination voltage     | V <sub>TT</sub>  | 0.838 | 0.900 | 0.964 | V    |
| Input reference voltage | V <sub>REF</sub> | 0.838 | 0.900 | 0.964 | V    |

Table 120 • SSTL18 DC Input Voltage Specification

| Parameter                       | Symbol               | Min                      | Max                      | Unit |
|---------------------------------|----------------------|--------------------------|--------------------------|------|
| DC input logic high             | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.125 | 1.89                     | V    |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3                     | V <sub>REF</sub> – 0.125 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |                          |                          |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |                          |                          |      |

<sup>1.</sup> See Table 24, page 23.

Table 121 • SSTL18 DC Output Voltage Specification

| Parameter                                              | Symbol                             | Min                     | Max                     | Unit |  |  |  |  |
|--------------------------------------------------------|------------------------------------|-------------------------|-------------------------|------|--|--|--|--|
| SSTL18 Class I (DDR2 Reduced Drive)                    |                                    |                         |                         |      |  |  |  |  |
| DC output logic high                                   | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.603 |                         | V    |  |  |  |  |
| DC output logic low                                    | V <sub>OL</sub>                    |                         | V <sub>TT</sub> - 0.603 | V    |  |  |  |  |
| Output minimum source DC current (DDRIO I/O bank only) | I <sub>OH</sub> at V <sub>OH</sub> | 6.5                     |                         | mA   |  |  |  |  |
| Output minimum sink current (DDRIO I/O bank only)      | I <sub>OL</sub> at V <sub>OL</sub> | -6.5                    |                         | mA   |  |  |  |  |
| SSTL18 Class II (I                                     | DDR2 Full Dri                      | ive) <sup>1</sup>       |                         |      |  |  |  |  |
| DC output logic high                                   | V <sub>OH</sub>                    | V <sub>TT</sub> + 0.603 |                         | V    |  |  |  |  |
| DC output logic low                                    | V <sub>OL</sub>                    |                         | V <sub>TT</sub> - 0.603 | V    |  |  |  |  |
| Output minimum source DC current (DDRIO I/O bank only) | I <sub>OH</sub> at V <sub>OH</sub> | 13.4                    |                         | mA   |  |  |  |  |
| Output minimum sink current (DDRIO I/O bank only)      | I <sub>OL</sub> at V <sub>OL</sub> | -13.4                   |                         | mA   |  |  |  |  |

<sup>1.</sup> To meet JEDEC Electrical Compliance, use DDR2 Full Drive Transmitter.

Table 122 • SSTL18 DC Differential Voltage Specification

| Parameter                     | Symbol               | Min | Unit |
|-------------------------------|----------------------|-----|------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.3 | V    |

Table 123 • SSTL18 AC Differential Voltage Specifications (Applicable to DDRIO Bank Only)

| Parameter                           | Symbol                 | Min                            | Max                            | Unit |
|-------------------------------------|------------------------|--------------------------------|--------------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.5                            |                                | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | 0.5 × V <sub>DDI</sub> – 0.175 | 0.5 × V <sub>DDI</sub> + 0.175 | V    |



Table 124 • SSTL18 Minimum and Maximum AC Switching Speed (Applicable to DDRIO Bank Only)

| Parameter                              | Symbol           | Max | Unit | Conditions                          |
|----------------------------------------|------------------|-----|------|-------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 667 | Mbps | AC loading: per JEDEC specification |

Table 125 • SSTL18 AC Impedance Specifications (Applicable to DDRIO Bank Only)

| Parameter                                                         | Symbol           | Тур         | Unit | Conditions                        |
|-------------------------------------------------------------------|------------------|-------------|------|-----------------------------------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | R <sub>REF</sub> | 20, 42      | Ω    | Reference resistor = 150 $\Omega$ |
| Effective impedance value (ODT)                                   | R <sub>TT</sub>  | 50, 75, 150 | Ω    | Reference resistor = 150 $\Omega$ |

Table 126 • SSTL18 AC Test Parameter Specifications (Applicable to DDRIO Bank Only)

| Parameter                                                                                                   | Symbol            | Тур | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.9 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K  | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5   | pF   |
| Reference resistance for data test path for SSTL18 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50  | Ω    |
| Reference resistance for data test path for SSTL18 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25  | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5   | pF   |

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.71 V

Table 127 • DDR2/SSTL18 Receiver Characteristics for DDRIO I/O Bank with Fixed Code

|                     |                          | 7         |       |      |
|---------------------|--------------------------|-----------|-------|------|
|                     | On-Die Termination (ODT) | <b>–1</b> | -Std  | Unit |
| Pseudo differential | None                     | 1.567     | 1.844 | ns   |
| True differential   | None                     | 1.588     | 1.869 | ns   |

Table 128 • DDR2/SSTL18 Transmitter Characteristics (Output and Tristate Buffers)

|                                     | -         | Г <sub>DP</sub> | 7         | ZL       | 1         | T <sub>ZH</sub> | 7         | 「 <sub>HZ</sub> |       | T <sub>LZ</sub> |      |
|-------------------------------------|-----------|-----------------|-----------|----------|-----------|-----------------|-----------|-----------------|-------|-----------------|------|
|                                     | <b>–1</b> | -Std            | <b>-1</b> | -Std     | -1        | -Std            | <b>-1</b> | -Std            | -1    | -Std            | Unit |
| SSTL18 Class I (for DDRIO I/O Bank) |           |                 |           |          |           |                 |           |                 |       |                 |      |
| Single-ended                        | 2.383     | 2.804           | 2.23      | 2.623    | 2.229     | 2.622           | 2.202     | 2.591           | 2.201 | 2.59            | ns   |
| Differential                        | 2.413     | 2.84            | 2.797     | 3.29     | 2.797     | 3.29            | 2.282     | 2.685           | 2.282 | 2.685           | ns   |
|                                     |           |                 | SSTL1     | 18 Class | II (for D | DRIO I/O        | Bank)     |                 |       |                 |      |
| Single-ended                        | 2.281     | 2.683           | 2.196     | 2.584    | 2.195     | 2.583           | 2.171     | 2.555           | 2.17  | 2.554           | ns   |
| Differential                        | 2.315     | 2.724           | 2.698     | 3.173    | 2.698     | 3.173           | 2.242     | 2.639           | 2.242 | 2.639           | ns   |



### 2.3.6.5 Stub-Series Terminated Logic 1.5 V (SSTL15)

SSTL15 Class I and Class II are supported in IGLOO2 FPGAs and SmartFusion2 SoC FPGAs, and also comply with the reduced and full drive double data rate (DDR3) standard. IGLOO2 FPGA and SmartFusion2 SoC FPGA I/Os supports both standards for single-ended signaling and differential signaling for SSTL18. This standard requires a differential amplifier input buffer and a push-pull output buffer.

# Minimum and Maximum DC/AC Input and Output Levels Specification

The following table lists the SSTL15 DC voltage specifications for DDRIO bank.

Table 129 · SSTL15 DC Recommended DC Operating Conditions (for DDRIO I/O Bank Only)

| Parameter               | Symbol           | Min   | Тур   | Max   | Unit |
|-------------------------|------------------|-------|-------|-------|------|
| Supply voltage          | $V_{DDI}$        | 1.425 | 1.5   | 1.575 | V    |
| Termination voltage     | V <sub>TT</sub>  | 0.698 | 0.750 | 0.803 | V    |
| Input reference voltage | V <sub>REF</sub> | 0.698 | 0.750 | 0.803 | V    |

Table 130 • SSTL15 DC Input Voltage Specification (for DDRIO I/O Bank Only)

| Parameter                       | Symbol               | Min                    | Max                    | Unit |
|---------------------------------|----------------------|------------------------|------------------------|------|
| DC input logic high             | V <sub>IH</sub> (DC) | V <sub>REF</sub> + 0.1 | 1.575                  | V    |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3                   | V <sub>REF</sub> – 0.1 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |                        |                        |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |                        |                        |      |

<sup>1.</sup> See Table 24, page 23.

Table 131 • SSTL15 DC Output Voltage Specification (for DDRIO I/O Bank Only)

| Parameter                                | Symbol                             | Min                    | Max                    | Unit |  |  |  |  |
|------------------------------------------|------------------------------------|------------------------|------------------------|------|--|--|--|--|
| DDR3/SSTL15 Class I (DDR3 Reduced Drive) |                                    |                        |                        |      |  |  |  |  |
| DC output logic high                     | V <sub>OH</sub>                    | 0.8 × V <sub>DDI</sub> |                        | V    |  |  |  |  |
| DC output logic low                      | V <sub>OL</sub>                    |                        | 0.2 × V <sub>DDI</sub> | V    |  |  |  |  |
| Output minimum source DC current         | I <sub>OH</sub> at V <sub>OH</sub> | 6.5                    |                        | mA   |  |  |  |  |
| Output minimum sink current              | I <sub>OL</sub> at V <sub>OL</sub> | -6.5                   |                        | mA   |  |  |  |  |
| DDR3/SST                                 | L15 Class II (                     | DDR3 Full D            | rive)                  |      |  |  |  |  |
| DC output logic high                     | V <sub>OH</sub>                    | $0.8 \times V_{DDI}$   |                        | V    |  |  |  |  |
| DC output logic low                      | V <sub>OL</sub>                    |                        | 0.2 × V <sub>DDI</sub> | V    |  |  |  |  |
| Output minimum source DC current         | I <sub>OH</sub> at V <sub>OH</sub> | 7.6                    |                        | mA   |  |  |  |  |
| Output minimum sink current              | I <sub>OL</sub> at V <sub>OL</sub> | -7.6                   |                        | mA   |  |  |  |  |

Table 132 • SSTL15 DC Differential Voltage Specification (for DDRIO I/O Bank Only)

| Parameter                     | Symbol   | Min | Unit |
|-------------------------------|----------|-----|------|
| DC input differential voltage | $V_{ID}$ | 0.2 | V    |

Note: To meet JEDEC electrical compliance, use DDR3 full drive transmitter.



Table 133 • SSTL15 AC SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only)

| Parameter                           | Symbol                 | Min                            | Max                            | Unit |
|-------------------------------------|------------------------|--------------------------------|--------------------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> (AC) | 0.3                            |                                | V    |
| AC differential cross point voltage | V <sub>x</sub> (AC)    | 0.5 × V <sub>DDI</sub> – 0.150 | 0.5 × V <sub>DDI</sub> + 0.150 | V    |

Table 134 • SSTL15 Minimum and Maximum AC Switching Speed (for DDRIO I/O Bank Only)

| Parameter         | Symbol           | Max | Unit | Conditions                           |
|-------------------|------------------|-----|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 667 | Mbps | AC loading: per JEDEC specifications |

Table 135 • SSTL15 AC Calibrated Impedance Option (for DDRIO I/O Bank Only)

| Parameter                                    | Symbol           | Тур                 | Unit | Conditions                        |
|----------------------------------------------|------------------|---------------------|------|-----------------------------------|
| Supported output driver calibrated impedance | R <sub>REF</sub> | 34, 40              | Ω    | Reference resistor = 240 $\Omega$ |
| Effective impedance value (ODT)              | R <sub>TT</sub>  | 20, 30, 40, 60, 120 | Ω    | Reference resistor = 240 $\Omega$ |

Table 136 • SSTL15 AC Test Parameter Specifications (for DDRIO I/O Bank Only)

| Parameter                                                                                                   | Symbol            | Тур  | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | 0.75 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K   | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5    | pF   |
| Reference resistance for data test path for SSTL15 Class I (T <sub>DP</sub> )                               | RTT_TEST          | 50   | Ω    |
| Reference resistance for data test path for SSTL15 Class II (T <sub>DP</sub> )                              | RTT_TEST          | 25   | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                         | C <sub>LOAD</sub> | 5    | pF   |

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 1.425 V

Table 137 • DDR3/SSTL15 Receiver Characteristics for DDRIO I/O Bank – with Calibration Only

|                     |                          |           | T <sub>PY</sub> |      |
|---------------------|--------------------------|-----------|-----------------|------|
|                     | On-Die Termination (ODT) | <b>-1</b> | -Std            | Unit |
| Pseudo differential | None                     | 1.605     | 1.888           | ns   |
|                     | 20                       | 1.616     | 1.901           | ns   |
|                     | 30                       | 1.613     | 1.897           | ns   |
|                     | 40                       | 1.611     | 1.895           | ns   |
|                     | 60                       | 1.609     | 1.893           | ns   |
|                     | 120                      | 1.607     | 1.89            | ns   |



Table 137 • DDR3/SSTL15 Receiver Characteristics for DDRIO I/O Bank – with Calibration Only

|                   |                          |           | T <sub>PY</sub> |      |
|-------------------|--------------------------|-----------|-----------------|------|
|                   | On-Die Termination (ODT) | <b>-1</b> | -Std            | Unit |
| True differential | None                     | 1.623     | 1.91            | ns   |
|                   | 20                       | 1.637     | 1.926           | ns   |
|                   | 30                       | 1.63      | 1.918           | ns   |
|                   | 40                       | 1.626     | 1.914           | ns   |
|                   | 60                       | 1.622     | 1.91            | ns   |
|                   | 120                      | 1.619     | 1.905           | ns   |

Table 138 • DDR3/SSTL15 Transmitter Characteristics (Output and Tristate Buffers)

|                                                        | 7     | Г <sub>DP</sub> | •     | T <sub>ZL</sub> | •     | T <sub>ZH</sub> | •     | r <sub>HZ</sub> | •     | T <sub>LZ</sub> |      |
|--------------------------------------------------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|------|
|                                                        | -1    | -Std            | Unit |
| DDR3 Reduced Drive/SSTL15 Class I (for DDRIO I/O Bank) |       |                 |       |                 |       |                 |       |                 |       |                 |      |
| Single-ended                                           | 2.533 | 2.98            | 2.522 | 2.967           | 2.523 | 2.968           | 2.427 | 2.855           | 2.428 | 2.856           | ns   |
| Differential                                           | 2.555 | 3.005           | 3.073 | 3.615           | 3.073 | 3.615           | 2.416 | 2.843           | 2.416 | 2.843           | ns   |
| DDR3 Full Drive/SSTL15 Class II (for DDRIO I/O Bank)   |       |                 |       |                 |       |                 |       |                 |       |                 |      |
| Single-ended                                           | 2.53  | 2.977           | 2.514 | 2.958           | 2.516 | 2.96            | 2.422 | 2.849           | 2.425 | 2.852           | ns   |
| Differential                                           | 2.552 | 3.002           | 2.591 | 3.048           | 2.59  | 3.047           | 2.882 | 3.391           | 2.881 | 3.39            | ns   |

### 2.3.6.6 Low Power Double Data Rate (LPDDR)

LPDDR reduced and full drive low power double data rate standards are supported in IGLOO2 FPGA and SmartFusion2 SoC FPGA I/Os. This standard requires a differential amplifier input buffer and a push-pull output buffer.

Table 139 • LPDDR DC Recommended DC Operating Conditions

| Parameter               | Symbol          | Min   | Тур   | Max   |
|-------------------------|-----------------|-------|-------|-------|
| Supply voltage          | $V_{DDI}$       | 1.71  | 1.8   | 1.89  |
| Termination voltage     | V <sub>TT</sub> | 0.838 | 0.900 | 0.964 |
| Input reference voltage | $V_{REF}$       | 0.838 | 0.900 | 0.964 |

Table 140 • LPDDR DC Input Voltage Specification

| Parameter                       | Symbol               | Min                  | Max                    |
|---------------------------------|----------------------|----------------------|------------------------|
| DC input logic high             | V <sub>IH</sub> (DC) | $0.7 \times V_{DDI}$ | 1.89                   |
| DC input logic low              | V <sub>IL</sub> (DC) | -0.3                 | 0.3 × V <sub>DDI</sub> |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |                      |                        |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |                      |                        |

<sup>1.</sup> See Table 24, page 23.



Table 141 • LPDDR DC Output Voltage Specification Reduced Drive

| Parameter                        | Symbol                             | Min                    | Max                    |
|----------------------------------|------------------------------------|------------------------|------------------------|
| DC output logic high             | V <sub>OH</sub>                    | 0.9 × V <sub>DDI</sub> |                        |
| DC output logic low              | V <sub>OL</sub>                    |                        | 0.1 × V <sub>DDI</sub> |
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | 0.1                    |                        |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | -0.1                   |                        |

Table 142 • LPDDR DC Output Voltage Specification Full Drive<sup>1</sup>

| Parameter                        | Symbol                             | Min                    | Max                    |
|----------------------------------|------------------------------------|------------------------|------------------------|
| DC output logic high             | V <sub>OH</sub>                    | 0.9 × V <sub>DDI</sub> |                        |
| DC output logic low              | V <sub>OL</sub>                    |                        | 0.1 × V <sub>DDI</sub> |
| Output minimum source DC current | I <sub>OH</sub> at V <sub>OH</sub> | 0.1                    |                        |
| Output minimum sink current      | I <sub>OL</sub> at V <sub>OL</sub> | -0.1                   |                        |

<sup>1.</sup> To meet JEDEC Electrical Compliance, use LPDDR Full Drive Transmitter.

Table 143 • LPDDR DC Differential Voltage Specification

| Parameter                     | Symbol               | Min                    |
|-------------------------------|----------------------|------------------------|
| DC input differential voltage | V <sub>ID</sub> (DC) | 0.4 × V <sub>DDI</sub> |

Table 144 • LPDDR AC Differential Voltage Specifications (for DDRIO I/O Bank Only)

| Parameter                           | Symbol            | Min                    | Max                  | Unit |
|-------------------------------------|-------------------|------------------------|----------------------|------|
| AC input differential voltage       | V <sub>DIFF</sub> | 0.6 × V <sub>DDI</sub> |                      | V    |
| AC differential cross point voltage | V <sub>x</sub>    | $0.4 \times V_{DDI}$   | $0.6 \times V_{DDI}$ | V    |

Table 145 • LPDDR AC Specifications (for DDRIO I/O Bank Only)

| Parameter         | Symbol           | Max | Unit | Conditions                           |
|-------------------|------------------|-----|------|--------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 400 | Mbps | AC loading: per JEDEC specifications |

Table 146 • LPDDR AC Calibrated Impedance Option (for DDRIO I/O Bank Only)

| Parameter                                    | Symbol           | Тур         | Unit | Conditions                        |
|----------------------------------------------|------------------|-------------|------|-----------------------------------|
| Supported output driver calibrated impedance | R <sub>REF</sub> | 20, 42      | Ω    | Reference resistor = 150 $\Omega$ |
| Effective impedance value (ODT)              | R <sub>TT</sub>  | 50, 70, 150 | Ω    | Reference resistor = 150 $\Omega$ |

Table 147 • LPDDR AC Test Parameter Specifications (for DDRIO I/O Bank Only)

| Parameter                                                                                           | Symbol            | Тур | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | 0.9 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K  | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5   | pF   |
| Reference resistance for data test path for LPDDR (T <sub>DP</sub> )                                | RTT_TEST          | 50  | Ω    |
| Capacitive loading for data path (T <sub>DP</sub> )                                                 | C <sub>LOAD</sub> | 5   | Ω    |



Worst-case commercial conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V, worst-case  $V_{DDI}$ .

Table 148 • LPDDR Receiver Characteristics for DDRIO I/O Bank with Fixed Codes

|                     |                          | ٦         |       |      |
|---------------------|--------------------------|-----------|-------|------|
|                     | On-Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
| Pseudo differential | None                     | 1.568     | 1.845 | ns   |
| True differential   | None                     | 1.588     | 1.869 | ns   |

Table 149 • LPDDR Reduced Drive for DDRIO I/O Bank (Output and Tristate Buffers)

|              | T <sub>DP</sub> |       | Т         | ENZL  | TE        | NZH   | 1         | ENHZ  | 7         | FENLZ |      |
|--------------|-----------------|-------|-----------|-------|-----------|-------|-----------|-------|-----------|-------|------|
|              | <del>-</del> 1  | -Std  | <b>-1</b> | -Std  | <b>–1</b> | -Std  | <b>-1</b> | -Std  | <b>–1</b> | -Std  | Unit |
| Single-ended | 2.383           | 2.804 | 2.23      | 2.623 | 2.229     | 2.622 | 2.202     | 2.591 | 2.201     | 2.59  | ns   |
| Differential | 2.396           | 2.819 | 2.764     | 3.252 | 2.764     | 3.252 | 2.255     | 2.653 | 2.255     | 2.653 | ns   |

Table 150 • LPDDR Full Drive for DDRIO I/O Bank (Output and Tristate Buffers)

|              | $T_DP$    |       | T <sub>DP</sub> T <sub>ENZL</sub> T <sub>ENZH</sub> |       |           | T <sub>ENHZ</sub> |           | T <sub>ENLZ</sub> |           |       |      |
|--------------|-----------|-------|-----------------------------------------------------|-------|-----------|-------------------|-----------|-------------------|-----------|-------|------|
|              | <b>-1</b> | -Std  | <b>-1</b>                                           | -Std  | <b>–1</b> | -Std              | <b>-1</b> | -Std              | <b>-1</b> | -Std  | Unit |
| Single-ended | 2.281     | 2.683 | 2.196                                               | 2.584 | 2.195     | 2.583             | 2.171     | 2.555             | 2.17      | 2.554 | ns   |
| Differential | 2.298     | 2.703 | 2.288                                               | 2.692 | 2.288     | 2.692             | 2.593     | 3.051             | 2.593     | 3.051 | ns   |

Minimum and Maximum DC/AC Input and Output Levels Specification using LPDDR-LVCMOS 1.8 V Mode

Table 151 • LPDDR-LVCMOS 1.8 V Mode Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max  | Unit |
|----------------|-----------|-------|-----|------|------|
| Supply voltage | $V_{DDI}$ | 1.710 | 1.8 | 1.89 | V    |

Table 152 • LPDDR-LVCMOS 1.8 V Mode DC Input Voltage Specification

| Parameter                                           | Symbol               | Min                     | Max                     | Unit |
|-----------------------------------------------------|----------------------|-------------------------|-------------------------|------|
| DC input logic high (for MSIOD and DDRIO I/O banks) | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 1.89                    | V    |
| DC input logic high (for MSIO I/O bank)             | V <sub>IH</sub> (DC) | 0.65 × V <sub>DDI</sub> | 3.45                    | V    |
| DC input logic low                                  | V <sub>IL</sub> (DC) | -0.3                    | 0.35 × V <sub>DDI</sub> | V    |
| Input current high <sup>1</sup>                     | I <sub>IH</sub> (DC) |                         |                         |      |
| Input current low <sup>1</sup>                      | I <sub>IL</sub> (DC) |                         |                         |      |

<sup>1.</sup> See Table 24, page 23.

Table 153 • LPDDR-LVCMOS 1.8 V Mode DC Output Voltage Specification

| Parameter            | Symbol          | Min                     | Max  | Unit |
|----------------------|-----------------|-------------------------|------|------|
| DC output logic high | V <sub>OH</sub> | V <sub>DDI</sub> – 0.45 |      | V    |
| DC output logic low  | V <sub>OL</sub> |                         | 0.45 | V    |



Table 154 • LPDDR-LVCMOS 1.8 V Minimum and Maximum AC Switching Speeds

| Parameter                              | Symbol           | Max Unit Conditions                                           |
|----------------------------------------|------------------|---------------------------------------------------------------|
| Maximum data rate (for DDRIO I/O bank) | D <sub>MAX</sub> | 400 Mbps AC loading: 17pf load, 8 ma drive and above/all slew |

### Table 155 • LPDDR-LVCMOS 1.8 V Calibrated Impedance Option

| Parameter                                                         | Symbol   | Тур                    | Unit |
|-------------------------------------------------------------------|----------|------------------------|------|
| Supported output driver calibrated impedance (for DDRIO I/O bank) | RODT_CAL | 75, 60, 50, 33, 25, 20 | Ω    |

Table 156 • LPDDR-LVCMOS 1.8 V AC Test Parameter Specifications

| Parameter                                                                                                   | Symbol            | Тур | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|-----|------|
| Measuring/trip point for data path                                                                          | $V_{TRIP}$        | 0.9 | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K  | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5   | pF   |
| Capacitive loading for data path (T <sub>DP)</sub>                                                          | C <sub>LOAD</sub> | 5   | pF   |

Table 157 • LPDDR-LVCMOS 1.8 V Mode Transmitter Drive Strength Specification for DDRIO Bank

| Output Drive Selection | V <sub>OH</sub> (V)<br>Min | V <sub>OL</sub> (V)<br>Max | I <sub>OH</sub> (at V <sub>OH</sub> ) mA | I <sub>OL</sub> (at V <sub>OL</sub> ) mA |
|------------------------|----------------------------|----------------------------|------------------------------------------|------------------------------------------|
| 2 mA                   | V <sub>DDI</sub> – 0.45    | 0.45                       | 2                                        | 2                                        |
| 4 mA                   | V <sub>DDI</sub> – 0.45    | 0.45                       | 4                                        | 4                                        |
| 6 mA                   | V <sub>DDI</sub> – 0.45    | 0.45                       | 6                                        | 6                                        |
| 8 mA                   | V <sub>DDI</sub> – 0.45    | 0.45                       | 8                                        | 8                                        |
| 10 mA                  | V <sub>DDI</sub> – 0.45    | 0.45                       | 10                                       | 10                                       |
| 12 mA                  | V <sub>DDI</sub> – 0.45    | 0.45                       | 12                                       | 12                                       |
| 16 mA <sup>1</sup>     | V <sub>DDI</sub> – 0.45    | 0.45                       | 16                                       | 16                                       |
| 4 40 4 5 1 04 41 411   | 01                         |                            |                                          |                                          |

<sup>1. 16</sup> mA Drive Strengths, All Slews, meet LPDDR JEDEC electrical compliance.

Table 158 • LPDDR-LVCMOS 1.8V AC Switching Characteristics for Receiver (for DDRIO I/O Bank with Fixed Code - Input Buffers)

| ODT (On Die<br>Termination) | -1    | -Std  | <b>–1</b> | -Std | Unit |
|-----------------------------|-------|-------|-----------|------|------|
| None                        | 1.968 | 2.315 | 2.099     | 2.47 | ns   |

Table 159 • LPDDR-LVCMOS 1.8 V AC Switching Characteristics for Transmitter for DDRIO I/O Bank (Output and Tristate Buffers)

| Output Drive | Slew        | Т         | DP    | Т         | ZL    | T         | ZH    | T <sub>t</sub> | 1<br>IZ | T         | _z <sup>1</sup> |      |
|--------------|-------------|-----------|-------|-----------|-------|-----------|-------|----------------|---------|-----------|-----------------|------|
| Selection    | Control     | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b>      | -Std    | <b>-1</b> | -Std            | Unit |
| 2 mA         | slow        | 4.234     | 4.981 | 3.646     | 4.29  | 4.245     | 4.995 | 4.908          | 5.774   | 4.434     | 5.216           | ns   |
|              | medium      | 3.824     | 4.498 | 3.282     | 3.861 | 3.834     | 4.511 | 4.625          | 5.441   | 4.116     | 4.843           | ns   |
|              | medium_fast | 3.627     | 4.267 | 3.111     | 3.66  | 3.637     | 4.279 | 4.481          | 5.272   | 3.984     | 4.687           | ns   |



Table 159 • LPDDR-LVCMOS 1.8 V AC Switching Characteristics for Transmitter for DDRIO I/O Bank (Output and Tristate Buffers) (continued)

|       | fast        | 3.605 | 4.241 | 3.097 | 3.644 | 3.615 | 4.253 | 4.472 | 5.262 | 3.973 | 4.674 | ns |
|-------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|
| 4 mA  | slow        | 3.923 | 4.615 | 3.314 | 3.9   | 3.918 | 4.61  | 5.403 | 6.356 | 4.894 | 5.757 | ns |
|       | medium      | 3.518 | 4.138 | 2.961 | 3.484 | 3.515 | 4.135 | 5.121 | 6.025 | 4.561 | 5.366 | ns |
|       | medium_fast | 3.321 | 3.907 | 2.783 | 3.275 | 3.317 | 3.903 | 4.966 | 5.843 | 4.426 | 5.206 | ns |
|       | fast        | 3.301 | 3.883 | 2.77  | 3.259 | 3.296 | 3.878 | 4.957 | 5.831 | 4.417 | 5.196 | ns |
| 6 mA  | slow        | 3.71  | 4.364 | 3.104 | 3.652 | 3.702 | 4.355 | 5.62  | 6.612 | 5.08  | 5.977 | ns |
|       | medium      | 3.333 | 3.921 | 2.779 | 3.27  | 3.325 | 3.913 | 5.346 | 6.289 | 4.777 | 5.62  | ns |
|       | medium_fast | 3.155 | 3.712 | 2.62  | 3.083 | 3.146 | 3.702 | 5.21  | 6.13  | 4.657 | 5.479 | ns |
|       | fast        | 3.134 | 3.688 | 2.608 | 3.068 | 3.125 | 3.677 | 5.202 | 6.12  | 4.648 | 5.468 | ns |
| 8 mA  | slow        | 3.619 | 4.258 | 3.007 | 3.538 | 3.607 | 4.244 | 5.815 | 6.841 | 5.249 | 6.175 | ns |
|       | medium      | 3.246 | 3.819 | 2.686 | 3.16  | 3.236 | 3.807 | 5.542 | 6.52  | 4.936 | 5.807 | ns |
|       | medium_fast | 3.066 | 3.607 | 2.525 | 2.971 | 3.054 | 3.593 | 5.405 | 6.359 | 4.811 | 5.66  | ns |
|       | fast        | 3.046 | 3.584 | 2.513 | 2.957 | 3.034 | 3.57  | 5.401 | 6.353 | 4.803 | 5.651 | ns |
| 10 mA | slow        | 3.498 | 4.115 | 2.878 | 3.386 | 3.481 | 4.096 | 6.046 | 7.113 | 5.444 | 6.404 | ns |
|       | medium      | 3.138 | 3.692 | 2.569 | 3.023 | 3.126 | 3.678 | 5.782 | 6.803 | 5.129 | 6.034 | ns |
|       | medium_fast | 2.966 | 3.489 | 2.414 | 2.841 | 2.951 | 3.472 | 5.666 | 6.665 | 5.013 | 5.897 | ns |
|       | fast        | 2.945 | 3.464 | 2.401 | 2.826 | 2.93  | 3.448 | 5.659 | 6.658 | 5.003 | 5.886 | ns |
| 12 mA | slow        | 3.417 | 4.02  | 2.807 | 3.303 | 3.401 | 4.002 | 6.083 | 7.156 | 5.464 | 6.428 | ns |
|       | medium      | 3.076 | 3.618 | 2.519 | 2.964 | 3.063 | 3.604 | 5.828 | 6.856 | 5.176 | 6.089 | ns |
|       | medium_fast | 2.913 | 3.427 | 2.376 | 2.795 | 2.898 | 3.41  | 5.725 | 6.736 | 5.072 | 5.966 | ns |
|       | fast        | 2.894 | 3.405 | 2.362 | 2.78  | 2.879 | 3.388 | 5.715 | 6.724 | 5.064 | 5.957 | ns |
| 16 mA | slow        | 3.366 | 3.96  | 2.751 | 3.237 | 3.348 | 3.939 | 6.226 | 7.324 | 5.576 | 6.56  | ns |
|       | medium      | 3.03  | 3.565 | 2.47  | 2.906 | 3.017 | 3.55  | 5.981 | 7.036 | 5.282 | 6.214 | ns |
|       | medium_fast | 2.87  | 3.377 | 2.328 | 2.739 | 2.854 | 3.358 | 5.895 | 6.935 | 5.18  | 6.094 | ns |
|       | fast        | 2.853 | 3.357 | 2.314 | 2.723 | 2.837 | 3.338 | 5.889 | 6.929 | 5.177 | 6.09  | ns |

Delay increases with drive strength are inherent to built-in slew control circuitry for simultaneous switching output (SSO)
management).

### 2.3.7 Differential I/O Standards

Configuration of the I/O modules as a differential pair is handled by Microsemi SoC Products Group Libero software when the user instantiates a differential I/O macro in the design. Differential I/Os can also be used in conjunction with the embedded Input register (InReg), Output register (OutReg), Enable register (EnReg), and Double Data Rate registers (DDR).

### 2.3.7.1 LVDS

Low-Voltage Differential Signaling (ANSI/TIA/EIA-644) is a high-speed, differential I/O standard.

Minimum and Maximum Input and Output Levels

Table 160 • LVDS Recommended DC Operating Conditions

| Parameter      | Symbol           | Min   | Тур | Max   | Unit | Conditions  |
|----------------|------------------|-------|-----|-------|------|-------------|
| Supply voltage | V <sub>DDI</sub> | 2.375 | 2.5 | 2.625 | V    | 2.5 V range |
| Supply voltage | $V_{DDI}$        | 3.15  | 3.3 | 3.45  | V    | 3.3 V range |



Table 161 • LVDS DC Input Voltage Specification

| Parameter                       | Symbol               | Min | Max   | Unit | Conditions  |
|---------------------------------|----------------------|-----|-------|------|-------------|
| DC Input voltage                | V <sub>I</sub>       | 0   | 2.925 | V    | 2.5 V range |
| DC input voltage                | V <sub>I</sub>       | 0   | 3.45  | V    | 3.3 V range |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |     |       |      |             |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |     |       |      |             |

<sup>1.</sup> See Table 24, page 23.

Table 162 • LVDS DC Output Voltage Specification

| Parameter            | Symbol          | Min  | Тур   | Max  | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

Table 163 • LVDS DC Differential Voltage Specification<sup>1</sup>

| Parameter                         | Symbol           | Min   | Тур  | Max   | Unit |
|-----------------------------------|------------------|-------|------|-------|------|
| Differential output voltage swing | V <sub>OD</sub>  | 250   | 350  | 450   | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 1.125 | 1.25 | 1.375 | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.05  | 1.25 | 2.35  | V    |
| Input differential voltage        | V <sub>ID</sub>  | 100   | 350  | 600   | mV   |

<sup>1.</sup> when  $V_{ID}$  is < 300 mV, the input signal is delayed by up to an additional 450 ps for LVDS25 and 280 ps for LVDS33. This delay is not accounted in the timing model. Clock insertion delays, propagation delays, and I/O to FF delays are marginally affected. Adding a parallel termination resistor of 200 ohms +/- 5% across the receiver pins can mitigate this additional delay when  $V_{ID}$  is < 300 mV.

Table 164 • LVDS Minimum and Maximum AC Switching Speed

| Parameter                                 | Symbol           | Max | Unit | Conditions                                         |
|-------------------------------------------|------------------|-----|------|----------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)     | D <sub>MAX</sub> | 535 | Mbps | AC loading: 12 pF / 100 $\Omega$ differential load |
| Maximum data rate (for MSIOD I/O bank) no | D <sub>MAX</sub> | 620 | Mbps | AC loading: 10 pF / 100 $\Omega$ differential load |
| pre-emphasis                              |                  | 700 | Mbps | AC loading: 2 pF / 100 Ω differential load         |

Table 165 • LVDS AC Impedance Specifications

| Parameter              | Symbol | Тур | Max | Unit |
|------------------------|--------|-----|-----|------|
| Termination resistance | RT     | 100 |     | Ω    |

Table 166 • LVDS AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур         | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5           | pF   |



# LVDS25 AC Switching Characteristics

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V

Table 167 • LVDS25 Receiver Characteristics for MSIO I/O Bank (Input Buffers)

| On-Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.774     | 3.263 | ns   |
| 100                      | 2.775     | 3.264 | ns   |

Table 168 • LVDS25 Receiver Characteristics for MSIOD I/O Bank (Input Buffers)

| On-Die Termination (ODT) | <b>–1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.554     | 3.004 | ns   |
| 100                      | 2.549     | 2.999 | ns   |

Table 169 • LVDS25 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

| Т         | DP    | T         | ZL    | T         | ZH    | T         | ΗZ   | Т         | LZ    |      |
|-----------|-------|-----------|-------|-----------|-------|-----------|------|-----------|-------|------|
| <b>–1</b> | -Std  | <b>–1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std | <b>–1</b> | -Std  | Unit |
| 2.136     | 2.513 | 2.416     | 2.842 | 2.402     | 2.825 | 2.423     | 2.85 | 2.409     | 2.833 | ns   |

Table 170 • LVDS25 Transmitter Characteristics for MSIOD I/O Bank (Output and Tristate Buffers)

|                  | T <sub>DP</sub> |       | Т         | T <sub>ZL</sub> T <sub>ZH</sub> |           | T <sub>HZ</sub> |           | T <sub>LZ</sub> |           |       |      |
|------------------|-----------------|-------|-----------|---------------------------------|-----------|-----------------|-----------|-----------------|-----------|-------|------|
|                  | <b>–1</b>       | -Std  | <b>-1</b> | -Std                            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std  | Unit |
| No pre-emphasis  | 1.61            | 1.893 | 1.749     | 2.058                           | 1.735     | 2.041           | 1.897     | 2.231           | 1.866     | 2.195 | ns   |
| Min pre-emphasis | 1.527           | 1.796 | 1.757     | 2.067                           | 1.744     | 2.052           | 1.905     | 2.241           | 1.876     | 2.207 | ns   |
| Med pre-emphasis | 1.496           | 1.76  | 1.765     | 2.077                           | 1.751     | 2.06            | 1.914     | 2.252           | 1.884     | 2.216 | ns   |

### LVDS33 AC Switching Characteristics

Table 171 • LVDS33 Receiver Characteristics for MSIO I/O Bank (Input Buffers)

|                          | -         |       |      |
|--------------------------|-----------|-------|------|
| On Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
| None                     | 2.572     | 3.025 | ns   |
| 100                      | 2.569     | 3.023 | ns   |

Table 172 • LVDS33 Transmitter Characteristics for MSIO I/O Bank (Output and Tristate Buffers)

| Т         | DP    |      | T <sub>ZL</sub> |      | T <sub>ZH</sub> | Т         | HZ    |           | T <sub>LZ</sub> |      |
|-----------|-------|------|-----------------|------|-----------------|-----------|-------|-----------|-----------------|------|
| <b>-1</b> | -Std  | -1   | -Std            | -1   | -Std            | <b>-1</b> | -Std  | <b>-1</b> | -Std            | Unit |
| 1.942     | 2.284 | 1.98 | 2.33            | 1.97 | 2.318           | 1.953     | 2.298 | 1.96      | 2.307           | ns   |



#### 2.3.7.2 B-LVDS

Bus LVDS (B-LVDS) specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers.

Table 173 • B-LVDS Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max   | Unit |
|----------------|-----------|-------|-----|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5 | 2.625 | V    |

Table 174 • B-LVDS DC Input Voltage Specification

| Parameter                       | Symbol               | Min | Max   | Unit |
|---------------------------------|----------------------|-----|-------|------|
| DC input voltage                | V <sub>I</sub>       | 0   | 2.925 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |     |       |      |
| Input current low <sup>1</sup>  | I <sub>IL</sub> (DC) |     |       |      |

<sup>1.</sup> See Table 24, page 23.

Table 175 • B-LVDS DC Output Voltage Specification (for MSIO I/O Bank Only)

| Parameter            | Symbol          | Min  | Тур   | Max  | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

Table 176 • B-LVDS DC Differential Voltage Specification

| Parameter                                                  | Symbol           | Min  | Max       | Unit |
|------------------------------------------------------------|------------------|------|-----------|------|
| Differential output voltage swing (for MSIO I/O bank only) | V <sub>OD</sub>  | 65   | 460       | mV   |
| Output common mode voltage (for MSIO I/O bank only)        | V <sub>OCM</sub> | 1.1  | 1.5       | V    |
| Input common mode voltage                                  | V <sub>ICM</sub> | 0.05 | 2.4       | V    |
| Input differential voltage                                 | V <sub>ID</sub>  | 0.1  | $V_{DDI}$ | V    |

Table 177 • B-LVDS Minimum and Maximum AC Switching Speed

| Parameter                             | Symbol           | Max | Unit | Conditions                                        |
|---------------------------------------|------------------|-----|------|---------------------------------------------------|
| Maximum data rate (for MSIO I/O bank) | D <sub>MAX</sub> | 500 | Mbps | AC loading: 2 pF / 100 $\Omega$ differential load |

Table 178 • B-LVDS AC Impedance Specifications

| Parameter              | Symbol         | Тур | Unit |
|------------------------|----------------|-----|------|
| Termination resistance | R <sub>T</sub> | 27  | Ω    |

Table 179 • B-LVDS AC Test Parameter Specifications

| Parameter                                                                                           | Symbol           | Тур         | Unit |
|-----------------------------------------------------------------------------------------------------|------------------|-------------|------|
| Measuring/trip point for data path                                                                  | $V_{TRIP}$       | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub> | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub> | 5           | pF   |



Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V.

Table 180 • B-LVDS AC Switching Characteristics for Receiver for MSIO I/O Bank (Input Buffers)

|                          |           | T <sub>PY</sub> |      |  |
|--------------------------|-----------|-----------------|------|--|
| On-Die Termination (ODT) | <b>-1</b> | -Std            | Unit |  |
| None                     | 2.738     | 3.221           | ns   |  |
| 100                      | 2.735     | 3.218           | ns   |  |

Table 181 • B-LVDS AC Switching Characteristics for Receiver for MSIOD I/O Bank (Input Buffers)

|                          |           | T <sub>PY</sub> |      |
|--------------------------|-----------|-----------------|------|
| On-Die Termination (ODT) | <b>-1</b> | -Std            | Unit |
| None                     | 2.495     | 2.934           | ns   |
| 100                      | 2.495     | 2.935           | ns   |

Table 182 • B-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate Buffers)

| 1         | DP    | 1         | 「ZL   | 1         | ZH   | <sub>H</sub> T <sub>HZ</sub> |       | T <sub>LZ</sub> |       |      |
|-----------|-------|-----------|-------|-----------|------|------------------------------|-------|-----------------|-------|------|
| <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std | <b>-1</b>                    | -Std  | <b>-1</b>       | -Std  | Unit |
| 2.258     | 2.656 | 2.343     | 2.756 | 2.329     | 2.74 | 2.12                         | 2.494 | 2.123           | 2.497 | ns   |

#### 2.3.7.3 M-LVDS

M-LVDS specifications extend the existing LVDS standard to high-performance multipoint bus applications. Multidrop and multipoint bus configurations may contain any combination of drivers, receivers, and transceivers.

### **Minimum and Maximum Input and Output Levels**

Table 183 • M-LVDS Recommended DC Operating Conditions

| Parameter                   | Symbol    | Min   | Тур | Max   | Unit |
|-----------------------------|-----------|-------|-----|-------|------|
| Supply voltage <sup>1</sup> | $V_{DDI}$ | 2.375 | 2.5 | 2.625 | V    |

<sup>1.</sup> Only M-LVDS TYPE I is supported.

Table 184 • M-LVDS DC Input Voltage Specification

| Parameter                       | Symbol               | Min | Max   | Unit |
|---------------------------------|----------------------|-----|-------|------|
| DC input voltage                | VI                   | 0   | 2.925 | V    |
| Input current high <sup>1</sup> | I <sub>IH</sub> (DC) |     |       |      |
| Input current low <sup>2</sup>  | I <sub>IL</sub> (DC) |     |       |      |

See Table 24, page 23.



Table 185 • M-LVDS DC Voltage Specification Output Voltage Specification (for MSIO I/O Bank Only)

| Parameter            | Symbol          | Min  | Тур   | Max  | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

#### Table 186 • M-LVDS Differential Voltage Specification

| Parameter                                                  | Symbol           | Min | Max  | Unit |
|------------------------------------------------------------|------------------|-----|------|------|
| Differential output voltage swing (for MSIO I/O bank only) | V <sub>OD</sub>  | 300 | 650  | mV   |
| Output common mode voltage (for MSIO I/O bank only)        | V <sub>OCM</sub> | 0.3 | 2.1  | V    |
| Input common mode voltage                                  | V <sub>ICM</sub> | 0.3 | 1.2  | V    |
| Input differential voltage                                 | V <sub>ID</sub>  | 50  | 2400 | mV   |

Table 187 • M-LVDS Minimum and Maximum AC Switching Speed for MSIO I/O Bank

| Parameter         | Symbol           | Max | Unit Conditions                                        |
|-------------------|------------------|-----|--------------------------------------------------------|
| Maximum data rate | D <sub>MAX</sub> | 500 | Mbps AC loading: 2 pF / 100 $\Omega$ differential load |

Table 188 • M-LVDS AC Impedance Specifications

| Parameter              | Symbol         | Тур | Unit |
|------------------------|----------------|-----|------|
| Termination resistance | R <sub>T</sub> | 50  | Ω    |

Table 189 • M-LVDS AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур         | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5           | pF   |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V

Table 190 • M-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)

| On-Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.738     | 3.221 | ns   |
| 100                      | 2.735     | 3.218 | ns   |

Table 191 • M-LVDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)

| On-Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.495     | 2.934 | ns   |
| 100                      | 2.495     | 2.935 | ns   |



Table 192 • M-LVDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate Buffers)

|           | T <sub>DP</sub> |           | T <sub>ZL</sub> |           | T <sub>ZH</sub> |           | T <sub>HZ</sub> |       | T <sub>LZ</sub> |      |
|-----------|-----------------|-----------|-----------------|-----------|-----------------|-----------|-----------------|-------|-----------------|------|
| <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std            | -1    | -Std            | Unit |
| 2.258     | 2.656           | 2.348     | 2.762           | 2.334     | 2.746           | 2.123     | 2.497           | 2.125 | 2.5             | ns   |

#### 2.3.7.4 Mini-LVDS

Mini-LVDS is an unidirectional interface from the timing controller to the column drivers and is designed to the Texas Instruments Standard SLDA007A.

### Mini-LVDS Minimum and Maximum Input and Output Levels

Table 193 • Mini-LVDS Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max   | Unit |
|----------------|-----------|-------|-----|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5 | 2.625 | V    |

Table 194 • Mini-LVDS DC Input Voltage Specification

| Parameter        | Symbol         | Min | Max   | Unit |
|------------------|----------------|-----|-------|------|
| DC Input voltage | V <sub>I</sub> | 0   | 2.925 | V    |

Table 195 • Mini-LVDS DC Output Voltage Specification

| Parameter            | Symbol          | Min  | Тур   | Max  | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

Table 196 • Mini-LVDS DC Differential Voltage Specification

| Parameter                         | Symbol           | Min | Max | Unit |
|-----------------------------------|------------------|-----|-----|------|
| Differential output voltage swing | V <sub>OD</sub>  | 300 | 600 | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 1   | 1.4 | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.3 | 1.2 | V    |
| Input differential voltage        | $V_{ID}$         | 100 | 600 | mV   |

Table 197 • Mini-LVDS Minimum and Maximum AC Switching Speed

| Parameter                              | Symbol           | Max | Unit | Conditions                                        |
|----------------------------------------|------------------|-----|------|---------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 520 | Mbps | AC loading: 2 pF / 100 $\Omega$ differential load |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 700 | Mbps | AC loading: 2 pF / 100 $\Omega$ differential load |

Table 198 • Mini-LVDS AC Impedance Specifications

| Parameter              | Symbol         | Тур | Unit |
|------------------------|----------------|-----|------|
| Termination resistance | R <sub>T</sub> | 100 | Ω    |



Table 199 • Mini-LVDS AC Test Parameter Specifications

| Parameter                                                                                                   | Symbol            | Тур         | Unit |
|-------------------------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Measuring/trip point for data path                                                                          | V <sub>TRIP</sub> | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> )         | R <sub>ENT</sub>  | 2K          | Ω    |
| Capacitive loading for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | C <sub>ENT</sub>  | 5           | pF   |

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V.

Table 200 • Mini-LVDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)

| On-Die Termination (ODT) | <b>-1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.855     | 3.359 | ns   |
| 100                      | 2.85      | 3.353 | ns   |
| None                     | 2.602     | 3.061 | ns   |
| 100                      | 2.597     | 3.055 | ns   |

Table 201 • Mini-LVDS AC Switching Characteristics for Transmitter for MSIO I/O Bank (Output and Tristate Buffers)

| T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       |           | T <sub>HZ</sub> |           | Unit  |    |
|-----------------|-------|-----------------|-------|-----------------|-------|-----------|-----------------|-----------|-------|----|
| <b>-1</b>       | -Std  | <b>–1</b>       | -Std  | -1              | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std  |    |
| 2.097           | 2.467 | 2.308           | 2.715 | 2.296           | 2.701 | 1.964     | 2.31            | 1.949     | 2.293 | ns |

Table 202 • Mini-LVDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and Tristate Buffers)

|                  | T <sub>DP</sub> |       | T <sub>ZL</sub> |       | T <sub>ZH</sub> |       | T <sub>HZ</sub> |       | T <sub>LZ</sub> |       | Unit |
|------------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-------|------|
|                  | <del>-</del> 1  | -Std  | <b>-1</b>       | -Std  | <b>-1</b>       | -Std  | <b>-1</b>       | -Std  | <b>-1</b>       | -Std  |      |
| No pre-emphasis  | 1.614           | 1.899 | 1.562           | 1.837 | 1.553           | 1.826 | 1.593           | 1.874 | 1.578           | 1.856 | ns   |
| Min pre-emphasis | 1.604           | 1.887 | 1.745           | 2.053 | 1.731           | 2.036 | 1.892           | 2.225 | 1.861           | 2.189 | ns   |
| Med pre-emphasis | 1.521           | 1.79  | 1.753           | 2.062 | 1.737           | 2.043 | 1.9             | 2.235 | 1.868           | 2.197 | ns   |
| Max pre-emphasis | 1.492           | 1.754 | 1.762           | 2.073 | 1.745           | 2.052 | 1.91            | 2.247 | 1.876           | 2.206 | ns   |



#### 2.3.7.5 RSDS

Reduced Swing Differential Signaling (RSDS) is similar to an LVDS high-speed interface using differential signaling. RSDS has a similar implementation to LVDS devices and is only intended for point-to-point applications.

#### **Minimum and Maximum Input and Output Levels**

Table 203 • RSDS Recommended DC Operating Conditions

| Parameter      | Symbol    | Min   | Тур | Max   | Unit |
|----------------|-----------|-------|-----|-------|------|
| Supply voltage | $V_{DDI}$ | 2.375 | 2.5 | 2.625 | V    |

Table 204 • RSDS DC Input Voltage Specification

| Parameter        | Symbol | Min | Max   | Unit |
|------------------|--------|-----|-------|------|
| DC input voltage | VI     | 0   | 2.925 | V    |

Table 205 • RSDS DC Output Voltage Specification

| Parameter            | Symbol          | Min  | Тур   | Max  | Unit |
|----------------------|-----------------|------|-------|------|------|
| DC output logic high | V <sub>OH</sub> | 1.25 | 1.425 | 1.6  | V    |
| DC output logic low  | V <sub>OL</sub> | 0.9  | 1.075 | 1.25 | V    |

Table 206 • RSDS Differential Voltage Specification

| Parameter                         | Symbol           | Min | Max | Unit |
|-----------------------------------|------------------|-----|-----|------|
| Differential output voltage swing | V <sub>OD</sub>  | 100 | 600 | mV   |
| Output common mode voltage        | V <sub>OCM</sub> | 0.5 | 1.5 | V    |
| Input common mode voltage         | V <sub>ICM</sub> | 0.3 | 1.5 | V    |
| Input differential voltage        | V <sub>ID</sub>  | 100 | 600 | mV   |

Table 207 • RSDS Minimum and Maximum AC Switching Speed

| Parameter                              | Symbol           | Max | Unit | Conditions                                        |
|----------------------------------------|------------------|-----|------|---------------------------------------------------|
| Maximum data rate (for MSIO I/O bank)  | D <sub>MAX</sub> | 520 | Mbps | AC loading: 2 pF / 100 $\Omega$ differential load |
| Maximum data rate (for MSIOD I/O bank) | D <sub>MAX</sub> | 700 | Mbps | AC loading: 2 pF / 100 $\Omega$ differential load |

Table 208 • RSDS AC Impedance Specifications

| Parameter              | Symbol | Тур | Unit |
|------------------------|--------|-----|------|
| Termination resistance | RT     | 100 | Ω    |

Table 209 • RSDS AC Test Parameter Specifications

| Parameter                                                                                           | Symbol            | Тур         | Unit |
|-----------------------------------------------------------------------------------------------------|-------------------|-------------|------|
| Measuring/trip point for data path                                                                  | V <sub>TRIP</sub> | Cross point | V    |
| Resistance for enable path (T <sub>ZH</sub> , T <sub>ZL</sub> , T <sub>HZ</sub> , T <sub>LZ</sub> ) | R <sub>ENT</sub>  | 2K          | Ω    |
| Capacitive loading for enable path $(T_{ZH}, T_{ZL}, T_{HZ}, T_{LZ})$                               | C <sub>ENT</sub>  | 5           | pF   |



#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V.

Table 210 • RSDS AC Switching Characteristics for Receiver (for MSIO I/O Bank - Input Buffers)

|                          |           | T <sub>PY</sub> |      |
|--------------------------|-----------|-----------------|------|
| On-Die Termination (ODT) | <b>-1</b> | -Std            | Unit |
| None                     | 2.855     | 3.359           | ns   |
| 100                      | 2.85      | 3.353           | ns   |

Table 211 • RSDS AC Switching Characteristics for Receiver (for MSIOD I/O Bank - Input Buffers)

| On-Die Termination (ODT) | <b>–1</b> | -Std  | Unit |
|--------------------------|-----------|-------|------|
| None                     | 2.602     | 3.061 | ns   |
| 100                      | 2.597     | 3.055 | ns   |

Table 212 • RSDS AC Switching Characteristics for Transmitter (for MSIO I/O Bank - Output and Tristate Buffers)

| Т         | DP    | ٦         | ZL    | •         | Г <sub>ZН</sub> |           | Г <sub>НZ</sub> | 1         | 「LZ  |      |
|-----------|-------|-----------|-------|-----------|-----------------|-----------|-----------------|-----------|------|------|
| <b>-1</b> | -Std  | <b>-1</b> | -Std  | <b>-1</b> | -Std            | <b>-1</b> | -Std            | <b>-1</b> | -Std | Unit |
| 2.097     | 2.467 | 2.303     | 2.709 | 2.291     | 2.695           | 1.961     | 2.307           | 1.947     | 2.29 | ns   |

Table 213 • RSDS AC Switching Characteristics for Transmitter (for MSIOD I/O Bank - Output and Tristate Buffers)

|                  | T <sub>DP</sub> |       | -         | $T_ZL$ $T_ZH$ |           | $T_{HZ}$ |           | $T_{LZ}$ |           |       |      |
|------------------|-----------------|-------|-----------|---------------|-----------|----------|-----------|----------|-----------|-------|------|
|                  | <b>–1</b>       | -Std  | <b>-1</b> | -Std          | <b>-1</b> | -Std     | <b>-1</b> | -Std     | <b>-1</b> | -Std  | Unit |
| No pre-emphasis  | 1.614           | 1.899 | 1.559     | 1.834         | 1.55      | 1.823    | 1.59      | 1.87     | 1.575     | 1.852 | ns   |
| Min pre-emphasis | 1.604           | 1.887 | 1.742     | 2.05          | 1.728     | 2.032    | 1.889     | 2.222    | 1.858     | 2.185 | ns   |
| Med pre-emphasis | 1.521           | 1.79  | 1.753     | 2.062         | 1.737     | 2.043    | 1.9       | 2.235    | 1.868     | 2.197 | ns   |
| Max pre-emphasis | 1.492           | 1.754 | 1.762     | 2.073         | 1.745     | 2.052    | 1.91      | 2.247    | 1.876     | 2.206 | ns   |

#### 2.3.7.6 LVPECL

Low-Voltage Positive Emitter-Coupled Logic (LVPECL) is another differential I/O standard. It requires that one data bit be carried through two signal lines. Similar to LVDS, two pins are needed. It also requires external resistor termination. IGLOO2 and SmartFusion2 SoC FPGAs support only LVPECL receivers and do not support LVPECL transmitters.

Minimum and Maximum Input and Output Levels (Applicable to MSIO I/O Bank Only)

Table 214 • LVPECL Recommended DC Operating Conditions

| Parameter      | ter Symbol |      | Тур | Max  | Unit |
|----------------|------------|------|-----|------|------|
| Supply voltage | $V_{DDI}$  | 3.15 | 3.3 | 3.45 | V    |

Table 215 • LVPECL DC Input Voltage Specification

| Parameter        | Symbol         | Min | Max  | Unit |
|------------------|----------------|-----|------|------|
| DC input voltage | V <sub>I</sub> | 0   | 3.45 | V    |



Table 216 • LVPECL DC Differential Voltage Specification

| Parameter                  | Symbol             | Min | Тур | Max   | Unit |
|----------------------------|--------------------|-----|-----|-------|------|
| Input common mode voltage  | V <sub>ICM</sub>   | 0.3 |     | 2.8   | V    |
| Input differential voltage | V <sub>IDIFF</sub> | 100 | 300 | 1,000 | mV   |

Table 217 • LVPECL Minimum and Maximum AC Switching Speeds

| Parameter         | Symbol           | Max | Unit |
|-------------------|------------------|-----|------|
| Maximum data rate | D <sub>MAX</sub> | 900 | Mbps |

#### **AC Switching Characteristics**

Worst commercial-case conditions:  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V,  $V_{DDI}$  = 2.375 V.

Table 218 • LVPECL Receiver Characteristics for MSIO I/O Bank

|                          | Т <sub>РҮ</sub> |       |      |
|--------------------------|-----------------|-------|------|
| On-Die Termination (ODT) | <b>-1</b>       | -Std  | Unit |
| None                     | 2.572           | 3.025 | ns   |
| 100                      | 2.569           | 3.023 | ns   |

## 2.3.8 I/O Register Specifications

This section describes input and output register specifications.

#### 2.3.8.1 Input Register

Figure 6 • Timing Model for Input Register





Figure 7 • I/O Register Input Timing Diagram





The following table lists the input data register propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 219 • Input Data Register Propagation Delays

|                                                              |                      | Measuring<br>Nodes      |           |       |      |
|--------------------------------------------------------------|----------------------|-------------------------|-----------|-------|------|
| Parameter                                                    | Symbol               | (from, to) <sup>1</sup> | <b>-1</b> | -Std  | Unit |
| Bypass delay of the input register                           | T <sub>IBYP</sub>    | F, G                    | 0.353     | 0.415 | ns   |
| Clock-to-Q of the input register                             | T <sub>ICLKQ</sub>   | E, G                    | 0.16      | 0.188 | ns   |
| Data setup time for the input register                       | T <sub>ISUD</sub>    | A, E                    | 0.357     | 0.421 | ns   |
| Data hold time for the input register                        | T <sub>IHD</sub>     | A, E                    | 0         | 0     | ns   |
| Enable setup time for the input register                     | T <sub>ISUE</sub>    | B, E                    | 0.46      | 0.542 | ns   |
| Enable hold time for the input register                      | T <sub>IHE</sub>     | B, E                    | 0         | 0     | ns   |
| Synchronous load setup time for the input register           | T <sub>ISUSL</sub>   | D, E                    | 0.46      | 0.542 | ns   |
| Synchronous load hold time for the input register            | T <sub>IHSL</sub>    | D, E                    | 0         | 0     | ns   |
| Asynchronous clear-to-Q of the input register (ADn=1)        | T <sub>IALN2Q</sub>  | C, G                    | 0.625     | 0.735 | ns   |
| Asynchronous preset-to-Q of the input register (ADn=0)       |                      | C, G                    | 0.587     | 0.69  | ns   |
| Asynchronous load removal time for the input register        | T <sub>IREMALN</sub> | C, E                    | 0         | 0     | ns   |
| Asynchronous load recovery time for the input register       | T <sub>IRECALN</sub> | C, E                    | 0.074     | 0.087 | ns   |
| Asynchronous load minimum pulse width for the input register | T <sub>IWALN</sub>   | C, C                    | 0.304     | 0.357 | ns   |
| Clock minimum pulse width high for the input register        | T <sub>ICKMPWH</sub> | E, E                    | 0.075     | 0.088 | ns   |
| Clock minimum pulse width low for the input register         | T <sub>ICKMPWL</sub> | E, E                    | 0.159     | 0.187 | ns   |

<sup>1.</sup> For the derating values at specific junction temperature and voltage supply levels, see Table 16, page 15 for derating values.



### 2.3.8.2 Output/Enable Register

Figure 8 • Timing Model for Output/Enable Register





Figure 9 • I/O Register Output Timing Diagram



The following table lists the output/enable propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 220 • Output/Enable Data Register Propagation Delays

|                      | Measuring                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol               | (from, to) <sup>1</sup>                                                                   | <b>-1</b>                                                                                                                                                                                                                                                                                                                                                                                                                         | -Std                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| T <sub>OBYP</sub>    | F, G or H, I                                                                              | 0.353                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.415                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OCLKQ</sub>   | E, G or E, I                                                                              | 0.263                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.309                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OSUD</sub>    | A, E or J, E                                                                              | 0.19                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OHD</sub>     | A, E or J, E                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OSUE</sub>    | B, E                                                                                      | 0.419                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.493                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OHE</sub>     | B, E                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OSUSL</sub>   | D, E                                                                                      | 0.196                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.231                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OHSL</sub>    | D, E                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OALN2Q</sub>  | C, G or C, I                                                                              | 0.505                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.594                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _                    | C, G or C, I                                                                              | 0.528                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.621                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OREMALN</sub> | C, E                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>ORECALN</sub> | C, E                                                                                      | 0.034                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OWALN</sub>   | C, C                                                                                      | 0.304                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.357                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OCKMPWH</sub> | E, E                                                                                      | 0.075                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.088                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| T <sub>OCKMPWL</sub> | E, E                                                                                      | 0.159                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.187                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                      | TOBYP TOCLKQ TOSUD TOHD TOSUE TOHE TOSUSL TOHSL TOALN2Q TOREMALN TORECALN TOWALN TOCKMPWH | TOBYP         F, G or H, I           TOCLKQ         E, G or E, I           TOSUD         A, E or J, E           TOHD         A, E or J, E           TOSUE         B, E           TOHE         B, E           TOHSL         D, E           TOHSL         D, E           TOALN2Q         C, G or C, I           TOREMALN         C, E           TORECALN         C, E           TOWALN         C, C           TOCKMPWH         E, E | Symbol         (from, to) <sup>1</sup> -1           TOBYP         F, G or H, I         0.353           TOCLKQ         E, G or E, I         0.263           TOSUD         A, E or J, E         0.19           TOHD         A, E or J, E         0           TOSUE         B, E         0.419           TOHE         B, E         0           TOHSL         D, E         0.196           TOHSL         D, E         0           TOALN2Q         C, G or C, I         0.505           C, G or C, I         0.528           TOREMALN         C, E         0           TORECALN         C, E         0.034           TOWALN         C, C         0.304           TOCKMPWH         E, E         0.075 | Symbol         (from, to)¹         -1         -Std           TOBYP         F, G or H, I         0.353         0.415           TOCLKQ         E, G or E, I         0.263         0.309           TOSUD         A, E or J, E         0.19         0.223           TOHD         A, E or J, E         0         0           TOSUE         B, E         0.419         0.493           TOHE         B, E         0         0           TOSUSL         D, E         0         0           TOHSL         D, E         0         0           TOHSL         D, E         0         0           TOALN2Q         C, G or C, I         0.505         0.594           C, G or C, I         0.528         0.621           TOREMALN         C, E         0         0           TOWALN         C, C         0.304         0.357           TOCKMPWH         E, E         0.075         0.088 |

<sup>1.</sup> For the derating values at specific junction temperature and voltage supply levels, see Table 16, page 15 for derating values.



## 2.3.9 DDR Module Specification

This section describes input and output DDR module and timing specifications.

#### 2.3.9.1 Input DDR Module

Figure 10 • Input DDR Module





### 2.3.9.2 Input DDR Timing Diagram

Figure 11 • Input DDR Timing Diagram



#### 2.3.9.3 Timing Characteristics

The following table lists the input DDR propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 221 • Input DDR Propagation Delays

|                        |                                               | Measuring Nodes |           |       |      |
|------------------------|-----------------------------------------------|-----------------|-----------|-------|------|
| Symbol                 | Description                                   | (from, to)      | <b>–1</b> | -Std  | Unit |
| T <sub>DDRICLKQ1</sub> | Clock-to-Out Out_QR for input DDR             | B, C            | 0.16      | 0.188 | ns   |
| T <sub>DDRICLKQ2</sub> | Clock-to-Out Out_QF for input DDR             | B, D            | 0.166     | 0.195 | ns   |
| T <sub>DDRISUD</sub>   | Data setup for input DDR                      | A, B            | 0.357     | 0.421 | ns   |
| T <sub>DDRIHD</sub>    | Data hold for input DDR                       | A, B            | 0         | 0     | ns   |
| T <sub>DDRISUE</sub>   | Enable setup for input DDR                    | E, B            | 0.46      | 0.542 | ns   |
| T <sub>DDRIHE</sub>    | Enable hold for input DDR                     | E, B            | 0         | 0     | ns   |
| T <sub>DDRISUSLN</sub> | Synchronous load setup for input DDR          | G, B            | 0.46      | 0.542 | ns   |
| T <sub>DDRIHSLN</sub>  | Synchronous load hold for input DDR           | G, B            | 0         | 0     | ns   |
| T <sub>DDRIAL2Q1</sub> | Asynchronous load-to-out QR for input DDR     | F, C            | 0.587     | 0.69  | ns   |
| T <sub>DDRIAL2Q2</sub> | Asynchronous load-to-out QF for input DDR     | F, D            | 0.541     | 0.636 | ns   |
| T <sub>DDRIREMAL</sub> | Asynchronous load removal time for input DDR  | F, B            | 0         | 0     | ns   |
| T <sub>DDRIRECAL</sub> | Asynchronous load recovery time for input DDR | F, B            | 0.074     | 0.087 | ns   |



Table 221 • Input DDR Propagation Delays (continued)

| Symbol                  | Description                                         | Measuring Nodes (from, to) | -1    | -Std  | Unit |
|-------------------------|-----------------------------------------------------|----------------------------|-------|-------|------|
| T <sub>DDRIWAL</sub>    | Asynchronous load minimum pulse width for input DDR | F, F                       | 0.304 | 0.357 | ns   |
| T <sub>DDRICKMPWH</sub> | Clock minimum pulse width high for input DDR        | В, В                       | 0.075 | 0.088 | ns   |
| T <sub>DDRICKMPWL</sub> | Clock minimum pulse width low for input DDR         | B, B                       | 0.159 | 0.187 | ns   |



### 2.3.9.4 Output DDR Module

Figure 12 • Output DDR Module





Figure 13 • Output DDR Timing Diagram



### 2.3.9.5 Timing Characteristics

The following table lists the output DDR propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 222 • Output DDR Propagation Delays

| •                      |                                                | Measuring Nodes |           |       |      |
|------------------------|------------------------------------------------|-----------------|-----------|-------|------|
| Symbol                 | Description                                    | (from, to)      | <b>-1</b> | -Std  | Unit |
| T <sub>DDROCLKQ</sub>  | Clock-to-out of DDR for output DDR             | E, G            | 0.263     | 0.309 | ns   |
| T <sub>DDROSUDF</sub>  | Data_F data setup for output DDR               | F, E            | 0.143     | 0.168 | ns   |
| T <sub>DDROSUDR</sub>  | Data_R data setup for output DDR               | A, E            | 0.19      | 0.223 | ns   |
| T <sub>DDROHDF</sub>   | Data_F data hold for output DDR                | F, E            | 0         | 0     | ns   |
| T <sub>DDROHDR</sub>   | Data_R data hold for output DDR                | A, E            | 0         | 0     | ns   |
| T <sub>DDROSUE</sub>   | Enable setup for input DDR                     | B, E            | 0.419     | 0.493 | ns   |
| T <sub>DDROHE</sub>    | Enable hold for input DDR                      | B, E            | 0         | 0     | ns   |
| T <sub>DDROSUSLN</sub> | Synchronous load setup for input DDR           | D, E            | 0.196     | 0.231 | ns   |
| T <sub>DDROHSLN</sub>  | Synchronous load hold for input DDR            | D, E            | 0         | 0     | ns   |
| T <sub>DDROAL2Q</sub>  | Asynchronous load-to-out for output DDR        | C, G            | 0.528     | 0.621 | ns   |
| T <sub>DDROREMAL</sub> | Asynchronous load removal time for output DDR  | C, E            | 0         | 0     | ns   |
| T <sub>DDRORECAL</sub> | Asynchronous load recovery time for output DDR | C, E            | 0.034     | 0.04  | ns   |



Table 222 • Output DDR Propagation Delays (continued)

| Symbol                  | Description                                          | Measuring Nodes (from, to) | <b>-1</b> | -Std  | Unit |
|-------------------------|------------------------------------------------------|----------------------------|-----------|-------|------|
| T <sub>DDROWAL</sub>    | Asynchronous load minimum pulse width for output DDR | C, C                       | 0.304     | 0.357 | ns   |
| T <sub>DDROCKMPWH</sub> | Clock minimum pulse width high for the output DDR    | E, E                       | 0.075     | 0.088 | ns   |
| T <sub>DDROCKMPWL</sub> | Clock minimum pulse width low for the output DDR     | E, E                       | 0.159     | 0.187 | ns   |

## 2.3.10 Logic Element Specifications

## 2.3.10.1 4-input LUT (LUT-4)

The IGLOO2 and SmartFusion2 SoC FPGAs offer a fully permutable 4-input LUT. In this section, timing characteristics are presented for a sample of the library. For more details, see *SmartFusion2 and IGLOO2 Macro Library Guide*.

Figure 14 • LUT-4







### 2.3.10.2 Timing Characteristics

The following table lists the combinatorial cell propagation delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 223 · Combinatorial Cell Propagation Delays

| Combinatorial Cell | Equation                        | Symbol          | <b>-1</b> | -Std  | Unit |
|--------------------|---------------------------------|-----------------|-----------|-------|------|
| INV                | Y = !A                          | T <sub>PD</sub> | 0.1       | 0.118 | ns   |
| AND2               | Y = A · B                       | T <sub>PD</sub> | 0.164     | 0.193 | ns   |
| NAND2              | Y = !(A · B)                    | T <sub>PD</sub> | 0.147     | 0.173 | ns   |
| OR2                | Y = A + B                       | T <sub>PD</sub> | 0.164     | 0.193 | ns   |
| NOR2               | Y = !(A + B)                    | T <sub>PD</sub> | 0.147     | 0.173 | ns   |
| XOR2               | Y = A ⊕ B                       | T <sub>PD</sub> | 0.164     | 0.193 | ns   |
| XOR3               | $Y = A \oplus B \oplus C$       | T <sub>PD</sub> | 0.225     | 0.265 | ns   |
| AND3               | $Y = A \cdot B \cdot C$         | T <sub>PD</sub> | 0.209     | 0.246 | ns   |
| AND4               | $Y = A \cdot B \cdot C \cdot D$ | T <sub>PD</sub> | 0.287     | 0.338 | ns   |

## 2.3.10.3 Sequential Module

IGLOO2 and SmartFusion2 SoC FPGAs offer a separate flip-flop which can be used independently from the LUT. The flip-flop can be configured as a register or a latch and has a data input and optional enable, synchronous load (clear or preset), and asynchronous load (clear or preset).

Figure 15 • Sequential Module





The following figure shows a configuration with SD = 0 (synchronous clear) and ADn = 1 (asynchronous clear) for a flip-flop (LAT = 0).

Figure 16 • Sequential Module Timing Diagram



### 2.3.10.3.1 Timing Characteristics

The following table lists the register delays in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 224 • Register Delays

| Parameter                                                   | Symbol               | <b>-1</b> | -Std  | Unit |
|-------------------------------------------------------------|----------------------|-----------|-------|------|
| Clock-to-Q of the core register                             | T <sub>CLKQ</sub>    | 0.108     | 0.127 | ns   |
| Data setup time for the core register                       | T <sub>SUD</sub>     | 0.254     | 0.298 | ns   |
| Data hold time for the core register                        | T <sub>HD</sub>      | 0         | 0     | ns   |
| Enable setup time for the core register                     | T <sub>SUE</sub>     | 0.335     | 0.394 | ns   |
| Enable hold time for the core register                      | T <sub>HE</sub>      | 0         | 0     | ns   |
| Synchronous load setup time for the core register           | T <sub>SUSL</sub>    | 0.335     | 0.394 | ns   |
| Synchronous load hold time for the core register            | T <sub>HSL</sub>     | 0         | 0     | ns   |
| Asynchronous Clear-to-Q of the core register (ADn = 1)      | т                    | 0.473     | 0.556 | ns   |
| Asynchronous preset-to-Q of the core register (ADn = 0)     | — T <sub>ALN2Q</sub> | 0.451     | 0.531 | ns   |
| Asynchronous load removal time for the core register        | T <sub>REMALN</sub>  | 0         | 0     | ns   |
| Asynchronous load recovery time for the core register       | T <sub>RECALN</sub>  | 0.353     | 0.415 | ns   |
| Asynchronous load minimum pulse width for the core register | T <sub>WALN</sub>    | 0.266     | 0.313 | ns   |
| Clock minimum pulse width high for the core register        | T <sub>CKMPWH</sub>  | 0.065     | 0.077 | ns   |
| Clock minimum pulse width low for the core register         | T <sub>CKMPWL</sub>  | 0.139     | 0.164 | ns   |



### 2.3.11 Global Resource Characteristics

The IGLOO2 and SmartFusion2 SoC FPGA devices offer a powerful, low skew global routing network which provides an effective clock distribution throughout the FPGA fabric. See *UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide* for the positions of various global routing resources.

The following table lists the 150 device global resources in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$  V.

Table 225 • 150 Device Global Resource

|                                   |                    | <b>–</b> 1 |       |       | -Std  |      |
|-----------------------------------|--------------------|------------|-------|-------|-------|------|
| Parameter                         | Symbol             | Min        | Max   | Min   | Max   | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.83       | 0.911 | 0.831 | 0.913 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.457      | 1.588 | 1.715 | 1.869 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |            | 0.131 |       | 0.154 | ns   |

The following table lists the 090 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 226 • 090 Device Global Resource

|                                   |                    | <b>–1</b> |       | _     |       |      |
|-----------------------------------|--------------------|-----------|-------|-------|-------|------|
| Parameter                         | Symbol             | Min       | Max   | Min   | Max   | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.835     | 0.888 | 0.833 | 0.886 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.405     | 1.489 | 1.654 | 1.752 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |           | 0.084 |       | 0.098 | ns   |

The following table lists the 050 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 227 • 050 Device Global Resource

|                                   |                    | -1    |       | _     |       |      |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| Parameter                         | Symbol             | Min   | Max   | Min   | Max   | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.827 | 0.897 | 0.826 | 0.896 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.419 | 1.53  | 1.671 | 1.8   | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |       | 0.111 |       | 0.129 | ns   |

The following table lists the 025 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 228 · 025 Device Global Resource

|                                   |                    | -1    |       | -Std  |       |      |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| Parameter                         | Symbol             | Min   | Max   | Min   | Max   | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.747 | 0.799 | 0.745 | 0.797 | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.294 | 1.378 | 1.522 | 1.621 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |       | 0.084 |       | 0.099 | ns   |



The following table lists the 010 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 229 • 010 Device Global Resource

|                                   |                    | -1    |       | -     | -Std  |      |  |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|--|
| Parameter                         | Symbol             | Min   | Max   | Min   | Max   | Unit |  |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.626 | 0.669 | 0.627 | 0.668 | ns   |  |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.112 | 1.182 | 1.308 | 1.393 | ns   |  |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |       | 0.07  |       | 0.085 | ns   |  |

The following table lists the 005 device global resources in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 230 • 005 Device Global Resource

|                                   |                    | -1    |       | -;    | Std   |      |
|-----------------------------------|--------------------|-------|-------|-------|-------|------|
| Parameter                         | Symbol             | Min   | Max   | Min   | Max   | Unit |
| Input low delay for global clock  | T <sub>RCKL</sub>  | 0.625 | 0.66  | 0.628 | 0.66  | ns   |
| Input high delay for global clock | T <sub>RCKH</sub>  | 1.126 | 1.187 | 1.325 | 1.397 | ns   |
| Maximum skew for global clock     | T <sub>RCKSW</sub> |       | 0.061 |       | 0.072 | ns   |

### 2.3.12 FPGA Fabric SRAM

See UG0445: IGLOO2 FPGA and SmartFusion2 SoC FPGA Fabric User Guide for more information.

## 2.3.12.1 FPGA Fabric Large SRAM (LSRAM)

The following table lists the RAM1K18 – dual-port mode for depth × width configuration 1K × 18 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 231 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 1K × 18

|                                            |                        | -1    |       | -Std  |       |      |  |
|--------------------------------------------|------------------------|-------|-------|-------|-------|------|--|
| Parameter                                  | Symbol                 | Min   | Max   | Min   | Max   | Unit |  |
| Clock period                               | T <sub>CY</sub>        | 2.5   |       | 2.941 |       | ns   |  |
| Clock minimum pulse width high             | T <sub>CLKMPWH</sub>   | 1.125 |       | 1.323 |       | ns   |  |
| Clock minimum pulse width low              | T <sub>CLKMPWL</sub>   | 1.125 |       | 1.323 |       | ns   |  |
| Pipelined clock period                     | T <sub>PLCY</sub>      | 2.5   |       | 2.941 |       | ns   |  |
| Pipelined clock minimum pulse width high   | T <sub>PLCLKMPWH</sub> | 1.125 |       | 1.323 |       | ns   |  |
| Pipelined clock minimum pulse width low    | T <sub>PLCLKMPWL</sub> | 1.125 |       | 1.323 |       | ns   |  |
| Read access time with pipeline register    |                        |       | 0.334 |       | 0.393 | ns   |  |
| Read access time without pipeline register | T <sub>CLK2Q</sub>     |       | 2.273 |       | 2.674 | ns   |  |
| Access time with feed-through write timing |                        |       | 1.529 |       | 1.799 | ns   |  |
| Address setup time                         | T <sub>ADDRSU</sub>    | 0.441 |       | 0.519 |       | ns   |  |
| Address hold time                          | T <sub>ADDRHD</sub>    | 0.274 |       | 0.322 |       | ns   |  |
| Data setup time                            | T <sub>DSU</sub>       | 0.341 |       | 0.401 |       | ns   |  |
| Data hold time                             | T <sub>DHD</sub>       | 0.107 |       | 0.126 |       | ns   |  |
| Block select setup time                    | T <sub>BLKSU</sub>     | 0.207 |       | 0.244 |       | ns   |  |



Table 231 • RAM1K18 – Dual-Port Mode for Depth × Width Configuration 1K × 18 (continued)

|                                                                        |                       |        | <b>-1</b> | -Std   |       |      |  |
|------------------------------------------------------------------------|-----------------------|--------|-----------|--------|-------|------|--|
| Parameter                                                              | Symbol                | Min    | Max       | Min    | Max   | Unit |  |
| Block select hold time                                                 | T <sub>BLKHD</sub>    | 0.216  |           | 0.254  |       | ns   |  |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>    |        | 1.529     |        | 1.799 | ns   |  |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>   | 0.186  |           | 0.219  |       | ns   |  |
| Read enable setup time                                                 | T <sub>RDESU</sub>    | 0.449  |           | 0.528  |       | ns   |  |
| Read enable hold time                                                  | T <sub>RDEHD</sub>    | 0.167  |           | 0.197  |       | ns   |  |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>  | 0.248  |           | 0.291  |       | ns   |  |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>  | 0.102  |           | 0.12   |       | ns   |  |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>      | _      | 1.506     | _      | 1.772 | ns   |  |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>   | 0.506  |           | 0.595  |       | ns   |  |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>   | 0.004  |           | 0.005  |       | ns   |  |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>   | 0.301  |           | 0.354  |       | ns   |  |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub> | -0.279 |           | -0.328 |       | ns   |  |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub> | 0.327  |           | 0.385  |       | ns   |  |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub> | 0.282  |           | 0.332  |       | ns   |  |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>   | 0.226  |           | 0.265  |       | ns   |  |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>   | 0.036  |           | 0.043  |       | ns   |  |
| Write enable setup time                                                | T <sub>WESU</sub>     | 0.39   |           | 0.458  |       | ns   |  |
| Write enable hold time                                                 | T <sub>WEHD</sub>     | 0.242  |           | 0.285  |       | ns   |  |
| Maximum frequency                                                      | F <sub>MAX</sub>      |        | 400       |        | 340   | MHz  |  |

The following table lists the RAM1K18 – dual-port mode for depth × width configuration 2K × 9 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 232 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 2K × 9

|                                            |                        |       | <b>–1</b> |       | Std   |      |  |
|--------------------------------------------|------------------------|-------|-----------|-------|-------|------|--|
| Parameter                                  | Symbol                 | Min   | Max       | Min   | Max   | Unit |  |
| Clock period                               | T <sub>CY</sub>        | 2.5   |           | 2.941 |       | ns   |  |
| Clock minimum pulse width high             | T <sub>CLKMPWH</sub>   | 1.125 |           | 1.323 |       | ns   |  |
| Clock minimum pulse width low              | T <sub>CLKMPWL</sub>   | 1.125 |           | 1.323 |       | ns   |  |
| Pipelined clock period                     | T <sub>PLCY</sub>      | 2.5   |           | 2.941 |       | ns   |  |
| Pipelined clock minimum pulse width high   | T <sub>PLCLKMPWH</sub> | 1.125 |           | 1.323 |       | ns   |  |
| Pipelined clock minimum pulse width low    | $T_{PLCLKMPWL}$        | 1.125 |           | 1.323 |       | ns   |  |
| Read access time with pipeline register    |                        |       | 0.334     |       | 0.393 | ns   |  |
| Read access time without pipeline register | T <sub>CLK2Q</sub>     |       | 2.273     |       | 2.674 | ns   |  |
| Access time with feed-through write timing | <del>_</del>           |       | 1.529     |       | 1.799 | ns   |  |



Table 232 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 2K × 9 (continued)

|                                                                        |                       | _      | 1     | <b>-</b> S | td    |      |
|------------------------------------------------------------------------|-----------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                | Min    | Max   | Min        | Max   | Unit |
| Address setup time                                                     | T <sub>ADDRSU</sub>   | 0.475  |       | 0.559      |       | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>   | 0.274  |       | 0.322      |       | ns   |
| Data setup time                                                        | T <sub>DSU</sub>      | 0.336  |       | 0.395      |       | ns   |
| Data hold time                                                         | T <sub>DHD</sub>      | 0.082  |       | 0.096      |       | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>    | 0.207  |       | 0.244      |       | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>    | 0.216  |       | 0.254      |       | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>    |        | 1.529 |            | 1.799 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>   | 0.186  |       | 0.219      |       | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>    | 0.485  |       | 0.57       |       | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>    | 0.071  |       | 0.083      |       | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>  | 0.248  |       | 0.291      |       | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>  | 0.102  |       | 0.12       |       | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>      |        | 1.514 |            | 1.781 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>   | 0.506  |       | 0.595      |       | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>   | 0.004  |       | 0.005      |       | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>   | 0.301  |       | 0.354      |       | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub> | -0.279 |       | -0.328     |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub> | 0.327  |       | 0.385      |       | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub> | 0.282  |       | 0.332      |       | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>   | 0.226  |       | 0.265      |       | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>   | 0.036  |       | 0.043      |       | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>     | 0.415  |       | 0.488      |       | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>     | 0.048  |       | 0.057      |       | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>      |        | 400   |            | 340   | MHz  |

The following table lists the RAM1K18 – dual-port mode for depth × width configuration 4K × 4 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 233 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 4K × 4

|                                          |                        | -1    |     | -Std  |     |      |  |
|------------------------------------------|------------------------|-------|-----|-------|-----|------|--|
| Parameter                                | Symbol                 | Min   | Max | Min   | Max | Unit |  |
| Clock period                             | T <sub>CY</sub>        | 2.5   |     | 2.941 |     | ns   |  |
| Clock minimum pulse width high           | T <sub>CLKMPWH</sub>   | 1.125 |     | 1.323 |     | ns   |  |
| Clock minimum pulse width low            | T <sub>CLKMPWL</sub>   | 1.125 |     | 1.323 |     | ns   |  |
| Pipelined clock period                   | T <sub>PLCY</sub>      | 2.5   |     | 2.941 |     | ns   |  |
| Pipelined clock minimum pulse width high | T <sub>PLCLKMPWH</sub> | 1.125 |     | 1.323 |     | ns   |  |



Table 233 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 4K × 4 (continued)

|                                                                        |                        | -      | -1    | -8     | Std   |      |  |
|------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|--|
| Parameter                                                              | Symbol                 | Min    | Max   | Min    | Max   | Unit |  |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  |       | 1.323  |       | ns   |  |
| Read access time with pipeline register                                |                        |        | 0.323 |        | 0.38  | ns   |  |
| Read access time without pipeline register                             | T <sub>CLK2Q</sub>     |        | 2.273 |        | 2.673 | ns   |  |
| Access time with feed-through write timing                             | _                      |        | 1.511 |        | 1.778 | ns   |  |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.543  |       | 0.638  |       | ns   |  |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  |       | 0.322  |       | ns   |  |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.334  |       | 0.393  |       | ns   |  |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  |       | 0.096  |       | ns   |  |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  |       | 0.244  |       | ns   |  |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254  |       | ns   |  |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |        | 1.511 |        | 1.778 | ns   |  |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  |       | 0.219  |       | ns   |  |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.516  |       | 0.607  |       | ns   |  |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  |       | 0.083  |       | ns   |  |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>   | 0.248  |       | 0.291  |       | ns   |  |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>   | 0.102  |       | 0.12   |       | ns   |  |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       |        | 1.507 |        | 1.773 | ns   |  |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  |       | 0.595  |       | ns   |  |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  |       | 0.005  |       | ns   |  |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  |       | 0.354  |       | ns   |  |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 |       | -0.328 |       | ns   |  |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  |       | 0.385  |       | ns   |  |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  |       | 0.332  |       | ns   |  |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  |       | 0.265  |       | ns   |  |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  |       | 0.043  |       | ns   |  |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.458  |       | 0.539  |       | ns   |  |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  |       | 0.057  |       | ns   |  |
| Maximum frequency                                                      | F <sub>MAX</sub>       |        | 400   |        | 340   | MHz  |  |



The following table lists the RAM1K18 – dual-port mode for depth × width configuration 8K × 2 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 234 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 8K × 2

|                                                                        |                        | _      | 1     | -Std   |       |      |
|------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                              | Symbol                 | Min    | Max   | Min    | Max   | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    |       | 2.941  |       | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  |       | 1.323  |       | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  |       | 1.323  |       | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    |       | 2.941  |       | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  |       | 1.323  |       | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  |       | 1.323  |       | ns   |
| Read access time with pipeline register                                |                        |        | 0.32  |        | 0.377 | ns   |
| Read access time without pipeline register                             | T <sub>CLK2Q</sub>     |        | 2.272 |        | 2.673 | ns   |
| Access time with feed-through write timing                             | -                      |        | 1.511 |        | 1.778 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.612  |       | 0.72   |       | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  |       | 0.322  |       | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.33   |       | 0.388  |       | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  |       | 0.096  |       | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  |       | 0.244  |       | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254  |       | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |        | 1.511 |        | 1.778 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  |       | 0.219  |       | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.529  |       | 0.622  |       | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  |       | 0.083  |       | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>   | 0.248  |       | 0.291  |       | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>   | 0.102  |       | 0.12   |       | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       |        | 1.528 |        | 1.797 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  |       | 0.595  |       | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  |       | 0.005  |       | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  |       | 0.354  |       | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 |       | -0.328 |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  |       | 0.385  |       | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  |       | 0.332  |       | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  |       | 0.265  |       | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  |       | 0.043  |       | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.488  |       | 0.574  |       | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  |       | 0.057  |       | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       |        | 400   |        | 340   | MHz  |



The following table lists the RAM1K18 – dual-port mode for depth × width configuration 16K × 1 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 235 • RAM1K18 - Dual-Port Mode for Depth × Width Configuration 16K × 1

|                                                                        |                        | _      | 1     | -Std   |       |      |
|------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                                                              | Symbol                 | Min    | Max   | Min    | Max   | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    |       | 2.941  |       | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  |       | 1.323  |       | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  |       | 1.323  |       | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    |       | 2.941  |       | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  |       | 1.323  |       | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  |       | 1.323  |       | ns   |
| Read access time with pipeline register                                |                        |        | 0.32  |        | 0.377 | ns   |
| Read access time without pipeline register                             | T <sub>CLK2Q</sub>     |        | 2.269 |        | 2.669 | ns   |
| Access time with feed-through write timing                             | -                      |        | 1.51  |        | 1.777 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.626  |       | 0.737  |       | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  |       | 0.322  |       | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.322  |       | 0.378  |       | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.082  |       | 0.096  |       | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  |       | 0.244  |       | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.216  |       | 0.254  |       | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |        | 1.51  |        | 1.777 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  |       | 0.219  |       | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.53   |       | 0.624  |       | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.071  |       | 0.083  |       | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>   | 0.248  |       | 0.291  |       | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>   | 0.102  |       | 0.12   |       | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       |        | 1.547 |        | 1.82  | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  |       | 0.595  |       | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  |       | 0.005  |       | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  |       | 0.354  |       | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 |       | -0.328 |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  |       | 0.385  |       | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  |       | 0.332  |       | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  |       | 0.265  |       | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  |       | 0.043  |       | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.454  |       | 0.534  |       | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.048  |       | 0.057  |       | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       |        | 400   |        | 340   | MHz  |



The following table lists the RAM1K18 – two-port mode for depth × width configuration 512 × 36 in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 236 • RAM1K18 - Two-Port Mode for Depth × Width Configuration 512 × 36

|                                                                        |                        | _      | 1     | <b>-</b> S | itd   |      |
|------------------------------------------------------------------------|------------------------|--------|-------|------------|-------|------|
| Parameter                                                              | Symbol                 | Min    | Max   | Min        | Max   | Unit |
| Clock period                                                           | T <sub>CY</sub>        | 2.5    |       | 2.941      |       | ns   |
| Clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.125  |       | 1.323      |       | ns   |
| Clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.125  |       | 1.323      |       | ns   |
| Pipelined clock period                                                 | T <sub>PLCY</sub>      | 2.5    |       | 2.941      |       | ns   |
| Pipelined clock minimum pulse width high                               | T <sub>PLCLKMPWH</sub> | 1.125  |       | 1.323      |       | ns   |
| Pipelined clock minimum pulse width low                                | T <sub>PLCLKMPWL</sub> | 1.125  |       | 1.323      |       | ns   |
| Read access time with pipeline register                                | <b>-</b>               |        | 0.334 |            | 0.393 | ns   |
| Read access time without pipeline register                             | -T <sub>CLK2Q</sub>    |        | 2.25  |            | 2.647 | ns   |
| Address setup time                                                     | T <sub>ADDRSU</sub>    | 0.313  |       | 0.368      |       | ns   |
| Address hold time                                                      | T <sub>ADDRHD</sub>    | 0.274  |       | 0.322      |       | ns   |
| Data setup time                                                        | T <sub>DSU</sub>       | 0.337  |       | 0.396      |       | ns   |
| Data hold time                                                         | T <sub>DHD</sub>       | 0.111  |       | 0.13       |       | ns   |
| Block select setup time                                                | T <sub>BLKSU</sub>     | 0.207  |       | 0.244      |       | ns   |
| Block select hold time                                                 | T <sub>BLKHD</sub>     | 0.201  |       | 0.237      |       | ns   |
| Block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |        | 2.25  |            | 2.647 | ns   |
| Block select minimum pulse width                                       | T <sub>BLKMPW</sub>    | 0.186  |       | 0.219      |       | ns   |
| Read enable setup time                                                 | T <sub>RDESU</sub>     | 0.449  |       | 0.528      |       | ns   |
| Read enable hold time                                                  | T <sub>RDEHD</sub>     | 0.167  |       | 0.197      |       | ns   |
| Pipelined read enable setup time (A_DOUT_EN, B_DOUT_EN)                | T <sub>RDPLESU</sub>   | 0.248  |       | 0.291      |       | ns   |
| Pipelined read enable hold time (A_DOUT_EN, B_DOUT_EN)                 | T <sub>RDPLEHD</sub>   | 0.102  |       | 0.12       |       | ns   |
| Asynchronous reset to output propagation delay                         | T <sub>R2Q</sub>       |        | 1.506 |            | 1.772 | ns   |
| Asynchronous reset removal time                                        | T <sub>RSTREM</sub>    | 0.506  |       | 0.595      |       | ns   |
| Asynchronous reset recovery time                                       | T <sub>RSTREC</sub>    | 0.004  |       | 0.005      |       | ns   |
| Asynchronous reset minimum pulse width                                 | T <sub>RSTMPW</sub>    | 0.301  |       | 0.354      |       | ns   |
| Pipelined register asynchronous reset removal time                     | T <sub>PLRSTREM</sub>  | -0.279 |       | -0.328     |       | ns   |
| Pipelined register asynchronous reset recovery time                    | T <sub>PLRSTREC</sub>  | 0.327  |       | 0.385      |       | ns   |
| Pipelined register asynchronous reset minimum pulse width              | T <sub>PLRSTMPW</sub>  | 0.282  |       | 0.332      |       | ns   |
| Synchronous reset setup time                                           | T <sub>SRSTSU</sub>    | 0.226  |       | 0.265      |       | ns   |
| Synchronous reset hold time                                            | T <sub>SRSTHD</sub>    | 0.036  |       | 0.043      |       | ns   |
| Write enable setup time                                                | T <sub>WESU</sub>      | 0.39   |       | 0.458      |       | ns   |
| Write enable hold time                                                 | T <sub>WEHD</sub>      | 0.242  |       | 0.285      |       | ns   |
| Maximum frequency                                                      | F <sub>MAX</sub>       |        | 400   |            | 340   | MHz  |



## 2.3.12.2 FPGA Fabric Micro SRAM (µSRAM)

The following table lists the  $\mu$ SRAM in 64 × 18 mode in worst commercial-case conditions when T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14 V.

Table 237 • μSRAM (RAM64x18) in 64 × 18 Mode

| Read clock period   TCY   4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                       |                        | _      | -1    | -(     | Std   |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|
| Read clock minimum pulse width high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Parameter                                                                             | Symbol                 | Min    | Max   | Min    | Max   | Unit |
| Read clock minimum pulse width low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read clock period                                                                     | T <sub>CY</sub>        | 4      |       | 4      |       | ns   |
| Read pipeline clock period   TPLCY   4   4   4   8   18   18   18   18   1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    |       | 1.8    |       | ns   |
| Read pipeline clock minimum pulse width high         TpLCLKMPWH         1.8         1.8         ns           Read pipeline clock minimum pulse width low         TpLCLKMPWL         1.8         1.8         ns           Read access time with pipeline register         TCLK2Q         0.266         0.313         ns           Read access time without pipeline register         TCLK2Q         0.301         0.354         ns           Read address setup time in synchronous mode         TADDRSU         1.856         2.184         ns           Read address setup time in asynchronous mode         TADDRHD         0.091         0.107         ns           Read address hold time in asynchronous mode         TRDENBU         0.278         0.327         ns           Read anable setup time         TRDENBU         0.278         0.327         ns           Read block select setup time         TBLKSU         1.839         2.163         ns           Read block select hold time         TBLKSU         1.839         2.163         ns           Read asynchronous reset removal time (pipelined clock)         TRSTREM         0.065         -0.765         ns           Read asynchronous reset recovery time (pipelined clock)         TRSTREM         0.046         0.054         ns           Read asy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    |       | 1.8    |       | ns   |
| Read pipeline clock minimum pulse width low   T_{PLCLKMPWL}   1.8   1.8   ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      |       | 4      |       | ns   |
| Read access time with pipeline register   TCLK2Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    |       | 1.8    |       | ns   |
| Read access time without pipeline register   TcLk2Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    |       | 1.8    |       | ns   |
| Read access time without pipeline register         1.6/7         1.9/3 ns           Read address setup time in synchronous mode         TadDRSU         0.301         0.354         ns           Read address setup time in asynchronous mode         TadDRRID         0.091         0.107         ns           Read address hold time in asynchronous mode         TadDRRID         0.091         0.107         ns           Read address hold time in asynchronous mode         TadDRRID         0.091         0.107         ns           Read enable setup time         TadDRRID         0.278         0.327         ns           Read enable setup time         TadDRRID         0.057         0.067         ns           Read block select setup time         TalkSU         1.839         2.163         ns           Read block select to out disable time (when pipelined register is disabled)         TalkZQ         2.036         2.396         ns           Read asynchronous reset removal time (pipelined clock)         Tastrem         0.046         0.054         ns           Read asynchronous reset recovery time (pipelined clock)         Tastrec         0.236         0.278         ns           Read asynchronous reset recovery time (pipelined clock)         Tastrec         0.236         0.278         ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read access time with pipeline register                                               | т                      |        | 0.266 |        | 0.313 | ns   |
| Read address setup time in asynchronous mode   Read address hold time in synchronous mode   Read address hold time in synchronous mode   TadDRNU   1.856   2.184   ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read access time without pipeline register                                            | - I CLK2Q              |        | 1.677 |        | 1.973 | ns   |
| Read address setup time in asynchronous mode         1.856         2.184         ns           Read address hold time in synchronous mode         TADDRHD         0.091         0.107         ns           Read address hold time in asynchronous mode         TRDENSU         0.278         0.327         ns           Read enable setup time         TRDENHD         0.057         0.067         ns           Read enable hold time         TRDENHD         0.057         0.067         ns           Read block select setup time         TBLKSU         1.839         2.163         ns           Read block select to lot disable time (when pipelined register is disabled)         TBLKZQ         2.036         2.396         ns           Read asynchronous reset removal time (pipelined clock)         TBLKZQ         2.036         2.396         ns           Read asynchronous reset removal time (pipelined clock)         TRSTREM         0.046         0.054         ns           Read asynchronous reset recovery time (pipelined clock)         TRSTREC         0.236         0.278         ns           Read asynchronous reset to output propagation delay (with pipelined register enabled)         TRSTREC         0.236         0.278         ns           Read synchronous reset set up time         TSRSTHD         0.061         0.071         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read address setup time in synchronous mode                                           | т                      | 0.301  |       | 0.354  |       | ns   |
| Read address hold time in asynchronous mode   Taddress   Taddres   | Read address setup time in asynchronous mode                                          | - 'ADDRSU              | 1.856  |       | 2.184  |       | ns   |
| Read address hold time in asynchronous mode    Table   | Read address hold time in synchronous mode                                            | т                      | 0.091  |       | 0.107  |       | ns   |
| Read enable hold time $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Read address hold time in asynchronous mode                                           | - IADDRHD              | -0.778 |       | -0.915 |       | ns   |
| Read block select setup time $T_{BLKSU}$ 1.839 2.163 ns Read block select hold time $T_{BLKHD}$ -0.65 -0.765 ns Read block select to out disable time (when pipelined register is disabled) $T_{BLK2Q}$ 2.036 2.396 ns register is disabled) $T_{RSTREM}$ 2.006 2.0027 ns Read asynchronous reset removal time (pipelined clock) Read asynchronous reset removal time (non-pipelined clock) Read asynchronous reset recovery time (pipelined clock) Read asynchronous reset recovery time (non-pipelined clock) Read asynchronous reset recovery time (non-pipelined clock) Read asynchronous reset to output propagation delay (with pipelined register enabled) $T_{RSTREC}$ 0.236 0.278 ns (with pipelined register enabled) $T_{RSTREC}$ 0.236 0.278 ns Read synchronous reset setup time $T_{SRSTSU}$ 0.271 0.319 ns Read synchronous reset hold time $T_{SRSTREC}$ 0.061 0.071 ns Write clock period $T_{CCY}$ 4 4 ns $T_{CCLKMPWH}$ 1.8 1.8 ns Write clock minimum pulse width high $T_{CCLKMPWH}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCSU}$ 0.404 0.476 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  |       | 0.327  |       | ns   |
| Read block select hold time (when pipelined register is disabled)  Read asynchronous reset removal time (pipelined clock)  Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time  Tarantec  0.507  0.597  ns  Ratrec  0.236  0.278  ns  0.987  ns  Read synchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  Tarantec  0.839  0.987  ns  Read synchronous reset hold time  Tarantec  1.8  1.8  1.8  1.8  1.8  1.8  1.8  1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  |       | 0.067  |       | ns   |
| Read block select to out disable time (when pipelined register is disabled)  Read asynchronous reset removal time (pipelined clock)  Read asynchronous reset removal time (non-pipelined clock)  Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time  Tour successful to the control of the co | Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  |       | 2.163  |       | ns   |
| register is disabled)  Read asynchronous reset removal time (pipelined clock) Read asynchronous reset removal time (non-pipelined clock) Read asynchronous reset recovery time (pipelined clock) Read asynchronous reset recovery time (pipelined clock) Read asynchronous reset recovery time (non-pipelined clock) Read asynchronous reset to output propagation delay (with pipelined register enabled) Read synchronous reset setup time Tarret 0.236 Read asynchronous reset to output propagation delay (with pipelined register enabled) Read synchronous reset setup time Tarret 0.236 Read asynchronous reset to output propagation delay (with pipelined register enabled) Read synchronous reset setup time Tarret 0.236 Read synchronous reset not output propagation delay (with pipelined register enabled) Read synchronous reset setup time Tarret 0.236 Read synchronous reset not output propagation delay (no.271 Read synchronous reset not not not not not not not not not no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  |       | -0.765 |       | ns   |
| Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (pipelined clock)  Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time $T_{RSTREC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     |        | 2.036 |        | 2.396 | ns   |
| Read asynchronous reset recovery time (pipelined clock) Read asynchronous reset recovery time (non-pipelined clock) Read asynchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time Read synchronous reset setup time  Tocy  Tocy  Tock  Trestrec  Tock  Trestrec  Tocy  Trestrec  Trestrec  Trestrec  Tocy  Trestrec  Trestrec  Tocy  Trestrec  Trestrec  Trestrec  Trestrec  Trestrec  Trestrec  Tr | Read asynchronous reset removal time (pipelined clock)                                |                        | -0.023 |       | -0.027 |       | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)  Read asynchronous reset to output propagation delay (with pipelined register enabled)  Read synchronous reset setup time  Tournel | Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>    | 0.046  |       | 0.054  |       | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) $T_{R2Q}$ 0.839 0.987 ns (with pipelined register enabled) $T_{SRSTSU}$ 0.271 0.319 ns Read synchronous reset setup time $T_{SRSTHD}$ 0.061 0.071 ns Write clock period $T_{CCY}$ 4 4 ns Write clock minimum pulse width high $T_{CCLKMPWH}$ 1.8 1.8 ns Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Read asynchronous reset recovery time (pipelined clock)                               |                        | 0.507  |       | 0.597  |       | ns   |
| (with pipelined register enabled)         Read synchronous reset setup time       TSRSTSU       0.271       0.319       ns         Read synchronous reset hold time       TSRSTHD       0.061       0.071       ns         Write clock period       TCCY       4       4       ns         Write clock minimum pulse width high       TCCLKMPWH       1.8       1.8       ns         Write clock minimum pulse width low       TCCLKMPWL       1.8       1.8       ns         Write block setup time       TBLKCSU       0.404       0.476       ns         Write block hold time       TBLKCHD       0.007       0.008       ns         Write input data setup time       TDINCSU       0.115       0.135       ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>    | 0.236  |       | 0.278  |       | ns   |
| Read synchronous reset hold time $T_{SRSTHD}$ 0.061 0.071 ns Write clock period $T_{CCY}$ 4 4 ns Write clock minimum pulse width high $T_{CCLKMPWH}$ 1.8 1.8 ns Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       |        | 0.839 |        | 0.987 | ns   |
| Write clock period $T_{CCY}$ 4 4 ns  Write clock minimum pulse width high $T_{CCLKMPWH}$ 1.8 1.8 ns  Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns  Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns  Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns  Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  |       | 0.319  |       | ns   |
| Write clock minimum pulse width high $T_{CCLKMPWH}$ 1.8 1.8 ns Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061  |       | 0.071  |       | ns   |
| Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Write clock period                                                                    | T <sub>CCY</sub>       | 4      |       | 4      |       | ns   |
| Write clock minimum pulse width low $T_{CCLKMPWL}$ 1.8 1.8 ns Write block setup time $T_{BLKCSU}$ 0.404 0.476 ns Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8    |       | 1.8    |       | ns   |
| Write block hold time $T_{BLKCHD}$ 0.007 0.008 ns Write input data setup time $T_{DINCSU}$ 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8    |       | 1.8    |       | ns   |
| Write input data setup time T <sub>DINCSU</sub> 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404  |       | 0.476  |       | ns   |
| Write input data setup time T <sub>DINCSU</sub> 0.115 0.135 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007  |       | 0.008  |       | ns   |
| Write input data hold time T <sub>DINCHD</sub> 0.15 0.177 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Write input data setup time                                                           |                        | 0.115  |       | 0.135  |       | ns   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.15   |       | 0.177  |       | ns   |



Table 237 • μSRAM (RAM64x18) in 64 × 18 Mode (continued)

|                          |                      | <b>-1</b> |     | -Std  |     |      |
|--------------------------|----------------------|-----------|-----|-------|-----|------|
| Parameter                | Symbol               | Min       | Max | Min   | Max | Unit |
| Write address setup time | T <sub>ADDRCSU</sub> | 0.088     |     | 0.104 |     | ns   |
| Write address hold time  | T <sub>ADDRCHD</sub> | 0.128     |     | 0.15  |     | ns   |
| Write enable setup time  | T <sub>WECSU</sub>   | 0.397     |     | 0.467 |     | ns   |
| Write enable hold time   | T <sub>WECHD</sub>   | -0.026    |     | -0.03 |     | ns   |
| Maximum frequency        | F <sub>MAX</sub>     |           | 250 |       | 250 | MHz  |

The following table lists the  $\mu$ SRAM in 64 × 16 mode in worst commercial-case conditions when T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14 V.

Table 238 • μSRAM (RAM64x16) in 64 × 16 Mode

|                                                                                       |                        | -1     |       | -Std   |       |      |  |
|---------------------------------------------------------------------------------------|------------------------|--------|-------|--------|-------|------|--|
| Parameter                                                                             | Symbol                 | Min    | Max   | Min    | Max   | Unit |  |
| Read clock period                                                                     | T <sub>CY</sub>        | 4      |       | 4      |       | ns   |  |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8    |       | 1.8    |       | ns   |  |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8    |       | 1.8    |       | ns   |  |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4      |       | 4      |       | ns   |  |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8    |       | 1.8    |       | ns   |  |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8    |       | 1.8    |       | ns   |  |
| Read access time with pipeline register                                               | т                      |        | 0.266 |        | 0.313 | ns   |  |
| Read access time without pipeline register                                            | −T <sub>CLK2Q</sub>    |        | 1.677 |        | 1.973 | ns   |  |
| Read address setup time in synchronous mode                                           | _                      | 0.301  |       | 0.354  |       | ns   |  |
| Read address setup time in asynchronous mode                                          | -T <sub>ADDRSU</sub>   | 1.856  |       | 2.184  |       | ns   |  |
| Read address hold time in synchronous mode                                            | _                      | 0.091  |       | 0.107  |       | ns   |  |
| Read address hold time in asynchronous mode                                           | – T <sub>ADDRHD</sub>  | -0.778 |       | -0.915 |       | ns   |  |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278  |       | 0.327  |       | ns   |  |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057  |       | 0.067  |       | ns   |  |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839  |       | 2.163  |       | ns   |  |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65  |       | -0.765 |       | ns   |  |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     |        | 2.036 |        | 2.396 | ns   |  |
| Read asynchronous reset removal time (pipelined clock)                                |                        | -0.023 |       | -0.027 |       | ns   |  |
| Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>    | 0.046  |       | 0.054  |       | ns   |  |
| Read asynchronous reset recovery time (pipelined clock)                               |                        | 0.507  |       | 0.597  |       | ns   |  |
| Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>    | 0.236  |       | 0.278  |       | ns   |  |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       |        | 0.835 |        | 0.983 | ns   |  |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271  |       | 0.319  |       | ns   |  |



Table 238 • μSRAM (RAM64x16) in 64 × 16 Mode (continued)

|                                      | -1                    |        | -1  | _     |     |      |
|--------------------------------------|-----------------------|--------|-----|-------|-----|------|
| Parameter                            | Symbol                | Min    | Max | Min   | Max | Unit |
| Read synchronous reset hold time     | T <sub>SRSTHD</sub>   | 0.061  |     | 0.071 |     | ns   |
| Write clock period                   | T <sub>CCY</sub>      | 4      |     | 4     |     | ns   |
| Write clock minimum pulse width high | T <sub>CCLKMPWH</sub> | 1.8    |     | 1.8   |     | ns   |
| Write clock minimum pulse width low  | T <sub>CCLKMPWL</sub> | 1.8    |     | 1.8   |     | ns   |
| Write block setup time               | T <sub>BLKCSU</sub>   | 0.404  |     | 0.476 |     | ns   |
| Write block hold time                | T <sub>BLKCHD</sub>   | 0.007  |     | 0.008 |     | ns   |
| Write input data setup time          | T <sub>DINCSU</sub>   | 0.115  |     | 0.135 |     | ns   |
| Write input data hold time           | T <sub>DINCHD</sub>   | 0.15   |     | 0.177 |     | ns   |
| Write address setup time             | T <sub>ADDRCSU</sub>  | 0.088  |     | 0.104 |     | ns   |
| Write address hold time              | T <sub>ADDRCHD</sub>  | 0.128  |     | 0.15  |     | ns   |
| Write enable setup time              | T <sub>WECSU</sub>    | 0.397  |     | 0.467 |     | ns   |
| Write enable hold time               | T <sub>WECHD</sub>    | -0.026 |     | -0.03 |     | ns   |
| Maximum frequency                    | F <sub>MAX</sub>      |        | 250 |       | 250 | MHz  |

The following table lists the  $\mu$ SRAM in 128 × 9 mode in worst commercial-case conditions when T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14 V.

Table 239 • μSRAM (RAM128x9) in 128 × 9 Mode

|                                                                             |                        | <b>-1</b> |       | -Std   |       |      |
|-----------------------------------------------------------------------------|------------------------|-----------|-------|--------|-------|------|
| Parameter                                                                   | Symbol                 | Min       | Max   | Min    | Max   | Unit |
| Read clock period                                                           | T <sub>CY</sub>        | 4         |       | 4      |       | ns   |
| Read clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.8       |       | 1.8    |       | ns   |
| Read clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.8       |       | 1.8    |       | ns   |
| Read pipeline clock period                                                  | T <sub>PLCY</sub>      | 4         |       | 4      |       | ns   |
| Read pipeline clock minimum pulse width high                                | T <sub>PLCLKMPWH</sub> | 1.8       |       | 1.8    |       | ns   |
| Read pipeline clock minimum pulse width low                                 | T <sub>PLCLKMPWL</sub> | 1.8       |       | 1.8    |       | ns   |
| Read access time with pipeline register                                     | т                      |           | 0.266 |        | 0.313 | ns   |
| Read access time without pipeline register                                  | — T <sub>CLK2Q</sub>   |           | 1.677 |        | 1.973 | ns   |
| Read address setup time in synchronous mode                                 | т                      | 0.301     |       | 0.354  |       | ns   |
| Read address setup time in asynchronous mode                                | — T <sub>ADDRSU</sub>  | 1.856     |       | 2.184  |       | ns   |
| Read address hold time in synchronous mode                                  | т                      | 0.091     |       | 0.107  |       | ns   |
| Read address hold time in asynchronous mode                                 | — T <sub>ADDRHD</sub>  | -0.778    |       | -0.915 |       | ns   |
| Read enable setup time                                                      | T <sub>RDENSU</sub>    | 0.278     |       | 0.327  |       | ns   |
| Read enable hold time                                                       | T <sub>RDENHD</sub>    | 0.057     |       | 0.067  |       | ns   |
| Read block select setup time                                                | T <sub>BLKSU</sub>     | 1.839     |       | 2.163  |       | ns   |
| Read block select hold time                                                 | T <sub>BLKHD</sub>     | -0.65     |       | -0.765 |       | ns   |
| Read block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |           | 2.036 |        | 2.396 | ns   |



Table 239 • μSRAM (RAM128x9) in 128 × 9 Mode (continued)

|                                                                                       |                       | -1     |       | -Std   |       |      |
|---------------------------------------------------------------------------------------|-----------------------|--------|-------|--------|-------|------|
| Parameter                                                                             | Symbol                | Min    | Max   | Min    | Max   | Unit |
| Read asynchronous reset removal time (pipelined clock)                                |                       | -0.023 |       | -0.027 |       | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>   | 0.046  |       | 0.054  |       | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               |                       | 0.507  |       | 0.597  |       | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>   | 0.236  |       | 0.278  |       | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>      |        | 0.835 |        | 0.982 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>   | 0.271  |       | 0.319  |       | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>   | 0.061  |       | 0.071  |       | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>      | 4      |       | 4      |       | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub> | 1.8    |       | 1.8    |       | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub> | 1.8    |       | 1.8    |       | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>   | 0.404  |       | 0.476  |       | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>   | 0.007  |       | 0.008  |       | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>   | 0.115  |       | 0.135  |       | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>   | 0.15   |       | 0.177  |       | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>  | 0.088  |       | 0.104  |       | ns   |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>  | 0.128  |       | 0.15   |       | ns   |
| Write enable setup time                                                               | T <sub>WECSU</sub>    | 0.397  |       | 0.467  |       | ns   |
| Write enable hold time                                                                | T <sub>WECHD</sub>    | -0.026 |       | -0.03  |       | ns   |
| Maximum frequency                                                                     | F <sub>MAX</sub>      |        | 250   |        | 250   | MHz  |

The following table lists the  $\mu$ SRAM in 128 × 8 mode in worst commercial-case conditions when T<sub>J</sub> = 85 °C, V<sub>DD</sub> = 1.14 V.

Table 240 ⋅ µSRAM (RAM128x8) in 128 × 8 Mode

|                                              |                        |       | <b>-</b> 1 | _     | Std   |      |
|----------------------------------------------|------------------------|-------|------------|-------|-------|------|
| Parameter                                    | Symbol                 | Min   | Max        | Min   | Max   | Unit |
| Read clock period                            | T <sub>CY</sub>        | 4     |            | 4     |       | ns   |
| Read clock minimum pulse width high          | T <sub>CLKMPWH</sub>   | 1.8   |            | 1.8   |       | ns   |
| Read clock minimum pulse width low           | T <sub>CLKMPWL</sub>   | 1.8   |            | 1.8   |       | ns   |
| Read pipeline clock period                   | T <sub>PLCY</sub>      | 4     |            | 4     |       | ns   |
| Read pipeline clock minimum pulse width high | T <sub>PLCLKMPWH</sub> | 1.8   |            | 1.8   |       | ns   |
| Read pipeline clock minimum pulse width low  | T <sub>PLCLKMPWL</sub> | 1.8   |            | 1.8   |       | ns   |
| Read access time with pipeline register      | т                      |       | 0.266      |       | 0.313 | ns   |
| Read access time without pipeline register   | T <sub>CLK2Q</sub>     |       | 1.677      |       | 1.973 | ns   |
| Read address setup time in synchronous mode  | т                      | 0.301 |            | 0.354 |       | ns   |
| Read address setup time in asynchronous mode | —— I <sub>ADDRSU</sub> | 1.856 |            | 2.184 |       | ns   |



Table 240 • µSRAM (RAM128x8) in 128 × 8 Mode (continued)

|                                                                                       |                       | -1     |       | -Std   |       |      |  |
|---------------------------------------------------------------------------------------|-----------------------|--------|-------|--------|-------|------|--|
| Parameter                                                                             | Symbol                | Min    | Max   | Min    | Max   | Unit |  |
| Read address hold time in synchronous mode                                            | т                     | 0.091  |       | 0.107  |       | ns   |  |
| Read address hold time in asynchronous mode                                           | -T <sub>ADDRHD</sub>  | -0.778 |       | -0.915 |       | ns   |  |
| Read enable setup time                                                                | T <sub>RDENSU</sub>   | 0.278  |       | 0.327  |       | ns   |  |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>   | 0.057  |       | 0.067  |       | ns   |  |
| Read block select setup time                                                          | T <sub>BLKSU</sub>    | 1.839  |       | 2.163  |       | ns   |  |
| Read block select hold time                                                           | T <sub>BLKHD</sub>    | -0.65  |       | -0.765 |       | ns   |  |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>    |        | 2.036 |        | 2.396 | ns   |  |
| Read asynchronous reset removal time (pipelined clock)                                |                       | -0.023 |       | -0.027 |       | ns   |  |
| Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>   | 0.046  |       | 0.054  |       | ns   |  |
| Read asynchronous reset recovery time (pipelined clock)                               |                       | 0.507  |       | 0.597  |       | ns   |  |
| Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>   | 0.236  |       | 0.278  |       | ns   |  |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>      |        | 0.835 |        | 0.982 | ns   |  |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>   | 0.271  |       | 0.319  |       | ns   |  |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>   | 0.061  |       | 0.071  |       | ns   |  |
| Write clock period                                                                    | T <sub>CCY</sub>      | 4      |       | 4      |       | ns   |  |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub> | 1.8    |       | 1.8    |       | ns   |  |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub> | 1.8    |       | 1.8    |       | ns   |  |
| Write block setup time                                                                | T <sub>BLKCSU</sub>   | 0.404  |       | 0.476  |       | ns   |  |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>   | 0.007  |       | 0.008  |       | ns   |  |
| Write input data setup time                                                           | T <sub>DINCSU</sub>   | 0.115  |       | 0.135  |       | ns   |  |
| Write input data hold time                                                            | T <sub>DINCHD</sub>   | 0.15   |       | 0.177  |       | ns   |  |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>  | 0.088  |       | 0.104  |       | ns   |  |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>  | 0.128  |       | 0.15   |       | ns   |  |
| Write enable setup time                                                               | T <sub>WECSU</sub>    | 0.397  |       | 0.467  |       | ns   |  |
| Write enable hold time                                                                | T <sub>WECHD</sub>    | -0.026 |       | -0.03  |       | ns   |  |
| Maximum frequency                                                                     | F <sub>MAX</sub>      |        | 250   |        | 250   | MHz  |  |



The following table lists the  $\mu$ SRAM in 256 × 4 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 241 • μSRAM (RAM256x4) in 256 × 4 Mode

|                                                                                       |                        |       | <b>-</b> 1 | _     | Std  |      |
|---------------------------------------------------------------------------------------|------------------------|-------|------------|-------|------|------|
| Parameter                                                                             | Symbol                 | Min   | Max        | Min   | Max  | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4     |            | 4     |      | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8   |            | 1.8   |      | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8   |            | 1.8   |      | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4     |            | 4     |      | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8   |            | 1.8   |      | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8   |            | 1.8   |      | ns   |
| Read access time with pipeline register                                               | т                      |       | 0.27       |       | 0.31 | ns   |
| Read access time without pipeline register                                            | -T <sub>CLK2Q</sub>    |       | 1.75       |       | 2.06 | ns   |
| Read address setup time in synchronous mode                                           | т                      | 0.301 |            | 0.354 |      | ns   |
| Read address setup time in asynchronous mode                                          | -T <sub>ADDRSU</sub>   | 1.931 |            | 2.272 |      | ns   |
| Read address hold time in synchronous mode                                            | т                      | 0.121 |            | 0.142 |      | ns   |
| Read address hold time in asynchronous mode                                           | _T <sub>ADDRHD</sub>   | -0.65 |            | -0.76 |      | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278 |            | 0.327 |      | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057 |            | 0.067 |      | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839 |            | 2.163 |      | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65 |            | -0.77 |      | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     |       | 2.09       |       | 2.46 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                |                        | -0.02 |            | -0.03 |      | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>    | 0.046 |            | 0.054 |      | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               |                        | 0.507 |            | 0.597 |      | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>    | 0.236 |            | 0.278 |      | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       |       | 0.83       |       | 0.98 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271 |            | 0.319 |      | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061 |            | 0.071 |      | ns   |
| Write clock period                                                                    | T <sub>CCY</sub>       | 4     |            | 4     |      | ns   |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub>  | 1.8   |            | 1.8   |      | ns   |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub>  | 1.8   |            | 1.8   |      | ns   |
| Write block setup time                                                                | T <sub>BLKCSU</sub>    | 0.404 |            | 0.476 |      | ns   |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>    | 0.007 |            | 0.008 |      | ns   |
| Write input data setup time                                                           | T <sub>DINCSU</sub>    | 0.101 |            | 0.118 |      | ns   |
| Write input data hold time                                                            | T <sub>DINCHD</sub>    | 0.137 |            | 0.161 |      | ns   |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>   | 0.088 |            | 0.104 |      | ns   |



Table 241 • µSRAM (RAM256x4) in 256 × 4 Mode (continued)

|                         |                      |       | -1 - |       | Std |      |
|-------------------------|----------------------|-------|------|-------|-----|------|
| Parameter               | Symbol               | Min   | Max  | Min   | Max | Unit |
| Write address hold time | T <sub>ADDRCHD</sub> | 0.245 |      | 0.288 |     | ns   |
| Write enable setup time | T <sub>WECSU</sub>   | 0.397 |      | 0.467 |     | ns   |
| Write enable hold time  | T <sub>WECHD</sub>   | -0.03 |      | -0.03 |     | ns   |
| Maximum frequency       | F <sub>MAX</sub>     |       | 250  |       | 250 | MHz  |

The following table lists the  $\mu$ SRAM in 512 × 2 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 242 • μSRAM (RAM512x2) in 512 × 2 Mode

|                                                                                       |                        | <b>-</b> 1 |      | -     | Std  |      |
|---------------------------------------------------------------------------------------|------------------------|------------|------|-------|------|------|
| Parameter                                                                             | Symbol                 | Min        | Max  | Min   | Max  | Unit |
| Read clock period                                                                     | T <sub>CY</sub>        | 4          |      | 4     |      | ns   |
| Read clock minimum pulse width high                                                   | T <sub>CLKMPWH</sub>   | 1.8        |      | 1.8   |      | ns   |
| Read clock minimum pulse width low                                                    | T <sub>CLKMPWL</sub>   | 1.8        |      | 1.8   |      | ns   |
| Read pipeline clock period                                                            | T <sub>PLCY</sub>      | 4          |      | 4     |      | ns   |
| Read pipeline clock minimum pulse width high                                          | T <sub>PLCLKMPWH</sub> | 1.8        |      | 1.8   |      | ns   |
| Read pipeline clock minimum pulse width low                                           | T <sub>PLCLKMPWL</sub> | 1.8        |      | 1.8   |      | ns   |
| Read access time with pipeline register                                               | _                      |            | 0.27 |       | 0.31 | ns   |
| Read access time without pipeline register                                            | -T <sub>CLK2Q</sub>    |            | 1.76 |       | 2.08 | ns   |
| Read address setup time in synchronous mode                                           | т                      | 0.301      |      | 0.354 |      | ns   |
| Read address setup time in asynchronous mode                                          | - T <sub>ADDRSU</sub>  | 1.96       |      | 2.306 |      | ns   |
| Read address hold time in synchronous mode                                            | т                      | 0.137      |      | 0.161 |      | ns   |
| Read address hold time in asynchronous mode                                           | - T <sub>ADDRHD</sub>  | -0.58      |      | -0.68 |      | ns   |
| Read enable setup time                                                                | T <sub>RDENSU</sub>    | 0.278      |      | 0.327 |      | ns   |
| Read enable hold time                                                                 | T <sub>RDENHD</sub>    | 0.057      |      | 0.067 |      | ns   |
| Read block select setup time                                                          | T <sub>BLKSU</sub>     | 1.839      |      | 2.163 |      | ns   |
| Read block select hold time                                                           | T <sub>BLKHD</sub>     | -0.65      |      | -0.77 |      | ns   |
| Read block select to out disable time (when pipelined register is disabled)           | T <sub>BLK2Q</sub>     |            | 2.14 |       | 2.52 | ns   |
| Read asynchronous reset removal time (pipelined clock)                                |                        | -0.02      |      | -0.03 |      | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                            | T <sub>RSTREM</sub>    | 0.046      |      | 0.054 |      | ns   |
| Read asynchronous reset recovery time (pipelined clock)                               |                        | 0.507      |      | 0.597 |      | ns   |
| Read asynchronous reset recovery time (non-pipelined clock)                           | T <sub>RSTREC</sub>    | 0.236      |      | 0.278 |      | ns   |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>       |            | 0.83 |       | 0.98 | ns   |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>    | 0.271      |      | 0.319 |      | ns   |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>    | 0.061      |      | 0.071 |      | ns   |



Table 242 • μSRAM (RAM512x2) in 512 × 2 Mode (continued)

|                       |                                                                                                                                                                                                                              | <b>-1</b>                                                                                                                                                                                                                                                                                                                                   | _                                                                                                                                                                                                                                                                      | Std                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                | Min                                                                                                                                                                                                                          | Max                                                                                                                                                                                                                                                                                                                                         | Min                                                                                                                                                                                                                                                                    | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| T <sub>CCY</sub>      | 4                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>CCLKMPWH</sub> | 1.8                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                             | 1.8                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>CCLKMPWL</sub> | 1.8                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                             | 1.8                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>BLKCSU</sub>   | 0.404                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.476                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>BLKCHD</sub>   | 0.007                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.008                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>DINCSU</sub>   | 0.101                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.118                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>DINCHD</sub>   | 0.137                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.161                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>ADDRCSU</sub>  | 0.088                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.104                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>ADDRCHD</sub>  | 0.247                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.29                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>WECSU</sub>    | 0.397                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | 0.467                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| T <sub>WECHD</sub>    | -0.03                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                             | -0.03                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| F <sub>MAX</sub>      |                                                                                                                                                                                                                              | 250                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                        | 250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                       | T <sub>CCY</sub> T <sub>CCLKMPWH</sub> T <sub>CCLKMPWL</sub> T <sub>BLKCSU</sub> T <sub>BLKCHD</sub> T <sub>DINCSU</sub> T <sub>DINCHD</sub> T <sub>ADDRCSU</sub> T <sub>ADDRCHD</sub> T <sub>WECSU</sub> T <sub>WECHD</sub> | Symbol         Min           TCCY         4           TCCLKMPWH         1.8           TCCLKMPWL         1.8           TBLKCSU         0.404           TBLKCHD         0.007           TDINCSU         0.101           TADDRCSU         0.088           TADDRCSU         0.247           TWECSU         0.397           TWECHD         -0.03 | T <sub>CCY</sub> 4  T <sub>CCLKMPWH</sub> 1.8  T <sub>CCLKMPWL</sub> 1.8  T <sub>BLKCSU</sub> 0.404  T <sub>BLKCHD</sub> 0.007  T <sub>DINCSU</sub> 0.101  T <sub>DINCHD</sub> 0.137  T <sub>ADDRCSU</sub> 0.088  T <sub>ADDRCHD</sub> 0.247  T <sub>WECHD</sub> -0.03 | Symbol         Min         Max         Min           TCCY         4         4           TCCLKMPWH         1.8         1.8           TCCLKMPWL         1.8         1.8           TBLKCSU         0.404         0.476           TBLKCHD         0.007         0.008           TDINCSU         0.101         0.118           TDINCHD         0.137         0.161           TADDRCSU         0.088         0.104           TADDRCHD         0.247         0.29           TWECSU         0.397         0.467           TWECHD         -0.03         -0.03 | Symbol         Min         Max         Min         Max           TCCY         4         4         4           TCCLKMPWH         1.8         1.8         1.8           TCCLKMPWL         1.8         1.8         1.8           TBLKCSU         0.404         0.476         0.476           TBLKCHD         0.007         0.008         0.008           TDINCSU         0.101         0.118         0.118           TDINCHD         0.137         0.161         0.104           TADDRCSU         0.088         0.104         0.29           TWECSU         0.397         0.467         0.467           TWECHD         -0.03         -0.03 |

The following table lists the  $\mu$ SRAM in 1024 × 1 mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 243 • μSRAM (RAM1024x1) in 1024 × 1 Mode

|                                                                             |                        |         | -1   | _     | Std  |      |
|-----------------------------------------------------------------------------|------------------------|---------|------|-------|------|------|
| Parameter                                                                   | Symbol                 | Min Max |      | Min   | Max  | Unit |
| Read clock period                                                           | T <sub>CY</sub>        | 4       |      | 4     |      | ns   |
| Read clock minimum pulse width high                                         | T <sub>CLKMPWH</sub>   | 1.8     |      | 1.8   |      | ns   |
| Read clock minimum pulse width low                                          | T <sub>CLKMPWL</sub>   | 1.8     |      | 1.8   |      | ns   |
| Read pipeline clock period                                                  | T <sub>PLCY</sub>      | 4       |      | 4     |      | ns   |
| Read pipeline clock minimum pulse width high                                | T <sub>PLCLKMPWH</sub> | 1.8     |      | 1.8   |      | ns   |
| Read pipeline clock minimum pulse width low                                 | T <sub>PLCLKMPWL</sub> | 1.8     |      | 1.8   |      | ns   |
| Read access time with pipeline register                                     | т                      |         | 0.27 |       | 0.31 | ns   |
| Read access time without pipeline register                                  | -T <sub>CLK2Q</sub>    |         | 1.78 |       | 2.1  | ns   |
| Read address setup time in synchronous mode                                 | т                      | 0.301   |      | 0.354 |      | ns   |
| Read address setup time in asynchronous mode                                | -T <sub>ADDRSU</sub>   | 1.978   |      | 2.327 |      | ns   |
| Read address hold time in synchronous mode                                  | _                      | 0.137   |      | 0.161 |      | ns   |
| Read address hold time in asynchronous mode                                 | -T <sub>ADDRHD</sub>   | -0.6    |      | -0.71 |      | ns   |
| Read enable setup time                                                      | T <sub>RDENSU</sub>    | 0.278   |      | 0.327 |      | ns   |
| Read enable hold time                                                       | T <sub>RDENHD</sub>    | 0.057   |      | 0.067 |      | ns   |
| Read block select setup time                                                | T <sub>BLKSU</sub>     | 1.839   |      | 2.163 |      | ns   |
| Read block select hold time                                                 | T <sub>BLKHD</sub>     | -0.65   |      | -0.77 |      | ns   |
| Read block select to out disable time (when pipelined register is disabled) | T <sub>BLK2Q</sub>     |         | 2.16 |       | 2.54 | ns   |
| Read asynchronous reset removal time (pipelined clock)                      | _                      | -0.02   |      | -0.03 |      | ns   |
| Read asynchronous reset removal time (non-pipelined clock)                  | -T <sub>RSTREM</sub>   | 0.046   |      | 0.054 |      | ns   |



Table 243 • μSRAM (RAM1024x1) in 1024 × 1 Mode (continued)

|                                                                                       |                       | <b>-</b> 1 |      |       | -Std |           |
|---------------------------------------------------------------------------------------|-----------------------|------------|------|-------|------|-----------|
| Parameter                                                                             | Symbol                | Min        | Max  | Min   | Max  | _<br>Unit |
| Read asynchronous reset recovery time (pipelined clock)                               | т                     | 0.507      |      | 0.597 |      | ns        |
| Read asynchronous reset recovery time (non-pipelined clock)                           | -T <sub>RSTREC</sub>  | 0.236      |      | 0.278 |      | ns        |
| Read asynchronous reset to output propagation delay (with pipelined register enabled) | T <sub>R2Q</sub>      |            | 0.83 |       | 0.98 | ns        |
| Read synchronous reset setup time                                                     | T <sub>SRSTSU</sub>   | 0.271      |      | 0.319 |      | ns        |
| Read synchronous reset hold time                                                      | T <sub>SRSTHD</sub>   | 0.061      |      | 0.071 |      | ns        |
| Write clock period                                                                    | T <sub>CCY</sub>      | 4          |      | 4     |      | ns        |
| Write clock minimum pulse width high                                                  | T <sub>CCLKMPWH</sub> | 1.8        |      | 1.8   |      | ns        |
| Write clock minimum pulse width low                                                   | T <sub>CCLKMPWL</sub> | 1.8        |      | 1.8   |      | ns        |
| Write block setup time                                                                | T <sub>BLKCSU</sub>   | 0.404      |      | 0.476 |      | ns        |
| Write block hold time                                                                 | T <sub>BLKCHD</sub>   | 0.007      |      | 0.008 |      | ns        |
| Write input data setup time                                                           | T <sub>DINCSU</sub>   | 0.003      |      | 0.004 |      | ns        |
| Write input data hold time                                                            | T <sub>DINCHD</sub>   | 0.137      |      | 0.161 |      | ns        |
| Write address setup time                                                              | T <sub>ADDRCSU</sub>  | 0.088      |      | 0.104 |      | ns        |
| Write address hold time                                                               | T <sub>ADDRCHD</sub>  | 0.247      |      | 0.29  |      | ns        |
| Write enable setup time                                                               | T <sub>WECSU</sub>    | 0.397      |      | 0.467 |      | ns        |
| Write enable hold time                                                                | T <sub>WECHD</sub>    | -0.03      |      | -0.03 |      | ns        |
| Maximum frequency                                                                     | F <sub>MAX</sub>      |            | 250  |       | 250  | MHz       |

# 2.3.13 Programming Times

The following tables list the programming times in typical conditions when  $T_J$  = 25 °C,  $V_{DD}$  = 1.2 V. External SPI flash part# AT25DF641-s3H is used during this measurement.

Table 244 • JTAG Programming (Fabric Only)

| M2S/M2GL |                  |         |        |      |
|----------|------------------|---------|--------|------|
| Device   | Image size Bytes | Program | Verify | Unit |
| 005      | 302672           | 22      | 10     | Sec  |
| 010      | 568784           | 28      | 18     | Sec  |
| 025      | 1223504          | 51      | 26     | Sec  |
| 050      | 2424832          | 66      | 54     | Sec  |
| 060      | 2418896          | 77      | 54     | Sec  |
| 090      | 3645968          | 113     | 126    | Sec  |
| 150      | 6139184          | 155     | 193    | Sec  |



Table 245 • JTAG Programming (eNVM Only)

| M2S/M2GL |                  | _       |        |      |
|----------|------------------|---------|--------|------|
| Device   | Image size Bytes | Program | Verify | Unit |
| 005      | 137536           | 39      | 4      | Sec  |
| 010      | 274816           | 78      | 9      | Sec  |
| 025      | 274816           | 78      | 9      | Sec  |
| 050      | 278528           | 84      | 8      | Sec  |
| 060      | 268480           | 76      | 8      | Sec  |
| 090      | 544496           | 154     | 15     | Sec  |
| 150      | 544496           | 155     | 15     | Sec  |

Table 246 • JTAG Programming (Fabric and eNVM)

| M2S/M2GL |                  |         |        |      |
|----------|------------------|---------|--------|------|
| Device   | Image size Bytes | Program | Verify | Unit |
| 005      | 439296           | 59      | 11     | Sec  |
| 010      | 842688           | 107     | 20     | Sec  |
| 025      | 1497408          | 120     | 35     | Sec  |
| 050      | 2695168          | 162     | 59     | Sec  |
| 060      | 2686464          | 158     | 70     | Sec  |
| 090      | 4190208          | 266     | 147    | Sec  |
| 150      | 6682768          | 316     | 231    | Sec  |

Table 247 • 2 Step IAP Programming (Fabric Only)

| M2S/M2GL | Inches dies Button | A 41. a 41. a . 4 . | D       | \/: <b>-</b> :- | 11!4 |
|----------|--------------------|---------------------|---------|-----------------|------|
| Device   | Image size Bytes   | Authenticate        | Program | Verify          | Unit |
| 005      | 302672             | 4                   | 17      | 6               | Sec  |
| 010      | 568784             | 7                   | 23      | 12              | Sec  |
| 025      | 1223504            | 14                  | 33      | 23              | Sec  |
| 050      | 2424832            | 29                  | 52      | 40              | Sec  |
| 060      | 2418896            | 39                  | 61      | 50              | Sec  |
| 090      | 3645968            | 60                  | 84      | 73              | Sec  |
| 150      | 6139184            | 100                 | 132     | 120             | Sec  |



Table 248 • 2 Step IAP Programming (eNVM Only)

| M2S/M2GL<br>Device | Image size Bytes | Authenticate | Program | Verify | Unit |
|--------------------|------------------|--------------|---------|--------|------|
| 005                | 137536           | 2            | 37      | 5      | Sec  |
| 010                | 274816           | 4            | 76      | 11     | Sec  |
| 025                | 274816           | 4            | 78      | 10     | Sec  |
| 050                | 278528           | 3            | 85      | 9      | Sec  |
| 060                | 268480           | 5            | 76      | 22     | Sec  |
| 090                | 544496           | 10           | 152     | 43     | Sec  |
| 150                | 544496           | 10           | 153     | 44     | Sec  |

Table 249 • 2 Step IAP Programming (Fabric and eNVM)

| M2S/M2GL |                  |              |         |        |      |
|----------|------------------|--------------|---------|--------|------|
| Device   | Image size Bytes | Authenticate | Program | Verify | Unit |
| 005      | 439296           | 6            | 56      | 11     | Sec  |
| 010      | 842688           | 11           | 100     | 21     | Sec  |
| 025      | 1497408          | 19           | 113     | 32     | Sec  |
| 050      | 2695168          | 32           | 136     | 48     | Sec  |
| 060      | 2686464          | 43           | 137     | 70     | Sec  |
| 090      | 4190208          | 68           | 236     | 115    | Sec  |
| 150      | 6682768          | 109          | 286     | 162    | Sec  |

Table 250 • SmartFusion2 Cortex-M3 ISP Programming (Fabric Only)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 302672              | 6            | 19      | 8      | Sec  |
| 010                | 568784              | 10           | 26      | 14     | Sec  |
| 025                | 1223504             | 21           | 39      | 29     | Sec  |
| 050                | 2424832             | 39           | 60      | 50     | Sec  |
| 060                | 2418896             | 44           | 65      | 54     | Sec  |
| 090                | 3645968             | 66           | 90      | 79     | Sec  |
| 150                | 6139184             | 108          | 140     | 128    | Sec  |

Table 251 • SmartFusion2 Cortex-M3 ISP Programming (eNVM Only)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 137536              | 3            | 42      | 4      | Sec  |
| 010                | 274816              | 4            | 82      | 7      | Sec  |
| 025                | 274816              | 4            | 82      | 8      | Sec  |
| 050                | 278528              | 4            | 80      | 8      | Sec  |
| 060                | 268480              | 6            | 80      | 8      | Sec  |
| 090                | 544496              | 10           | 157     | 15     | Sec  |



Table 251 • SmartFusion2 Cortex-M3 ISP Programming (eNVM Only) (continued)

| M2S/M2GL<br>Device | lmage size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 150                | 544496              | 10           | 158     | 15     | Sec  |

Table 252 • SmartFusion2 Cortex-M3 ISP Programming (Fabric and eNVM)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 439296              | 9            | 61      | 11     | Sec  |
| 010                | 842688              | 15           | 107     | 21     | Sec  |
| 025                | 1497408             | 26           | 121     | 35     | Sec  |
| 050                | 2695168             | 43           | 141     | 55     | Sec  |
| 060                | 2686464             | 48           | 143     | 60     | Sec  |
| 090                | 4190208             | 75           | 244     | 91     | Sec  |
| 150                | 6682768             | 117          | 296     | 141    | Sec  |

Table 253 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (Fabric Only)

| M2S/M2GL | Auto<br>Programming | Auto Update   | Programming Recovery |      |
|----------|---------------------|---------------|----------------------|------|
| Device   | 100 kHz             | 25 MHz        | 12.5 MHz             | Unit |
| 005      | 47                  | 27            | 28                   | Sec  |
| 010      | 77                  | 35            | 35                   | Sec  |
| 025      | 150                 | 42            | 41                   | Sec  |
| 050      | 33 <sup>1</sup>     | Not Supported | Not Supported        | Sec  |
| 060      | 291                 | 83            | 82                   | Sec  |
| 090      | 427                 | 109           | 108                  | Sec  |
| 150      | 708                 | 157           | 160                  | Sec  |

Auto Programming in 050 device is done through SC\_SPI, and SPI CLK is set to 6.25 MHz.

Table 254 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (eNVM Only)

| M2S/M2GL | Auto<br>Programming | Auto Update   | Programming Recovery |      |
|----------|---------------------|---------------|----------------------|------|
| Device   | 100 kHz             | 25 MHz        | 12.5 MHz             | Unit |
| 005      | 41                  | 48            | 49                   | Sec  |
| 010      | 86                  | 87            | 87                   | Sec  |
| 025      | 87                  | 85            | 86                   | Sec  |
| 050      | 85                  | Not Supported | Not Supported        | Sec  |
| 060      | 78                  | 86            | 86                   | Sec  |
| 090      | 154                 | 162           | 162                  | Sec  |
|          |                     |               |                      |      |



Table 254 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (eNVM Only) (continued)

| M2S/M2GL | Auto<br>Programming Auto Update |        | Programming<br>Recovery |      |
|----------|---------------------------------|--------|-------------------------|------|
| Device   | 100 kHz                         | 25 MHz | 12.5 MHz                | Unit |
| 150      | 161                             | 161    | 161                     | Sec  |

Table 255 • Programming Times with 100 kHz, 25 MHz, and 12.5 MHz SPI Clock Rates (Fabric and eNVM)

| M2S/M2GL | Auto<br>Programming | Auto Update   | Programming<br>Recovery |      |
|----------|---------------------|---------------|-------------------------|------|
| Device   | 100 kHz             | 25 MHz        | 12.5 MHz                | Unit |
| 005      | 47                  | 27            | 28                      | Sec  |
| 010      | 77                  | 35            | 35                      | Sec  |
| 025      | 150                 | 42            | 41                      | Sec  |
| 050      | 33 <sup>1</sup>     | Not Supported | Not Supported           | Sec  |
| 060      | 291                 | 83            | 82                      | Sec  |
| 090      | 427                 | 109           | 108                     | Sec  |
| 150      | 708                 | 157           | 160                     | Sec  |
| 005      | 41                  | 48            | 49                      | Sec  |
| 010      | 86                  | 87            | 87                      | Sec  |
| 025      | 87                  | 85            | 86                      | Sec  |
| 050      | 85                  | Not Supported | Not Supported           | Sec  |
| 060      | 78                  | 86            | 86                      | Sec  |
| 090      | 154                 | 162           | 162                     | Sec  |
| 150      | 161                 | 161           | 161                     | Sec  |
| 005      | 87                  | 67            | 66                      | Sec  |
| 010      | 161                 | 113           | 113                     | Sec  |
| 025      | 229                 | 120           | 121                     | Sec  |
| 050      | 112                 | Not Supported | Not Supported           | Sec  |
| 060      | 368                 | 161           | 158                     | Sec  |
| 090      | 582                 | 261           | 260                     | Sec  |
| 150      | 867                 | 309           | 310                     | Sec  |

Auto Programming in 050 device is done through SC\_SPI, and SPI CLK is set to 6.25 MHz.



The following table lists the programming times in worst-case conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V. External SPI flash part# AT25DF641-s3H is used during this measurement.

Table 256 • JTAG Programming (Fabric Only)

| M2S/M2GL Device | Image size<br>Bytes | Program | Verify | Unit |
|-----------------|---------------------|---------|--------|------|
| 005             | 302672              | 44      | 10     | Sec  |
| 010             | 568784              | 50      | 18     | Sec  |
| 025             | 1223504             | 73      | 26     | Sec  |
| 050             | 2424832             | 88      | 54     | Sec  |
| 060             | 2418896             | 99      | 54     | Sec  |
| 090             | 3645968             | 135     | 126    | Sec  |
| 150             | 6139184             | 177     | 193    | Sec  |

Table 257 • JTAG Programming (eNVM Only)

|                 | Image size |         |        |      |
|-----------------|------------|---------|--------|------|
| M2S/M2GL Device | Bytes      | Program | Verify | Unit |
| 005             | 137536     | 61      | 4      | Sec  |
| 010             | 274816     | 100     | 9      | Sec  |
| 025             | 274816     | 100     | 9      | Sec  |
| 050             | 2,78,528   | 106     | 8      | Sec  |
| 060             | 268480     | 98      | 8      | Sec  |
| 090             | 544496     | 176     | 15     | Sec  |
| 150             | 544496     | 177     | 15     | Sec  |

Table 258 • JTAG Programming (Fabric and eNVM)

|                 | Image size |         |        |      |
|-----------------|------------|---------|--------|------|
| M2S/M2GL Device | Bytes      | Program | Verify | Unit |
| 005             | 439296     | 71      | 11     | Sec  |
| 010             | 842688     | 129     | 20     | Sec  |
| 025             | 1497408    | 142     | 35     | Sec  |
| 050             | 2695168    | 184     | 59     | Sec  |
| 060             | 2686464    | 180     | 70     | Sec  |
| 090             | 4190208    | 288     | 147    | Sec  |
| 150             | 6682768    | 338     | 231    | Sec  |



Table 259 • 2 Step IAP Programming (Fabric Only)

|                 | Image size |              |         |        |      |
|-----------------|------------|--------------|---------|--------|------|
| M2S/M2GL Device | •          | Authenticate | Program | Verify | Unit |
| 005             | 302672     | 4            | 39      | 6      | Sec  |
| 010             | 568784     | 7            | 45      | 12     | Sec  |
| 025             | 1223504    | 14           | 55      | 23     | Sec  |
| 050             | 2424832    | 29           | 74      | 40     | Sec  |
| 060             | 2418896    | 39           | 83      | 50     | Sec  |
| 090             | 3645968    | 60           | 106     | 73     | Sec  |
| 150             | 6139184    | 100          | 154     | 120    | Sec  |

Table 260 • 2 Step IAP Programming (eNVM Only)

| M2S/M2CL Device | Image size | Authorticata | <b>Висаном</b> | Vorific | l loi4 |
|-----------------|------------|--------------|----------------|---------|--------|
| M2S/M2GL Device | bytes      | Authenticate | Program        | verily  | Unit   |
| 005             | 137536     | 2            | 59             | 5       | Sec    |
| 010             | 274816     | 4            | 98             | 11      | Sec    |
| 025             | 274816     | 4            | 100            | 10      | Sec    |
| 050             | 2,78,528   | 3            | 107            | 9       | Sec    |
| 060             | 268480     | 5            | 98             | 22      | Sec    |
| 090             | 544496     | 10           | 174            | 43      | Sec    |
| 150             | 544496     | 10           | 175            | 44      | Sec    |

Table 261 • 2 Step IAP Programming (Fabric and eNVM)

| M2S/M2GL Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|-----------------|---------------------|--------------|---------|--------|------|
| 005             | 439296              | 6            | 78      | 11     | Sec  |
| 010             | 842688              | 11           | 122     | 21     | Sec  |
| 025             | 1497408             | 19           | 135     | 32     | Sec  |
| 050             | 2695168             | 32           | 158     | 48     | Sec  |
| 060             | 2686464             | 43           | 159     | 70     | Sec  |
| 090             | 4190208             | 68           | 258     | 115    | Sec  |
| 150             | 6682768             | 109          | 308     | 162    | Sec  |



Table 262 • SmartFusion2 Cortex-M3 ISP Programming (Fabric Only)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 302672              | 6            | 41      | 8      | Sec  |
| 010                | 568784              | 10           | 48      | 14     | Sec  |
| 025                | 1223504             | 21           | 61      | 29     | Sec  |
| 050                | 2424832             | 39           | 82      | 50     | Sec  |
| 060                | 2418896             | 44           | 87      | 54     | Sec  |
| 090                | 3645968             | 66           | 112     | 79     | Sec  |
| 150                | 6139184             | 108          | 162     | 128    | Sec  |

Table 263 • SmartFusion2 Cortex-M3 ISP Programming (eNVM Only)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 137536              | 3            | 64      | 4      | Sec  |
| 010                | 274816              | 4            | 104     | 7      | Sec  |
| 025                | 274816              | 4            | 104     | 8      | Sec  |
| 050                | 2,78,528            | 4            | 102     | 8      | Sec  |
| 060                | 268480              | 6            | 102     | 8      | Sec  |
| 090                | 544496              | 10           | 179     | 15     | Sec  |
| 150                | 544496              | 10           | 180     | 15     | Sec  |

Table 264 • SmartFusion2 Cortex-M3 ISP Programming (Fabric and eNVM)

| M2S/M2GL<br>Device | Image size<br>Bytes | Authenticate | Program | Verify | Unit |
|--------------------|---------------------|--------------|---------|--------|------|
| 005                | 439296              | 9            | 83      | 11     | Sec  |
| 010                | 842688              | 15           | 129     | 21     | Sec  |
| 025                | 1497408             | 26           | 143     | 35     | Sec  |
| 050                | 2695168             | 43           | 163     | 55     | Sec  |
| 060                | 2686464             | 48           | 165     | 60     | Sec  |
| 090                | 4190208             | 75           | 266     | 91     | Sec  |
| 150                | 6682768             | 117          | 318     | 141    | Sec  |



Table 265 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric Only)

|                 | Auto Programming | Auto Update   | Programming Recovery |      |
|-----------------|------------------|---------------|----------------------|------|
| M2S/M2GL Device | 100 kHz          | 25 MHz        | 12.5 MHz             | Unit |
| 005             | 69               | 49            | 50                   | Sec  |
| 010             | 99               | 57            | 57                   | Sec  |
| 025             | 150              | 64            | 63                   | Sec  |
| 050             | 55 <sup>1</sup>  | Not Supported | Not Supported        | Sec  |
| 060             | 313              | 105           | 104                  | Sec  |
| 090             | 449              | 131           | 130                  | Sec  |
| 150             | 730              | 179           | 183                  | Sec  |

<sup>1.</sup> Auto programming in 050 device is done through SC\_SPI, and SPI CLK is set to 6.25 MHz.

Table 266 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (eNVM Only)

|                 | <b>Auto Programming</b> | Auto Update   | Programming Recovery |      |
|-----------------|-------------------------|---------------|----------------------|------|
| M2S/M2GL Device | 100 kHz                 | 25 MHz        | 12.5 MHz             | Unit |
| 005             | 63                      | 70            | 71                   | Sec  |
| 010             | 108                     | 109           | 109                  | Sec  |
| 025             | 109                     | 107           | 108                  | Sec  |
| 050             | 107                     | Not Supported | Not Supported        | Sec  |
| 060             | 100                     | 108           | 108                  | Sec  |
| 090             | 176                     | 184           | 184                  | Sec  |
| 150             | 183                     | 183           | 183                  | Sec  |

Table 267 • Programming Times with 100 kHz, 25 MHz. and 12.5 MHz SPI Clock Rates (Fabric and eNVM)

|                 | <b>Auto Programming</b> | Auto Update   | Programming Recovery |      |
|-----------------|-------------------------|---------------|----------------------|------|
| M2S/M2GL Device | 100 kHz                 | 25 MHz        | 12.5 MHz             | Unit |
| 005             | 109                     | 89            | 88                   | Sec  |
| 010             | 183                     | 135           | 135                  | Sec  |
| 025             | 251                     | 142           | 143                  | Sec  |
| 050             | 134                     | Not Supported | Not Supported        | Sec  |
| 060             | 390                     | 183           | 180                  | Sec  |
| 090             | 604                     | 283           | 282                  | Sec  |
| 150             | 889                     | 331           | 332                  | Sec  |



### 2.3.14 Math Block Timing Characteristics

The fundamental building block in any digital signal processing algorithm is the multiply-accumulate function. Each IGLOO2 and SmartFusion2 SoC math block supports  $18\times18$  signed multiplication, dot product, and built-in addition, subtraction, and accumulation units to combine multiplication results efficiently. The following table lists the math blocks with all registers used in worst commercial-case conditions when  $T_J = 85$  °C,  $V_{DD} = 1.14$  V.

Table 268 · Math Blocks with all Registers Used

|                                     |                        | <b>–1</b> |       | -8     | itd   |      |
|-------------------------------------|------------------------|-----------|-------|--------|-------|------|
| Parameter                           | Symbol                 | Min       | Max   | Min    | Max   | Unit |
| Input, control register setup time  | T <sub>MISU</sub>      | 0.149     |       | 0.176  |       | ns   |
| Input, control register hold time   | T <sub>MIHD</sub>      | 1.68      |       | 1.976  |       | ns   |
| CDIN input setup time               | T <sub>MOCDINSU</sub>  | 0.185     |       | 0.218  |       | ns   |
| CDIN input hold time                | T <sub>MOCDINHD</sub>  | 0.08      |       | 0.094  |       | ns   |
| Synchronous reset/enable setup time | T <sub>MSRSTENSU</sub> | -0.419    |       | -0.493 |       | ns   |
| Synchronous reset/enable hold time  | T <sub>MSRSTENHD</sub> | 0.011     |       | 0.013  |       | ns   |
| Asynchronous reset removal time     | T <sub>MARSTREM</sub>  | 0         |       | 0      |       | ns   |
| Asynchronous reset recovery time    | T <sub>MARSTREC</sub>  | 0.088     |       | 0.104  |       | ns   |
| Output register clock to out delay  | T <sub>MOCQ</sub>      |           | 0.232 |        | 0.273 | ns   |
| CLK minimum period                  | T <sub>MCLKMP</sub>    | 2.245     |       | 2.641  |       | ns   |

The following table lists the math blocks with input bypassed and output registers used in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 269 • Math Block with Input Bypassed and Output Registers Used

|                                     |                        | _      | 1     | <b>-</b> S | td    |      |
|-------------------------------------|------------------------|--------|-------|------------|-------|------|
| Parameter                           | Symbol                 | Min    | Max   | Min        | Max   | Unit |
| Output register setup time          | T <sub>MOSU</sub>      | 2.294  |       | 2.699      |       | ns   |
| Output register hold time           | T <sub>MOHD</sub>      | 1.68   |       | 1.976      |       | ns   |
| CDIN input setup time               | T <sub>MOCDINSU</sub>  | 0.115  |       | 0.136      |       | ns   |
| CDIN input hold time                | T <sub>MOCDINHD</sub>  | -0.444 |       | -0.522     |       | ns   |
| Synchronous reset/enable setup time | T <sub>MSRSTENSU</sub> | -0.419 |       | -0.493     |       | ns   |
| Synchronous reset/enable hold time  | T <sub>MSRSTENHD</sub> | 0.011  |       | 0.013      |       | ns   |
| Asynchronous reset removal time     | T <sub>MARSTREM</sub>  | 0      |       | 0          |       | ns   |
| Asynchronous reset recovery time    | T <sub>MARSTREC</sub>  | 0.014  |       | 0.017      |       | ns   |
| Output register clock to out delay  | T <sub>MOCQ</sub>      |        | 0.232 |            | 0.273 | ns   |
| CLK minimum period                  | T <sub>MCLKMP</sub>    | 2.179  |       | 2.563      |       | ns   |



The following table lists the math blocks with input register used and output in bypass mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 270 • Math Block with Input Register Used and Output in Bypass Mode

|                                      |                        | -1     |       | -Std   |       |      |
|--------------------------------------|------------------------|--------|-------|--------|-------|------|
| Parameter                            | Symbol                 | Min    | Max   | Min    | Max   | Unit |
| Input register setup time            | T <sub>MISU</sub>      | 0.149  |       | 0.176  |       | ns   |
| Input register hold time             | T <sub>MIHD</sub>      | 0.185  |       | 0.218  |       | ns   |
| Synchronous reset/enable setup time  | T <sub>MSRSTENSU</sub> | 0.08   |       | 0.094  |       | ns   |
| Synchronous reset/enable hold time   | T <sub>MSRSTENHD</sub> | -0.012 |       | -0.014 |       | ns   |
| Asynchronous reset removal time      | T <sub>MARSTREM</sub>  | -0.005 |       | -0.005 |       | ns   |
| Asynchronous reset recovery time     | T <sub>MARSTREC</sub>  | 0.088  |       | 0.104  |       | ns   |
| Input register clock to output delay | T <sub>MICQ</sub>      |        | 2.52  |        | 2.964 | ns   |
| CDIN to output delay                 | T <sub>MCDIN2Q</sub>   | •      | 1.951 |        | 2.295 | ns   |

The following table lists the math blocks with input and output in bypass mode in worst commercial-case conditions when  $T_J$  = 85 °C,  $V_{DD}$  = 1.14 V.

Table 271 • Math Block with Input and Output in Bypass Mode

|                       |                      | <b>-1</b> | -Std  |      |
|-----------------------|----------------------|-----------|-------|------|
| Parameter             | Symbol               | Max       | Max   | Unit |
| Input to output delay | T <sub>MIQ</sub>     | 2.568     | 3.022 | ns   |
| CDIN to output delay  | T <sub>MCDIN2Q</sub> | 1.951     | 2.295 | ns   |

# 2.3.15 Embedded NVM (eNVM) Characteristics

The following table lists the eNVM read performance in worst-case conditions when  $V_{DD}$  = 1.14 V,  $V_{PPNVM}$  =  $V_{PP}$  = 2.375 V.

Table 272 • eNVM Read Performance

|                      |                             | Operating Temperature Range |          |           |          |         |       |      |
|----------------------|-----------------------------|-----------------------------|----------|-----------|----------|---------|-------|------|
| Symbol               | Description                 | -1                          | -Std     | -1        | -Std     | -1      | -Std  | Unit |
| T <sub>J</sub>       | Junction temperature range  | −55 °C to                   | o 125 °C | –40 °C to | o 100 °C | 0 °C to | 85 °C | °C   |
| F <sub>MAXREAD</sub> | eNVM maximum read frequency | 25                          | 25       | 25        | 25       | 25      | 25    | MHz  |

The following table lists the eNVM page programming in worst-case conditions when  $V_{DD}$  = 1.14 V,  $V_{PPNVM}$  =  $V_{PP}$  = 2.375 V.

Table 273 • eNVM Page Programming

|                      |                            | Operating Temperature Range |        |           |        |           |      |      |
|----------------------|----------------------------|-----------------------------|--------|-----------|--------|-----------|------|------|
| Symbol               | Description                | <b>-1</b>                   | -Std   | <b>-1</b> | -Std   | -1        | -Std | Unit |
| T <sub>J</sub>       | Junction temperature range | –55 °C to                   | 125 °C | –40 °C to | 100 °C | 0 °C to 8 | 5 °C | °C   |
| T <sub>PAGEPGM</sub> | eNVM page programming time | 40                          | 40     | 40        | 40     | 40        | 40   | ms   |



### 2.3.16 **SRAM PUF**

For more details on static random-access memory (SRAM) physical unclonable functions (PUF) services, see *AC434: Using SRAM PUF System Service in SmartFusion2 Application Note*.

The following table lists the SRAM PUF in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 274 • SRAM PUF

|                          | PU     | JF Off | Off PUF On |        |      |  |
|--------------------------|--------|--------|------------|--------|------|--|
| Service                  | Тур    | Max    | Тур        | Max    | Unit |  |
| Create activation code   | 709.1  | 746.4  | 754.4      | 762.5  | ms   |  |
| Delete activation code   | 1329.3 | 1399.3 | 1414.1     | 1429.3 | ms   |  |
| Create intrinsic keycode | 656.6  | 691.1  | 698.5      | 706.0  | ms   |  |
| Create extrinsic keycode | 656.6  | 691.1  | 698.5      | 706.0  | ms   |  |
| Get number of keys       | 1.3    | 1.4    | 1.4        | 1.4    | ms   |  |
| Export (Kc0, Kc1)        | 998.0  | 1050.5 | 1061.7     | 1073.1 | ms   |  |
| Export 2 keycodes        | 2020.2 | 2126.5 | 2149.2     | 2172.3 | ms   |  |
| Export 4 keycodes        | 3065.7 | 3227.0 | 3261.3     | 3296.4 | ms   |  |
| Export 8 keycodes        | 5101.0 | 5369.5 | 5426.6     | 5485.0 | ms   |  |
| Export 16 keycodes       | 9212.1 | 9697.0 | 9800.1     | 9905.5 | ms   |  |
| Import (Kc0, Kc1)        | 39.7   | 41.8   | 42.2       | 42.7   | ms   |  |
| Import 2 keycodes        | 50.1   | 52.7   | 53.3       | 53.9   | ms   |  |
| Import 4 keycodes        | 60.6   | 63.8   | 64.5       | 65.2   | ms   |  |
| Import 8 keycodes        | 80.9   | 85.1   | 86.1       | 87.0   | ms   |  |
| Import 16 keycodes       | 123.8  | 130.4  | 131.7      | 133.2  | ms   |  |
| Delete keycode           | 552.5  | 581.6  | 587.8      | 594.1  | ms   |  |
| Fetch key                | 31.4   | 33.0   | 33.4       | 33.7   | ms   |  |
| Fetch ecc key            | 20.0   | 21.1   | 21.3       | 21.5   | ms   |  |
| Get seed                 | 2.0    | 2.1    | 2.2        | 2.2    | ms   |  |



# 2.3.17 Non-Deterministic Random Bit Generator (NRBG) Characteristics

For more information about NRBG, see AC407: Using NRBG Services in SmartFusion2 and IGLOO2 Devices Application Note. The following table lists the NRBG in worst-case industrial conditions when  $T_J = 100$  °C,  $V_{DD} = 1.14$  V.

Table 275 • Non-Deterministic Random Bit Generator (NRBG)

|                                  |                                        |      | Conditions               |                     |  |
|----------------------------------|----------------------------------------|------|--------------------------|---------------------|--|
| Service                          | Timing                                 | Unit | Prediction<br>Resistance | Additional<br>Input |  |
| Instantiate                      | 85                                     | ms   | OFF                      | Х                   |  |
| Generate                         | 4.5 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 0                   |  |
| (after Instantiate) <sup>1</sup> | 6.0 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 64                  |  |
|                                  | 7.0 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 128                 |  |
| Generate<br>(after Instantiate)  | 47                                     | ms   | ON                       | X                   |  |
| Generate                         | 0.5 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 0                   |  |
| (subsequent) <sup>1</sup>        | 2.0 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 64                  |  |
|                                  | 3.0 ms + (6.25 us/byte x No. of Bytes) |      | OFF                      | 128                 |  |
| Generate (subsequent)            | 43                                     | ms   | ON                       | X                   |  |
| Reseed                           | 40                                     | ms   |                          |                     |  |
| Uninstantiate                    | 0.16                                   | ms   |                          |                     |  |
| Reset                            | 0.10                                   | ms   |                          |                     |  |
| Self test                        | 20                                     | ms   | First time after         | er power-up         |  |
|                                  | 6                                      | ms   | Subsequent               |                     |  |

<sup>1.</sup> If PUF OFF, generate will incur additional PUF delay time for consecutive service calls.

### 2.3.18 Cryptographic Block Characteristics

For more information about cryptographic block and associated services, see AC410: Using AES System Services in SmartFusion2 and IGLOO2 Devices Application Note and AC432: Using SHA-256 System Services in SmartFusion2 and IGLOO2 Devices Application Note.

The following table lists the cryptographic block characteristics in worst-case industrial conditions when  $T_J = 100$  °C,  $V_{DD} = 1.14$  V.

Table 276 · Cryptographic Block Characteristics

| Service                                          | Conditions                              | Timing | Unit |
|--------------------------------------------------|-----------------------------------------|--------|------|
| Any service                                      | First certificate check penalty at boot | 11.5   | ms   |
| AES128/256<br>(encoding-/-decoding) <sup>1</sup> | 100 blocks up to 64k blocks             | 700    | kbps |



Table 276 • Cryptographic Block Characteristics (continued)

| Conditions | Timing                                                                                            | Unit                                                                                                                                                                                                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 512 bits   | 540                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 1024 bits  | 780                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 2048 bits  | 950                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 24 kbits   | 1140                                                                                              | kbps                                                                                                                                                                                                                                                                                                 |
| 512 bytes  | 820                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 1024 bytes | 890                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 2048 bytes | 930                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
| 24 kbytes  | 980                                                                                               | kbps                                                                                                                                                                                                                                                                                                 |
|            | 1.8                                                                                               | ms                                                                                                                                                                                                                                                                                                   |
| PUF = OFF  | 25                                                                                                | ms                                                                                                                                                                                                                                                                                                   |
| PUF = ON   | 7                                                                                                 | ms                                                                                                                                                                                                                                                                                                   |
|            | 590                                                                                               | ms                                                                                                                                                                                                                                                                                                   |
|            | 8                                                                                                 | ms                                                                                                                                                                                                                                                                                                   |
|            | 512 bits  1024 bits  2048 bits  24 kbits  512 bytes  1024 bytes  2048 bytes  24 kbytes  PUF = OFF | 512 bits       540         1024 bits       780         2048 bits       950         24 kbits       1140         512 bytes       820         1024 bytes       890         2048 bytes       930         24 kbytes       980         1.8         PUF = OFF       25         PUF = ON       7         590 |

<sup>1.</sup> Using cypher block chaining (CBC) mode.

### 2.3.19 Crystal Oscillator

The following table describes the electrical characteristics of the crystal oscillator in the IGLOO2 FPGA and SmartFusion2 SoC FPGAs.

Table 277 • Electrical Characteristics of the Crystal Oscillator – High Gain Mode (20 MHz)

| Parameter                                   | Symbol     | Min                 | Тур   | Max                 | Unit | Condition                                |
|---------------------------------------------|------------|---------------------|-------|---------------------|------|------------------------------------------|
| Operating frequency                         | FXTAL      |                     | 20    |                     | MHz  |                                          |
| Accuracy                                    | ACCXTAL    |                     |       | 0.0047              | %    | 005, 010, 025, 050, 060, and 090 devices |
|                                             |            |                     |       | 0.0058              | %    | 150 devices                              |
| Output duty cycle                           | CYCXTAL    |                     | 49–51 | 47–53               | %    |                                          |
| Output period jitter (peak to peak)         | JITPERXTAL |                     | 200   | 300                 | ps   |                                          |
| Output cycle to cycle jitter (peak to peak) | JITCYCXTAL |                     | 200   | 300                 | ps   | 010, 025, 050, and 060<br>devices        |
|                                             |            |                     | 250   | 410                 | ps   | 150 devices                              |
|                                             |            |                     | 250   | 550                 | ps   | 005 and 090 devices                      |
| Operating current                           | IDYNXTAL   |                     | 1.5   |                     | mA   | 010, 050, and 060<br>devices             |
|                                             |            |                     | 1.65  |                     | mA   | 005, 025, 090, and 150<br>devices        |
| Input logic level high                      | VIHXTAL    | 0.9 V <sub>PP</sub> |       |                     | V    |                                          |
| Input logic level low                       | VILXTAL    |                     |       | 0.1 V <sub>PP</sub> | V    |                                          |



Table 277 • Electrical Characteristics of the Crystal Oscillator - High Gain Mode (20 MHz) (continued)

| Parameter                                              | Symbol | Min | Тур | Max | Unit | Condition                         |
|--------------------------------------------------------|--------|-----|-----|-----|------|-----------------------------------|
| Startup time (with regard to stable oscillator output) | SUXTAL |     |     | 0.8 | ms   | 005, 010, 025, and 050<br>devices |
|                                                        |        |     |     | 1.0 | ms   | 090 and 150 devices               |

Table 278 • Electrical Characteristics of the Crystal Oscillator – Medium Gain Mode (2 MHz)

| Parameter                                   | Symbol     | Min                 | Тур   | Max                 | Unit | Condition                              |
|---------------------------------------------|------------|---------------------|-------|---------------------|------|----------------------------------------|
| Operating frequency                         | FXTAL      |                     | 2     |                     | MHz  |                                        |
| Accuracy                                    | ACCXTAL    |                     |       | 0.00105             | %    | 050 devices                            |
|                                             |            |                     |       | 0.003               | %    | 005, 010, 025, 090, and<br>150 devices |
|                                             |            |                     |       | 0.004               | %    | 060 devices                            |
| Output duty cycle                           | CYCXTAL    |                     | 49–51 | 47–53               | %    |                                        |
| Output period jitter (peak to peak)         | JITPERXTAL |                     | 1     | 5                   | ns   |                                        |
| Output cycle to cycle jitter (peak to peak) | JITCYCXTAL |                     | 1     | 5                   | ns   |                                        |
| Operating current                           | IDYNXTAL   |                     | 0.3   |                     | mA   |                                        |
| Input logic level high                      | VIHXTAL    | 0.9 V <sub>PP</sub> |       |                     | V    |                                        |
| Input logic level low                       | VILXTAL    |                     |       | 0.1 V <sub>PP</sub> | V    |                                        |
| Startup time (with regard to                | SUXTAL     |                     |       | 4.5                 | ms   | 010 and 050 devices                    |
| stable oscillator output)                   |            |                     |       | 5                   | ms   | 005 and 025 devices                    |
|                                             |            |                     |       | 7                   | ms   | 090 and 150 devices                    |

Table 279 • Electrical Characteristics of the Crystal Oscillator - Low Gain Mode (32 kHz)

| Parameter                                              | Symbol     | Min                 | Тур   | Max                 | Unit | Condition                                |
|--------------------------------------------------------|------------|---------------------|-------|---------------------|------|------------------------------------------|
| Operating frequency                                    | FXTAL      |                     | 32    |                     | kHz  |                                          |
| Accuracy                                               | ACCXTAL    |                     |       | 0.004               | %    | 005, 010, 025, 050, 060, and 090 devices |
|                                                        |            |                     |       | 0.005               | %    | 150 devices                              |
| Output duty cycle                                      | CYCXTAL    |                     | 49–51 | 47–53               | %    |                                          |
| Output period jitter (peak to peak)                    | JITPERXTAL |                     | 150   | 300                 | ns   |                                          |
| Output cycle to cycle jitter (peak to peak)            | JITCYCXTAL |                     | 150   | 300                 | ns   |                                          |
| Operating current                                      | IDYNXTAL   |                     | 0.044 |                     | mA   | 010 and 050 devices                      |
|                                                        |            |                     | 0.060 |                     | mA   | 005, 025, 060, 090, and<br>150 devices   |
| Input logic level high                                 | VIHXTAL    | 0.9 V <sub>PP</sub> |       |                     | V    |                                          |
| Input logic level low                                  | VILXTAL    |                     |       | 0.1 V <sub>PP</sub> | V    |                                          |
| Startup time (with regard to stable oscillator output) | SUXTAL     |                     |       | 115                 | ms   | 005, 025, 050, 090, and<br>150 devices   |
|                                                        |            |                     |       | 126                 | ms   | 010 devices                              |



## 2.3.20 On-Chip Oscillator

The following tables describe the electrical characteristics of the available on-chip oscillators in the IGLOO2 FPGAs and SmartFusion2 SoC FPGAs.

Table 280 • Electrical Characteristics of the 50 MHz RC Oscillator

| Parameter                    | Symbol   | Тур   | Max       | Unit | Condition                      |
|------------------------------|----------|-------|-----------|------|--------------------------------|
| Operating frequency          | F50RC    | 50    |           | MHz  |                                |
| Accuracy                     | ACC50RC  | 1     | 4         | %    | 050 devices                    |
|                              |          | 1     | 5         | %    | 005, 025, and 060 devices      |
|                              |          | 1     | 6.3       | %    | 090 devices                    |
|                              |          | 1     | 7.1       | %    | 010 and 150 devices            |
| Output duty cycle            | CYC50RC  | 49–51 | 46.5–53.5 | %    |                                |
| Output jitter (peak to peak) | JIT50RC  |       |           |      | Period Jitter                  |
|                              |          | 200   | 300       | ps   | 005, 010, 050, and 060 devices |
|                              |          | 200   | 400       | ps   | 150 devices                    |
|                              |          | 300   | 500       | ps   | 025 and 090 devices            |
|                              |          |       |           |      | Cycle-to-Cycle Jitter          |
|                              |          | 200   | 300       | ps   | 005 and 050 devices            |
|                              |          | 320   | 420       | ps   | 010, 060, and 150 devices      |
|                              |          | 320   | 850       | ps   | 025 and 090 devices            |
| Operating current            | IDYN50RC | 6.5   |           | mA   |                                |

Table 281 • Electrical Characteristics of the 1 MHz RC Oscillator

| Parameter                  | Symbol     | Тур   | Max       | Unit | Condition                               |
|----------------------------|------------|-------|-----------|------|-----------------------------------------|
| Operating frequency        | F1RC       | 1     |           | MHz  |                                         |
| Accuracy                   | ACC1RC     | 1     | 3         | %    | 005, 010, 025, and 050 devices          |
|                            |            | 1     | 4.5       | %    | 060, and 150 devices                    |
|                            |            | 1     | 5.6       | %    | 090 devices                             |
| Output duty cycle          | CYC1RC     | 49–51 | 46.5–53.5 | %    | 005, 010, 025, 050, 090 and 150 devices |
|                            |            | 49-51 | 46.0-54.0 | %    | 060 devices                             |
| Output jitter (peak to pea | ak) JIT1RC |       |           |      | Period Jitter                           |
|                            |            | 10    | 20        | ns   | 005, 010, 025, and 050 devices          |
|                            |            | 10    | 28        | ns   | 060, 090 and 150 devices                |
|                            |            |       |           |      | Cycle-to-Cycle Jitter                   |
|                            |            | 10    | 20        | ns   | 005, 010, and 050 devices               |
|                            |            | 10    | 35        | ns   | 025, 060, and 150 devices               |
|                            |            | 10    | 45        | ns   | 090 devices                             |
| Operating current          | IDYN1RC    | 0.1   |           | mA   |                                         |
| Startup time               | SU1RC      |       | 17        | μs   | 050, 090, and 150 devices               |
|                            |            |       | 18        | μs   | 005, 010, and 025 devices               |



# 2.3.21 Clock Conditioning Circuits (CCC)

The following table lists the CCC/PLL specifications in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 282 • IGLOO2 and SmartFusion2 SoC FPGAs CCC/PLL Specification

| Parameter                                                                       | Min   | Тур | Max  | Unit | Conditions                                                        |
|---------------------------------------------------------------------------------|-------|-----|------|------|-------------------------------------------------------------------|
| Clock conditioning circuitry input                                              | 1     |     | 200  | MHz  | All CCC                                                           |
| frequency F <sub>IN_CCC</sub>                                                   | 0.032 |     | 200  | MHz  | 32 kHz capable CCC                                                |
| Clock conditioning circuitry output frequency F <sub>OUT_CCC</sub> <sup>1</sup> | 0.078 |     | 400  | MHz  |                                                                   |
| PLL VCO frequency <sup>2</sup>                                                  | 500   |     | 1000 | MHz  |                                                                   |
| Delay increments in programmable delay blocks                                   |       | 75  | 100  | ps   |                                                                   |
| Number of programmable values in each programmable delay block                  |       |     | 64   |      |                                                                   |
| Acquisition time                                                                |       | 70  | 100  | μs   | F <sub>IN</sub> >= 1 MHz                                          |
|                                                                                 |       | 1   | 16   | ms   | F <sub>IN</sub> = 32 kHz                                          |
| Input duty cycle (reference clock)                                              |       |     |      |      | Internal Feedback                                                 |
|                                                                                 | 10    |     | 90   | %    | 1 MHz ≤ F <sub>IN_CCC</sub> ≤ 25 MHz                              |
|                                                                                 | 25    |     | 75   | %    | 25 MHz ≤ F <sub>IN_CCC</sub> ≤ 100 MHz                            |
|                                                                                 | 35    |     | 65   | %    | 100 MHz ≤ F <sub>IN_CCC</sub> ≤ 150 MHz                           |
|                                                                                 | 45    |     | 55   | %    | 150 MHz ≤ F <sub>IN_CCC</sub> ≤ 200 MHz                           |
|                                                                                 |       |     |      |      | External Feedback (CCC, FPGA, Off-chip)                           |
|                                                                                 | 25    |     | 75   | %    | 1 MHz ≤ F <sub>IN_CCC</sub> ≤ 25 MHz                              |
|                                                                                 | 35    |     | 65   | %    | 25 MHz ≤ F <sub>IN_CCC</sub> ≤ 35 MHz                             |
|                                                                                 | 45    |     | 55   | %    | 35 MHz ≤ F <sub>IN_CCC</sub> ≤ 50 MHz                             |
| Output duty cycle                                                               | 48    |     | 52   | %    | 050 devices F <sub>OUT</sub> ≤ 400 MHz                            |
|                                                                                 | 48    |     | 52   | %    | 005, 010, and 025 devices<br>F <sub>OUT</sub> < 350 MHz           |
|                                                                                 | 46    |     | 54   | %    | 005, 010, and 025 devices<br>350 MHz ≤ F <sub>out</sub> ≤ 400 MHz |
|                                                                                 | 48    |     | 52   | %    | 060 and 090 devices<br>F <sub>OUT</sub> ≤ 100 MHz                 |
|                                                                                 | 44    |     | 52   | %    | 060 and 090 devices<br>100 MHz ≤ F <sub>OUT</sub> ≤ 400 MHz       |
|                                                                                 | 48    |     | 52   | %    | 150 devices<br>F <sub>OUT</sub> ≤ 120 MHz                         |
|                                                                                 | 45    |     | 52   | %    | 150 devices<br>120 MHz ≤ F <sub>OUT</sub> ≤ 400 MHz               |
| Spread Spectrum Characteristics                                                 |       |     |      |      | _                                                                 |
| Modulation frequency range                                                      | 25    | 35  | 50   | k    |                                                                   |
| Modulation depth range                                                          | 0     |     | 1.5  | %    |                                                                   |
| Modulation depth control                                                        |       | 0.5 |      | %    |                                                                   |



- The minimum output clock frequency is limited by the PLL. For more information, see UG0449: SmartFusion2 and IGLOO2
  Clocking Resources User Guide.
- 2. The PLL is used in conjunction with the Clock Conditioning Circuitry. Performance is limited by the CCC output frequency.

The following table lists the CCC/PLL jitter specifications in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 283 • IGLOO2 and SmartFusion2 SoC FPGAs CCC/PLL Jitter Specifications

| Parameter                                                    |                                            | Conditions/F  | Package Con              | nbinations |                                               | Unit |
|--------------------------------------------------------------|--------------------------------------------|---------------|--------------------------|------------|-----------------------------------------------|------|
| 10 FG484, 050<br>FG896/FG484/FCS325<br>Packages <sup>1</sup> | SSO = 0                                    | 0 < SSO <= 2  | SSO <= 4                 | SSO <= 8   | SSO <= 16                                     |      |
| 20 MHz to 100 MHz                                            | Max(110, ± 1% x (1/F <sub>OUT_CCC</sub> )) | Max(150, ± 1% | x (1/F <sub>OUT_Co</sub> | CC))       |                                               | ps   |
| 100 MHz to 400 MHz                                           | Max(120, ± 1% x (1/F <sub>OUT_CCC</sub> )) | Max(150, ± 1% | x (1/F <sub>OUT_Co</sub> | CC))       | Max(170, ± 1% x<br>(1/F <sub>OUT_CCC</sub> )) | ps   |
| 025 FG484/FCS325<br>Package <sup>1</sup>                     | 0 < SSO <=16                               |               |                          |            |                                               |      |
| 20 MHz to 74 MHz                                             | ± 1% x (1/F <sub>OUT_CCC</sub> ))          | 1             |                          |            |                                               | ps   |
| 74 MHz to 400 MHz                                            | 210                                        |               |                          |            |                                               | ps   |
| 005 FG484 Package <sup>1</sup>                               | 0 < SSO <=16                               |               |                          |            |                                               |      |
| 20 MHz to 53 MHz                                             | ± 1% x (1/F <sub>OUT_CCC</sub> ))          |               |                          |            |                                               | ps   |
| 53 MHz to 400 MHz                                            | 270                                        |               |                          |            |                                               | ps   |
| 090 FG676 and FC325<br>Package <sup>1</sup>                  | 0 < SSO <=16                               |               |                          |            |                                               |      |
| 20 MHz to 100 MHz                                            | ± 1% x (1/F <sub>OUT_CCC</sub> ))          |               |                          |            |                                               | ps   |
| 100 MHz to 400 MHz                                           | 150                                        |               |                          |            |                                               | ps   |
| 060 FG676 Package <sup>1</sup>                               | 0 < SSO <=16                               |               |                          |            |                                               |      |
| 20 MHz to 100 MHz                                            | ± 1% x (1/F <sub>OUT_CCC</sub> )           |               |                          |            |                                               | ps   |
| 100 MHz to 400 MHz                                           | 150                                        |               |                          |            |                                               |      |
| 150 FC1152 Package <sup>1</sup>                              | 0 < SSO <=16                               |               |                          |            |                                               |      |
| 20 MHz to 100 MHz                                            | ± 1% x (1/F <sub>OUT_CCC</sub> ))          |               |                          |            |                                               | ps   |
| 100 MHz to 400 MHz                                           | 120                                        |               |                          |            |                                               | ps   |

<sup>1.</sup> SSO data is based on LVCMOS 2.5 V MSIO and/or MSIOD bank I/Os.

### 2.3.22 JTAG

Table 284 • JTAG 1532 for 005, 010, 025, and 050 Devices

|                          |                     | 005  |      | 010  |      | 025  |      | 050  |      | Unit |
|--------------------------|---------------------|------|------|------|------|------|------|------|------|------|
| Parameter                | Symbol              | -1   | -Std | -1   | -Std | -1   | -Std | -1   | -Std | _    |
| Clock to Q<br>(data out) | T <sub>TCK2Q</sub>  | 7.47 | 8.79 | 7.73 | 9.09 | 7.75 | 9.12 | 7.89 | 9.28 | ns   |
| Reset to Q (data out)    | T <sub>RSTB2Q</sub> | 7.65 | 9    | 6.43 | 7.56 | 6.13 | 7.21 | 7.40 | 8.70 | ns   |



Table 284 • JTAG 1532 for 005, 010, 025, and 050 Devices (continued)

|                                  |                      | 0(    | 05    | 0     | 10    | 0     | 25    | 0;    | 50    | Unit |
|----------------------------------|----------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| Parameter                        | Symbol               | -1    | -Std  | -1    | -Std  | -1    | -Std  | -1    | -Std  | _    |
| Test data input setup time       | T <sub>DISU</sub>    | -1.05 | -0.89 | -0.69 | -0.59 | -0.67 | -0.57 | -0.30 | -0.25 | ns   |
| Test data input hold time        | T <sub>DIHD</sub>    | 2.38  | 2.8   | 2.38  | 2.8   | 2.42  | 2.85  | 2.09  | 2.45  | ns   |
| Test mode select setup time      | T <sub>TMSSU</sub>   | -0.73 | -0.62 | -1.03 | -1.21 | -1.1  | -0.94 | 0.28  | 0.33  | ns   |
| Test mode<br>select hold<br>time | T <sub>TMDHD</sub>   | 1.36  | 1.6   | 1.43  | 1.68  | 1.93  | 2.27  | 0.16  | 0.19  | ns   |
| ResetB removal time              | T <sub>TRSTREM</sub> | -0.77 | -0.65 | -1.08 | -0.92 | -1.33 | -1.13 | -0.45 | -0.38 | ns   |
| ResetB recovery time             | T <sub>TRSTREC</sub> | -0.76 | -0.65 | -1.07 | -0.91 | -1.34 | -1.14 | -0.45 | -0.38 | ns   |
| TCK<br>maximum<br>frequency      | F <sub>TCKMAX</sub>  | 25    | 21.25 | 25    | 21.25 | 25    | 21.25 | 25.00 | 21.25 | MHz  |

Table 285 • JTAG 1532 for 060, 090, and 150 Devices

|                                |                      |           | 060       |           | 090   |           | 150   |      |
|--------------------------------|----------------------|-----------|-----------|-----------|-------|-----------|-------|------|
| Parameter                      | Symbol               | <b>-1</b> | -Std      | <b>-1</b> | -Std  | <b>-1</b> | -Std  | Unit |
| Clock to Q (data out)          | T <sub>TCK2Q</sub>   | 8.38      | 9.86      | 8.96      | 10.54 | 8.66      | 10.19 | ns   |
| Reset to Q (data out)          | T <sub>RSTB2Q</sub>  | 8.54      | 10.04     | 7.75      | 9.12  | 8.79      | 10.34 | ns   |
| Test data input setup<br>time  | T <sub>DISU</sub>    | -1.18     | <b>–1</b> | -1.31     | -1.11 | -0.96     | -0.82 | ns   |
| Test data input hold<br>time   | T <sub>DIHD</sub>    | 2.52      | 2.97      | 2.68      | 3.15  | 2.57      | 3.02  | ns   |
| Test mode select setup<br>time | T <sub>TMSSU</sub>   | -0.97     | -0.83     | -1.02     | -0.87 | -0.53     | -0.45 | ns   |
| Test mode select hold time     | T <sub>TMDHD</sub>   | 1.7       | 2         | 1.67      | 1.96  | 1.02      | 1.2   | ns   |
| ResetB removal time            | T <sub>TRSTREM</sub> | -1.21     | -1.03     | -0.76     | -0.65 | -1.03     | -0.88 | ns   |
| ResetB recovery time           | T <sub>TRSTREC</sub> | -1.21     | -1.03     | -0.77     | -0.65 | -1.03     | -0.88 | ns   |
| TCK maximum<br>frequency       | F <sub>TCKMAX</sub>  | 25        | 21.25     | 25        | 21.25 | 25        | 21.25 | MHz  |



### 2.3.23 System Controller SPI Characteristics

The following table lists the system controller characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 286 • System Controller SPI Characteristics for All Devices

| Symbol           | Description                                                   | Conditions                                                                                                  | Min | Тур   | Unit |
|------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|-------|------|
| sp1              | SC_SPI_SCK minimum period                                     |                                                                                                             | 20  |       | ns   |
| sp2              | SC_SPI_SCK minimum pulse width high                           |                                                                                                             | 10  |       | ns   |
| sp3              | SC_SPI_SCK minimum pulse width low                            |                                                                                                             | 10  |       | ns   |
| sp4 <sup>1</sup> | SC_SPI_SCK, SC_SPI_SDO,<br>SC_SPI_SS rise time<br>(10%–90%) 1 | I/O configuration: LVTTL 3.3 V–<br>20 mA<br>AC loading: 35 pF<br>Test conditions: Typical voltage,<br>25 °C |     | 1.239 | ns   |
| sp5 <sup>1</sup> | SC_SPI_SCK, SC_SPI_SDO,<br>SC_SPI_SS fall time<br>(10%–90%) 1 | I/O configuration: LVTTL 3.3 V–<br>20 mA<br>AC loading: 35 pF<br>Test conditions: Typical voltage,<br>25 °C |     | 1.245 | ns   |
| sp6              | SC_SPI_SDO setup time                                         |                                                                                                             | 160 |       | ns   |
| sp7              | SC_SPI_SDO hold time                                          |                                                                                                             | 160 |       | ns   |
| sp8              | SC_SPI_SDI setup time                                         |                                                                                                             | 20  |       | ns   |
| sp9              | SC_SPI_SDI hold time                                          |                                                                                                             | 20  |       | ns   |

For specific Rise/Fall Times, board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx. Use
the supported I/O Configurations for the System Controller SPI in the following table.

Table 287 • Supported I/O Configurations for System Controller SPI (for MSIO Bank Only)

| Voltage Supply | I/O Drive Configuration | Unit |
|----------------|-------------------------|------|
| 3.3 V          | 20                      | mA   |
| 2.5 V          | 16                      | mA   |
| 1.8 V          | 12                      | mA   |
| 1.5 V          | 8                       | mA   |
| 1.2 V          | 4                       | mA   |



### 2.3.24 Power-up to Functional Times

The following table lists power-up to functional times in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 288 • Power-up to Functional Times When MSS/HPMS is Used

|                         |                      |                               |                                                                      | N    | /laximun | n Power | -up to F | unction | al Time | (uS) |
|-------------------------|----------------------|-------------------------------|----------------------------------------------------------------------|------|----------|---------|----------|---------|---------|------|
| Symbol                  | From                 | То                            | Description                                                          | 005  | 010      | 025     | 050      | 060     | 090     | 150  |
| T <sub>POR2OUT</sub>    | POWER_ON<br>_RESET_N | Output<br>available at<br>I/O | Fabric to output                                                     | 647  | 500      | 531     | 483      | 474     | 524     | 647  |
| T <sub>POR2MSSRST</sub> | POWER_ON<br>_RESET_N | MSS_RESE<br>T_N_M2F           | Fabric to<br>MSS                                                     | 644  | 497      | 528     | 480      | 468     | 518     | 641  |
| T <sub>MSSRST2OUT</sub> | MSS_RESET<br>_N_M2F  | Output<br>available at<br>I/O | MSS to output                                                        | 3.6  | 3.6      | 3.6     | 3.4      | 4.9     | 4.8     | 4.8  |
| T <sub>VDD2OUT</sub>    | V <sub>DD</sub>      | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>output | 3096 | 2975     | 3012    | 2959     | 2869    | 2992    | 3225 |
| T <sub>VDD2POR</sub>    | V <sub>DD</sub>      | POWER_O<br>N_RESET_<br>N      | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric | 2476 | 2487     | 2496    | 2486     | 2406    | 2563    | 2602 |
| T <sub>VDD2MSSRST</sub> | V <sub>DD</sub>      | MSS_RESE<br>T_N_M2F           | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to MSS       | 3093 | 2972     | 3008    | 2956     | 2864    | 2987    | 3220 |
| T <sub>VDD2WPU</sub>    | DEVRST_N             | DDRIO<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf weak<br>pull                                    | 2500 | 2487     | 2509    | 2475     | 2507    | 2519    | 2617 |
|                         | DEVRST_N             | MSIO Inbuf<br>weak pull       | DEVRST_N<br>to Inbuf weak<br>pull                                    | 2504 | 2491     | 2510    | 2478     | 2517    | 2525    | 2620 |
|                         | DEVRST_N             | MSIOD<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf weak<br>pull                                    | 2479 | 2468     | 2493    | 2458     | 2486    | 2499    | 2595 |

**Note:** For more information about power-up times, see *UG0331: SmartFusion2 Microcontroller Subsystem User Guide* and *UG0448: IGLOO2 FPGA High Performance Memory Subsystem User Guide*.



Figure 17 • Power-up to Functional Timing Diagram for SmartFusion2



The following table lists power-up to functional times in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 289 • Power-up to Functional Times When MSS/HPMS is not Used

|                      |                      |                               |                                                                   | М    | aximum | Power | -up to F | unction | al Time | (uS) |
|----------------------|----------------------|-------------------------------|-------------------------------------------------------------------|------|--------|-------|----------|---------|---------|------|
| Symbol               | From                 | То                            | Description                                                       | 005  | 010    | 025   | 050      | 060     | 090     | 150  |
| T <sub>POR2OUT</sub> | POWER_ON<br>_RESET_N | Output<br>available at<br>I/O | Fabric to output                                                  | 114  | 114    | 114   | 113      | 114     | 114     | 114  |
| T <sub>VDD2OUT</sub> | V <sub>DD</sub>      | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold level<br>to output | 2587 | 2600   | 2607  | 2558     | 2591    | 2600    | 2699 |
| T <sub>VDD2POR</sub> | V <sub>DD</sub>      | POWER_ON_<br>RESET_N          | V <sub>DD</sub> at its<br>minimum<br>threshold level<br>to fabric | 2474 | 2486   | 2493  | 2445     | 2477    | 2486    | 2585 |
| T <sub>VDD2WPU</sub> | DEVRST_N             | DDRIO Inbuf<br>weak pull      | DEVRST_N to<br>Inbuf weak pull                                    | 2500 | 2487   | 2509  | 2475     | 2507    | 2519    | 2617 |
|                      | DEVRST_N             | MSIO Inbuf<br>weak pull       | DEVRST_N to<br>Inbuf weak pull                                    | 2504 | 2491   | 2510  | 2478     | 2517    | 2525    | 2620 |
|                      | DEVRST_N             | MSIOD Inbuf<br>weak pull      | DEVRST_N to<br>Inbuf weak pull                                    | 2479 | 2468   | 2493  | 2458     | 2486    | 2499    | 2595 |

**Note:** For more information about power-up times, see *UG0448: IGLOO2 FPGA High Performance Memory Subsystem User Guide* and *UG0331: SmartFusion2 Microcontroller Subsystem User Guide*.



Figure 18 • Power-up to Functional Timing Diagram for IGLOO2



# 2.3.25 DEVRST\_N Characteristics

Table 290 • DEVRST\_N Characteristics for All Devices

| Parameter             | Symbol                   | Max | Unit |
|-----------------------|--------------------------|-----|------|
| DEVRST_N ramp time    | T <sub>RAMPDEVRSTN</sub> | 1   | us   |
| DEVRST_N cycling rate | F <sub>MAXPDEVRSTN</sub> | 100 | kHz  |

# 2.3.26 DEVRST\_N to Functional Times

The following table lists the DEVRST\_N to functional times in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}\text{C}$ ,  $V_{DD} = 1.14 \, \text{V}$ .

Table 291 • DEVRST\_N to Functional Times When MSS/HPMS is Used

|                         |                      |                               |                                                                      | IV  | laximum | Power | -up to F | o Functional Time (uS) |     |     |  |
|-------------------------|----------------------|-------------------------------|----------------------------------------------------------------------|-----|---------|-------|----------|------------------------|-----|-----|--|
| Symbol                  | From                 | To Description                | Description                                                          | 005 | 010     | 025   | 050      | 060                    | 090 | 150 |  |
| T <sub>POR2OUT</sub>    | POWER_ON<br>_RESET_N | Output<br>available at<br>I/O | Fabric to output                                                     | 518 | 501     | 527   | 521      | 422                    | 419 | 694 |  |
| T <sub>POR2MSSRST</sub> | POWER_ON<br>_RESET_N | MSS_RESE<br>T_N_M2F           | Fabric to<br>MSS                                                     | 515 | 497     | 524   | 518      | 417                    | 414 | 689 |  |
| T <sub>MSSRST2OUT</sub> | MSS_RESET<br>_N_M2F  | Output<br>available at<br>I/O | MSS to output                                                        | 3.5 | 3.5     | 3.5   | 3.3      | 4.8                    | 4.8 | 4.8 |  |
| T <sub>DEVRST2OUT</sub> | DEVRST_N             | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>output | 706 | 768     | 715   | 691      | 641                    | 635 | 871 |  |



Table 291 • DEVRST\_N to Functional Times When MSS/HPMS is Used (continued)

|                            | From     |                             | Maximun                                                              |     |     |     |     | unction | nal Time | (uS) |
|----------------------------|----------|-----------------------------|----------------------------------------------------------------------|-----|-----|-----|-----|---------|----------|------|
| Symbol                     |          | То                          | Description                                                          | 005 | 010 | 025 | 050 | 060     | 090      | 150  |
| T <sub>DEVRST2POR</sub>    | DEVRST_N | POWER_O<br>N_RESET_<br>N    | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric | 233 | 289 | 216 | 213 | 237     | 234      | 219  |
| T <sub>DEVRST2MSSRST</sub> | DEVRST_N | MSS_RESE<br>T_N_M2F         | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to MSS       | 702 | 765 | 712 | 688 | 636     | 630      | 866  |
| T <sub>DEVRST2WPU</sub>    | DEVRST_N | DDRIO<br>Inbuf weak<br>pull | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202 | 197 | 193 | 216     | 215      | 215  |
|                            | DEVRST_N | MSIO Inbuf<br>weak pull     | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202 | 197 | 193 | 216     | 215      | 215  |
|                            | DEVRST_N | MSIOD<br>Inbuf weak<br>pull | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202 | 197 | 193 | 216     | 215      | 215  |

Figure 19 • DEVRST\_N to Functional Timing Diagram for SmartFusion2





Figure 20 • DEVRST\_N to Functional Timing Diagram for IGLOO2



The following table lists the DEVRST\_N to functional times in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 292 • DEVRST\_N to Functional Times When MSS/HPMS is not Used

|                         |                      |                               |                                                                      |     | Maximum Power-up to Functional Time (uS) |     |     |     |     |     |  |
|-------------------------|----------------------|-------------------------------|----------------------------------------------------------------------|-----|------------------------------------------|-----|-----|-----|-----|-----|--|
| Symbol                  | From                 | То                            | Description                                                          | 005 | 010                                      | 025 | 050 | 060 | 090 | 150 |  |
| T <sub>POR2OUT</sub>    | POWER_ON<br>_RESET_N | Output<br>available at<br>I/O | Fabric to output                                                     | 114 | 116                                      | 113 | 113 | 115 | 115 | 114 |  |
| T <sub>DEVRST2OUT</sub> | DEVRST_N             | Output<br>available at<br>I/O | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>output | 314 | 353                                      | 314 | 307 | 343 | 341 | 341 |  |
| T <sub>DEVRST2POR</sub> | DEVRST_N             | POWER_O<br>N_RESET_<br>N      | V <sub>DD</sub> at its<br>minimum<br>threshold<br>level to<br>fabric | 200 | 238                                      | 201 | 195 | 230 | 229 | 227 |  |
| T <sub>DEVRST2WPU</sub> | DEVRST_N             | DDRIO<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202                                      | 197 | 193 | 216 | 215 | 215 |  |
|                         | DEVRST_N             | MSIO Inbuf<br>weak pull       | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202                                      | 197 | 193 | 216 | 215 | 215 |  |
|                         | DEVRST_N             | MSIOD<br>Inbuf weak<br>pull   | DEVRST_N<br>to Inbuf weak<br>pull                                    | 208 | 202                                      | 197 | 193 | 216 | 215 | 215 |  |



### 2.3.27 Flash\*Freeze Timing Characteristics

The following table lists the Flash\*Freeze entry and exit times in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 293 • Flash\*Freeze Entry and Exit Times

|                               |           | Entry/Exit Timing<br>FCLK = 100MHz     |     | Entry/Exit<br>Timing<br>FCLK = 3 MHz |           |                                                                                              |
|-------------------------------|-----------|----------------------------------------|-----|--------------------------------------|-----------|----------------------------------------------------------------------------------------------|
| Parameter                     | Symbol    | 005, 010, 025,<br>060, 090, and<br>150 | 050 | All Devices                          | _<br>Unit | Conditions                                                                                   |
| Entry time                    | TFF_ENTRY | 160                                    | 150 | 320                                  | μs        | eNVM and MSS/HPMS PLL = ON                                                                   |
|                               |           | 215                                    | 200 | 430                                  | μs        | eNVM and MSS/HPMS PLL=<br>OFF                                                                |
| Exit time with respect to the | TFF_EXIT  | 100                                    | 100 | 140                                  | μs        | eNVM and MSS/HPMS PLL =<br>ON during F*F                                                     |
| MSS PLL Lock                  |           | 136                                    | 120 | 190                                  | μs        | eNVM = ON and MSS/HPMS<br>PLL = OFF during F*F and<br>MSS/HPMS PLL turned back<br>on at exit |
|                               |           | 200                                    | 200 | 285                                  | μs        | eNVM and MSS/HPMS PLL =<br>OFF during F*F and both are<br>turned back on at exit             |
|                               |           | 200                                    | 200 | 285                                  | μs        | eNVM = OFF and MSS/HPMS<br>PLL = ON during F*F and<br>eNVM turned back on at exit            |
| Exit time with respect to the | TFF_EXIT  | 1.5                                    | 1.5 | 1.5                                  | ms        | eNVM and MSS/HPMS PLL =<br>ON during F*F                                                     |
| fabric PLL lock <sup>1</sup>  |           | 1.5                                    | 1.5 | 1.5                                  | ms        | eNVM and MSS/HPMS PLL =<br>OFF during F*F and both are<br>turned back on at exit             |
| Exit time with respect to the | TFF_EXIT  | 21                                     | 15  | 21                                   | μs        | eNVM and MSS/HPMS PLL =<br>ON during F*F                                                     |
| fabric buffer<br>output       |           | 65                                     | 55  | 65                                   | μs        | eNVM and MSS/HPMS PLL =<br>OFF during F*F and both are<br>turned back on at exit             |

<sup>1.</sup> PLL Lock Delay set to 1024 cycles (default).

# 2.3.28 DDR Memory Interface Characteristics

The following table lists the DDR memory interface characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 294 • DDR Memory Interface Characteristics

|          | Supported |     |      |
|----------|-----------|-----|------|
| Standard | Min       | Max | Unit |
| DDR3     | 667       | 667 | Mbps |
| DDR2     | 667       | 667 | Mbps |



Table 294 • DDR Memory Interface Characteristics

| LPDDR | 50 | 400 | Mbps |
|-------|----|-----|------|

### 2.3.29 SFP Transceiver Characteristics

IGLOO2 and SmartFusion2 SerDes complies with small form-factor pluggable (SFP) requirements as specified in SFP INF-80741. The following table provides the electrical characteristics.

The following table lists the SFP transceiver electrical characteristics in worst-case industrial conditions when  $T_J = 100$  °C,  $V_{DD} = 1.14$  V.

Table 295 • SFP Transceiver Electrical Characteristics

|                    |           | Differer |      |      |
|--------------------|-----------|----------|------|------|
| Pin                | Direction | Min      | Max  | Unit |
| RD+/- <sup>1</sup> | Output    | 1600     | 2400 | mV   |
| TD+/- <sup>2</sup> | Input     | 350      | 2400 | mV   |

Based on default SerDes transmitter settings for PCIe Gen1. Lower amplitudes are available through programming changes to TX\_AMP setting.

### 2.3.30 SerDes Electrical and Timing AC and DC Characteristics

PCIe is a high-speed, packet-based, point-to-point, low-pin-count, serial interconnect bus. The IGLOO2 and SmartFusion2 SoC FPGAs has up to four hard high-speed serial interface blocks. Each SerDes block contains a PCIe system block. The PCIe system is connected to the SerDes block.

The following table lists the transmitter parameters in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 296 • Transmitter Parameters

| Description                                                      | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Differential swing (2.5 Gbps, 5.0 Gbps)                          | 0.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Output common mode voltage (2.5 Gbps)                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Output common mode voltage (5.0 Gbps)                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Rise and fall time (20% to 80%, 2.5 Gbps)                        | 0.125                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Rise and fall time (20% to 80%, 5.0 Gbps)                        | 0.15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Output impedance-differential                                    | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 120                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Ω                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Lane-to-lane TX skew within a SerDes block (2.5 Gbps)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 500 ps + 2 UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Lane-to-lane TX skew within a SerDes block (5.0 Gbps)            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 500 ps + 4 UI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Return loss differential mode (2.5 Gbps)                         | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Return loss differential mode (5.0 Gbps)<br>0.05 GHz to 1.25 GHz | -10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1.25 GHz to 2.5 GHz                                              | <del>-</del> 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Return loss common mode (2.5 Gbps, 5.0 Gbps)                     | <b>–</b> 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Transmit PLL lock time from reset                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | μs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                  | Differential swing (2.5 Gbps, 5.0 Gbps)  Output common mode voltage (2.5 Gbps)  Output common mode voltage (5.0 Gbps)  Rise and fall time (20% to 80%, 2.5 Gbps)  Rise and fall time (20% to 80%, 5.0 Gbps)  Output impedance–differential  Lane-to-lane TX skew within a SerDes block (2.5 Gbps)  Lane-to-lane TX skew within a SerDes block (5.0 Gbps)  Return loss differential mode (2.5 Gbps)  Return loss differential mode (5.0 Gbps)  0.05 GHz to 1.25 GHz  Return loss common mode (2.5 Gbps, 5.0 Gbps) | Differential swing (2.5 Gbps, 5.0 Gbps)  Output common mode voltage (2.5 Gbps)  Output common mode voltage (5.0 Gbps)  Rise and fall time (20% to 80%, 2.5 Gbps)  Output impedance—differential  So  Lane-to-lane TX skew within a SerDes block (2.5 Gbps)  Lane-to-lane TX skew within a SerDes block (5.0 Gbps)  Return loss differential mode (2.5 Gbps)  Return loss differential mode (5.0 Gbps)  Return loss differential mode (5.0 Gbps)  O.15  Return loss differential mode (2.5 Gbps)  -10  Return loss common mode (2.5 Gbps, 5.0 Gbps)  Return loss common mode (2.5 Gbps, 5.0 Gbps) | Differential swing (2.5 Gbps, 5.0 Gbps)  Output common mode voltage (2.5 Gbps)  Output common mode voltage (5.0 Gbps)  Rise and fall time (20% to 80%, 2.5 Gbps)  Output impedance—differential  Cutput impedance—differential  Eane-to-lane TX skew within a SerDes block (2.5 Gbps)  Cane-to-lane TX skew within a SerDes block (5.0 Gbps)  Return loss differential mode (2.5 Gbps)  Return loss differential mode (5.0 Gbps)  Output impedance—differential mode (5.0 Gbps)  Cane-to-lane TX skew within a SerDes block (5.0 Gbps)  Return loss differential mode (5.0 Gbps)  Output common mode (5.0 Gbps)  -10  Return loss common mode (2.5 Gbps, 5.0 Gbps)  Return loss common mode (2.5 Gbps, 5.0 Gbps)  Return loss common mode (2.5 Gbps, 5.0 Gbps) |

<sup>2.</sup> Based on Input Voltage Common-Mode (VICM) = 0 V. Requires AC Coupling.



Table 296 • Transmitter Parameters (continued)

| VTX-AMP | 100 mV setting  | 90  | 150  | mV |
|---------|-----------------|-----|------|----|
|         | 400 mV setting  | 320 | 480  | mV |
|         | 800 mV setting  | 660 | 940  | mV |
|         | 1200 mV setting | 950 | 1400 | mV |

The following table lists the receiver pa in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 297 • Receiver Parameters

| Symbol               | Description                                                           | Min   | Тур   | Max   | Unit |
|----------------------|-----------------------------------------------------------------------|-------|-------|-------|------|
| VRX-IN-PP-CC         | Differential input peak-to-peak sensitivity (2.5 Gbps)                | 0.238 |       | 1.2   | V    |
|                      | Differential input peak-to-peak sensitivity (2.5 Gbps, de-emphasized) | 0.219 |       | 1.2   | V    |
|                      | Differential input peak-to-peak sensitivity (5.0 Gbps)                | 0.300 |       | 1.2   | V    |
|                      | Differential input peak-to-peak sensitivity (5.0 Gbps, de-emphasized) | 0.300 |       | 1.2   | V    |
| VRX-CM-AC-P          | Input common mode range (AC coupled)                                  |       |       | 150   | mV   |
| ZRX-DIFF-DC          | Differential input termination                                        | 80    | 100   | 120   | Ω    |
| REXT                 | External calibration resistor                                         | 1,188 | 1,200 | 1,212 | Ω    |
| CDR-LOCK-RST         | CDR relock time from reset                                            |       |       | 15    | μs   |
| RLRX-DIFF            | Return loss differential mode (2.5 Gbps)                              | -10   |       |       | dB   |
|                      | Return loss differential mode (5.0 Gbps) 0.05 GHz to 1.25 GHz         | -10   |       |       | dB   |
|                      | 1.25 GHz to 2.5 GHz                                                   | -8    |       |       | dB   |
| RLRX-CM              | Return loss common mode (2.5 Gbps, 5.0 Gbps)                          | -6    |       |       | dB   |
| RX-CID <sup>1</sup>  | CID limit (set by 8B/10B coding, not the receiver PLL)                |       |       | 200   | UI   |
| VRX-IDLE-DET-DIFF-PP | Signal detect limit                                                   | 65    |       | 175   | mV   |

<sup>1.</sup> AC-coupled, BER =  $e^{-12}$ .

Table 298 • SerDes Protocol Compliance

| Maximum Data Rate (Gbps) | <b>-1</b>                  | -Std                                                                              |
|--------------------------|----------------------------|-----------------------------------------------------------------------------------|
| 2.5                      | Yes                        | Yes                                                                               |
| 5.0                      | Yes                        |                                                                                   |
| 3.125                    | Yes                        |                                                                                   |
| 3.2                      | Yes                        |                                                                                   |
| 2.5                      | Yes                        | Yes                                                                               |
|                          | 2.5<br>5.0<br>3.125<br>3.2 | 2.5       Yes         5.0       Yes         3.125       Yes         3.2       Yes |



The following table lists the SerDes reference clock AC specifications in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 299 · SerDes Reference Clock AC Specifications

| Parameter                       | Symbol               | Min  | Max  | Unit |
|---------------------------------|----------------------|------|------|------|
| Reference clock frequency       | F <sub>REFCLK</sub>  | 100  | 160  | MHz  |
| Reference clock rise time       | T <sub>RISE</sub>    | 0.6  | 4    | V/ns |
| Reference clock fall time       | T <sub>FALL</sub>    | 0.6  | 4    | V/ns |
| Reference clock duty cycle      | T <sub>CYC</sub>     | 40   | 60   | %    |
| Reference clock mismatch        | M <sub>MREFCLK</sub> | -300 | 300  | ppm  |
| Reference spread spectrum clock | SSCref               | 0    | 5000 | ppm  |

Table 300 • HCSL Minimum and Maximum DC Input Levels (Applicable to SerDes REFCLK Only)

| Parameter                           | Symbol               | Min        | Тур | Max   | Unit |  |  |  |  |  |
|-------------------------------------|----------------------|------------|-----|-------|------|--|--|--|--|--|
| Recommended DC Operating Conditions |                      |            |     |       |      |  |  |  |  |  |
| Supply voltage                      | $V_{\mathrm{DDI}}$   | 2.375      | 2.5 | 2.625 | V    |  |  |  |  |  |
| HCSL DC Input Voltage Specification |                      |            |     |       |      |  |  |  |  |  |
| DC Input voltage                    | V <sub>I</sub>       | 0          |     | 2.625 | V    |  |  |  |  |  |
| HCSL Diffe                          | erential Voltage Spe | ecificatio | n   |       |      |  |  |  |  |  |
| Input common mode voltage           | $V_{ICM}$            | 0.05       |     | 2.4   | V    |  |  |  |  |  |
| Input differential voltage          | $V_{IDIFF}$          | 100        |     | 1100  | mV   |  |  |  |  |  |

Table 301 • HCSL Minimum and Maximum AC Switching Speeds (Applicable to SerDes REFCLK Only)

| Parameter                             | Symbol           | Min | Тур | Max | Unit |  |  |  |
|---------------------------------------|------------------|-----|-----|-----|------|--|--|--|
| HCSL AC Specifications                |                  |     |     |     |      |  |  |  |
| Maximum data rate (for MSIO I/O bank) | F <sub>MAX</sub> |     |     | 350 | Mbps |  |  |  |
| HCSL Impedance Specifications         |                  |     |     |     |      |  |  |  |
| Termination resistance                | Rt               |     | 100 |     | Ω    |  |  |  |

# 2.3.31 SmartFusion2 Specifications

### 2.3.31.1 MSS Clock Frequency

The following table lists the maximum frequency for MSS main clock in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 302 • Maximum Frequency for MSS Main Clock

| Symbol | Description                              | <b>-</b> 1 | -Std | Unit |
|--------|------------------------------------------|------------|------|------|
| M3_CLK | Maximum frequency for the MSS main clock | 166        | 142  | MHz  |



# 2.3.31.2 SmartFusion2 Inter-Integrated Circuit (I<sup>2</sup>C) Characteristics

This section describes the DC and switching of the  $I^2C$  interface. Unless otherwise noted, all output characteristics given are for a 100 pF load on the pins. For timing parameter definitions, see Figure 21, page 124.

The following table lists the  $I^2C$  characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V

Table 303 • I2C Characteristics

| Parameter                                                                               | Symbol                                | Min                     | Тур    | Max    | Unit | Conditions                                                                                                                        |
|-----------------------------------------------------------------------------------------|---------------------------------------|-------------------------|--------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| Input low voltage                                                                       | V <sub>IL</sub>                       | -0.3                    |        | 0.8    | V    | See Single-Ended I/O Standards, page 25 for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Input high voltage                                                                      | V <sub>IH</sub>                       | 2                       |        | 3.45   | V    | See Single-Ended I/O Standards, page 25 for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Hysteresis of schmitt triggered inputs for V <sub>DDI</sub> > 2 V                       | V <sub>HYS</sub>                      | 0.05 × V <sub>DDI</sub> |        |        | V    | See Table 28, page 24 for more information.                                                                                       |
| Input current high                                                                      | I <sub>IL</sub>                       |                         |        | 10     | μA   | See Single-Ended I/O Standards, page 25 for more information.                                                                     |
| Input current low                                                                       | I <sub>IH</sub>                       |                         |        | 10     | μA   | See Single-Ended I/O Standards, page 25 for more information.                                                                     |
| Input rise time                                                                         | T <sub>ir</sub>                       |                         |        | 1000   | ns   | Standard mode                                                                                                                     |
|                                                                                         |                                       |                         |        | 300    | ns   | Fast mode                                                                                                                         |
| Input fall time                                                                         | T <sub>if</sub>                       |                         |        | 300    | ns   | Standard mode                                                                                                                     |
|                                                                                         |                                       |                         |        | 300    | ns   | Fast mode                                                                                                                         |
| Maximum output voltage low (open drain) at 3 mA sink current for V <sub>DDI</sub> > 2 V | 0_                                    |                         |        | 0.4    | V    | See Single-Ended I/O Standards, page 25 for more information. I/O standard used for illustration: MSIO bank–LVTTL 8 mA low drive. |
| Pin capacitance                                                                         | Cin                                   |                         |        | 10     | pF   | V <sub>IN</sub> = 0, f = 1.0 MHz                                                                                                  |
| Output fall time from                                                                   | t <sub>OF</sub> <sup>1</sup>          |                         | 21.04  |        | ns   | V <sub>IHmin</sub> to V <sub>ILMax</sub> , CLOAD = 400 pF                                                                         |
| VIHMin to VILMax <sup>1</sup>                                                           |                                       |                         | 5.556  |        | ns   | $V_{IHmin}$ to $V_{ILMax}$ , CLOAD = 100 pF                                                                                       |
| Output rise time from                                                                   | t <sub>OR</sub> 1                     |                         | 19.887 |        | ns   | $V_{ILMax}$ to $V_{IHmin}$ , CLOAD = 400 pF                                                                                       |
| VILMax to VIHMin <sup>1</sup>                                                           |                                       |                         | 5.218  |        | ns   | V <sub>ILMax</sub> to V <sub>IHmin</sub> , CLOAD = 100 pF                                                                         |
| Output buffer maximum pull-down resistance <sup>2, 3</sup>                              | R <sub>pull-up</sub> <sup>2,3</sup>   |                         |        | 50     | Ω    |                                                                                                                                   |
| Output buffer maximum pull-up resistance <sup>2, 4</sup>                                | R <sub>pull-down</sub> <sup>2,4</sup> |                         |        | 131.25 | Ω    |                                                                                                                                   |



Table 303 • I2C Characteristics (continued)

| Parameter                                                                   | Symbol            | Min | Тур | Max | Unit | Conditions    |
|-----------------------------------------------------------------------------|-------------------|-----|-----|-----|------|---------------|
| Maximum data rate                                                           | D <sub>MAX</sub>  |     |     | 400 | Kbps | Fast mode     |
|                                                                             |                   |     |     | 100 | Kbps | Standard mode |
| Pulse width of spikes<br>which must be<br>suppressed by the input<br>filter | T <sub>FILT</sub> |     | 50  |     | ns   | Fast mode     |

- These values are provided for MSIO Bank–LVTTL 8 mA Low Drive at 25 °C, typical conditions. For board design considerations
  and detailed output buffer resistances, use the corresponding IBIS models located on the SoC Products Group website:
  http://www.microsemi.com/soc/download/ibis/default.aspx.
- These maximum values are provided for information only. Minimum output buffer resistance values depend on V<sub>DDIx</sub>, drive strength selection, temperature, and process. For board design considerations and detailed output buffer resistances, use the corresponding IBIS models located on the SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx.
- 3. R(PULL-DOWN-MAX) = (VOLspec)/IOLspec.
- 4. R(PULL-UP-MAX) = (VDDImax-VOHspec)/IOHspec.

The following table lists the  $I^2C$  switching characteristics in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}C$ ,  $V_{DD} = 1.14 \, V$ 

Table 304 • I2C Switching Characteristics

|                          |                     | <b>-</b> 1 | Std |             |
|--------------------------|---------------------|------------|-----|-------------|
| Parameter                | Symbol              | Min        | Min | Unit        |
| Low period of I2C_x_SCL  | T <sub>LOW</sub>    | 1          | 1   | PCLK cycles |
| High period of I2C_x_SCL | T <sub>HIGH</sub>   | 1          | 1   | PCLK cycles |
| START hold time          | T <sub>HD;STA</sub> | 1          | 1   | PCLK cycles |
| START setup time         | T <sub>SU;STA</sub> | 1          | 1   | PCLK cycles |
| DATA hold time           | T <sub>HD;DAT</sub> | 1          | 1   | PCLK cycles |
| DATA setup time          | T <sub>SU;DAT</sub> | 1          | 1   | PCLK cycles |
| STOP setup time          | T <sub>SU;STO</sub> | 1          | 1   | PCLK cycles |

Figure 21 • I<sup>2</sup>C Timing Parameter Definition





### 2.3.31.3 Serial Peripheral Interface (SPI) Characteristics

This section describes the DC and switching of the SPI interface. Unless otherwise noted, all output characteristics given are for a 35 pF load on the pins and all sequential timing characteristics are related to SPI\_x\_CLK. For timing parameter definitions, see Figure 22, page 127.

The following table lists the SPI characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V

Table 305 • SPI Characteristics for All Devices

| Symbol  | Description                                                                       | Min        | Тур  | Max | Unit | Conditions                                                                                                        |
|---------|-----------------------------------------------------------------------------------|------------|------|-----|------|-------------------------------------------------------------------------------------------------------------------|
| SPIFMAX | Maximum operating frequency of SPI interface                                      |            |      | 20  | MHz  |                                                                                                                   |
| sp1     | SPI_[0 1]_CLK minimum period                                                      |            |      |     |      |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/2                                                            | 12         |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/4                                                            | 24.1       |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/8                                                            | 48.2       |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/16                                                           | 0.1        |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/32                                                           | 0.19       |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/64                                                           | 0.39       |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/128                                                          | 0.77       |      |     | μs   |                                                                                                                   |
| sp2     | SPI_[0 1]_CLK minimum pulse v                                                     | vidth high |      |     |      |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/2                                                            | 6          |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/4                                                            | 12.05      |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/8                                                            | 24.1       |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/16                                                           | 0.05       |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/32                                                           | 0.095      |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/64                                                           | 0.195      |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/128                                                          | 0.385      |      |     | μs   |                                                                                                                   |
| sp3     | SPI_[0 1]_CLK minimum pulse v                                                     | vidth low  |      |     |      |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/2                                                            | 6          |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/4                                                            | 12.05      |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/8                                                            | 24.1       |      |     | ns   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/16                                                           | 0.05       |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/32                                                           | 0.095      |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/64                                                           | 0.195      |      |     | μs   |                                                                                                                   |
|         | SPI_[0 1]_CLK = PCLK/128                                                          | 0.385      |      |     | μs   |                                                                                                                   |
| sp4     | SPI_[0 1]_CLK, SPI_[0 1]_DO,<br>SPI_[0 1]_SS rise time (10%–<br>90%) <sup>1</sup> |            | 2.77 |     | ns   | I/O Configuration:<br>LVCMOS 2.5 V–<br>8 mA<br>AC loading: 35 pF<br>Test conditions:<br>Typical voltage,<br>25 °C |



Table 305 • SPI Characteristics for All Devices (continued)

| Symbol    | Description                                                                       | Min                            | Тур   | Max | Unit | Conditions                                                                                                   |
|-----------|-----------------------------------------------------------------------------------|--------------------------------|-------|-----|------|--------------------------------------------------------------------------------------------------------------|
| sp5       | SPI_[0 1]_CLK, SPI_[0 1]_DO,<br>SPI_[0 1]_SS fall time (10%–<br>90%) <sup>1</sup> |                                | 2.906 |     | ns   | IO Configuration:<br>LVCMOS 2.5 V-8 mA<br>AC Loading: 35 pF<br>Test Conditions:<br>Typical Voltage,<br>25 °C |
| SPI maste | er configuration (applicable for 005                                              | 5, 010, 025, and 050 devices)  |       |     |      |                                                                                                              |
| sp6m      | SPI_[0 1]_DO setup time <sup>2</sup>                                              | (SPI_x_CLK_period/2) - 8.0     |       |     | ns   |                                                                                                              |
| sp7m      | SPI_[0 1]_DO hold time <sup>2</sup>                                               | (SPI_x_CLK_period/2) – 2.5     |       |     | ns   |                                                                                                              |
| sp8m      | SPI_[0 1]_DI setup time <sup>2</sup>                                              | 12                             |       |     | ns   |                                                                                                              |
| sp9m      | SPI_[0 1]_DI hold time <sup>2</sup>                                               | 2.5                            |       |     | ns   |                                                                                                              |
| SPI slave | configuration (applicable for 005,                                                | 010, 025, and 050 devices)     |       |     |      |                                                                                                              |
| sp6s      | SPI_[0 1]_DO setup time <sup>2</sup>                                              | (SPI_x_CLK_period/2) –<br>17.0 |       |     | ns   |                                                                                                              |
| sp7s      | SPI_[0 1]_DO hold time <sup>2</sup>                                               | (SPI_x_CLK_period/2) + 3.0     |       |     | ns   |                                                                                                              |
| sp8s      | SPI_[0 1]_DI setup time <sup>2</sup>                                              | 2                              |       |     | ns   |                                                                                                              |
| sp9s      | SPI_[0 1]_DI hold time <sup>2</sup>                                               | 7                              |       |     | ns   |                                                                                                              |
| SPI maste | er configuration (applicable for 060                                              | ), 090, and 150 devices)       |       |     |      |                                                                                                              |
| sp6m      | SPI_[0 1]_DO setup time <sup>2</sup>                                              | (SPI_x_CLK_period/2) - 7.0     |       |     | ns   |                                                                                                              |
| sp7m      | SPI_[0 1]_DO hold time <sup>2</sup>                                               | (SPI_x_CLK_period/2) - 9.5     |       |     | ns   |                                                                                                              |
| sp8m      | SPI_[0 1]_DI setup time <sup>2</sup>                                              | 15                             |       |     | ns   |                                                                                                              |
| sp9m      | SPI_[0 1]_DI hold time <sup>2</sup>                                               | <b>-</b> 2.5                   |       |     | ns   |                                                                                                              |
| SPI slave | configuration (applicable for 060,                                                | 090, and 150 devices)          |       |     |      |                                                                                                              |
| sp6s      | SPI_[0 1]_DO setup time <sup>2</sup>                                              | (SPI_x_CLK_period/2) –<br>16.0 |       |     | ns   |                                                                                                              |
| sp7s      | SPI_[0 1]_DO hold time <sup>2</sup>                                               | (SPI_x_CLK_period/2) - 3.5     |       |     | ns   |                                                                                                              |
| sp8s      | SPI_[0 1]_DI setup time <sup>2</sup>                                              | 3                              |       |     | ns   |                                                                                                              |
| sp9s      | SPI_[0 1]_DI hold time <sup>2</sup>                                               | 2.5                            |       |     | ns   |                                                                                                              |
|           |                                                                                   |                                |       | _   |      |                                                                                                              |

For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx.

<sup>2.</sup> For allowable pclk configurations, see Serial Peripheral Interface Controller section in the *UG0331: SmartFusion2 Microcontroller Subsystem User Guide*.



Figure 22 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1)



### 2.3.32 CAN Controller Characteristics

The following table lists the CAN controller characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 306 • CAN Controller Characteristics

| Parameter               | Description                                      | <b>-1</b> | -Std | Unit |
|-------------------------|--------------------------------------------------|-----------|------|------|
| FCANREFCLK <sup>1</sup> | Internally sourced CAN reference clock frequency | 160       | 136  | MHz  |
| BAUDCANMAX              | Maximum CAN performance baud rate                | 1         | 1    | Mbps |
| BAUDCANMIN              | Minimum CAN performance baud rate                | 0.05      | 0.05 | Mbps |

<sup>1.</sup> PCLK to CAN controller must be a multiple of 8 MHz.

### 2.3.33 USB Characteristics

The following table lists the USB characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 307 • USB Characteristics

| Parameter  | Description                                      | <b>-1</b> | -Std  | Unit |
|------------|--------------------------------------------------|-----------|-------|------|
| FUSBREFCLK | Internally sourced USB reference clock frequency | 166       | 142   | MHz  |
| TUSBCLK    | USB clock period                                 | 16.66     | 16.66 | ns   |
| TUSBPD     | Clock to USB data propagation delay              | 9.0       | 9.0   | ns   |
| TUSBSU     | Setup time for USB data                          | 6.0       | 6.0   | ns   |
| TUSBHD     | Hold time for USB data                           | 0         | 0     | ns   |



#### 2.3.34 MMUART Characteristics

The following table lists the MMUART characteristics in worst-case industrial conditions when  $T_J = 100 \, ^{\circ}\text{C}$ ,  $V_{DD} = 1.14 \, \text{V}$ .

Table 308 • MMUART Characteristics

| Parameter       | Description                                          | <b>-1</b> | -Std  | Unit |
|-----------------|------------------------------------------------------|-----------|-------|------|
| FMMUART_REF_CLK | Internally sourced MMUART reference clock frequency. | 166       | 142   | MHz  |
| BAUDMMUARTTx    | Maximum transmit baud rate                           | 10.375    | 8.875 | Mbps |
| BAUDMMUARTRX    | Maximum receive baud rate                            | 10.375    | 8.875 | Mbps |

# 2.3.35 IGLOO2 Specifications

### 2.3.35.1 HPMS Clock Frequency

The following table lists the maximum frequency for HPMS main clock in worst-case industrial conditions when  $T_J = 100$  °C,  $V_{DD} = 1.14$  V.

Table 309 • Maximum Frequency for HPMS Main Clock

| Symbol   | Description                               | -1  | -Std | Unit |
|----------|-------------------------------------------|-----|------|------|
| HPMS_CLK | Maximum frequency for the HPMS main clock | 166 | 142  | MHz  |

#### 2.3.35.2 IGLOO2 Serial Peripheral Interface (SPI) Characteristics

This section describes the DC and switching of the SPI interface. Unless otherwise noted, all output characteristics given are for a 35 pF load on the pins and all sequential timing characteristics are related to SPI\_0\_CLK. For timing parameter definitions, see Figure 23, page 130.

The following table lists the SPI characteristics in worst-case industrial conditions when  $T_J$  = 100 °C,  $V_{DD}$  = 1.14 V.

Table 310 • SPI Characteristics for All Devices

| Symbol  | Description                                  | Min  | Тур | Max | Unit | Conditions |
|---------|----------------------------------------------|------|-----|-----|------|------------|
| SPIFMAX | Maximum operating frequency of SPI interface |      |     | 20  | MHz  |            |
| sp1     | SPI_[0 1]_CLK minimum peri                   | od   |     |     |      |            |
|         | SPI_[0 1]_CLK = PCLK/2                       | 12   |     |     | ns   |            |
|         | SPI_[0 1]_CLK = PCLK/4                       | 24.1 |     |     | ns   |            |
|         | SPI_[0 1]_CLK = PCLK/8                       | 48.2 |     |     | ns   |            |
|         | SPI_[0 1]_CLK = PCLK/16                      | 0.1  |     |     | μs   |            |
|         | SPI_[0 1]_CLK = PCLK/32                      | 0.19 |     |     | μs   |            |
|         | SPI_[0 1]_CLK = PCLK/64                      | 0.39 |     |     | μs   |            |
|         | SPI_[0 1]_CLK = PCLK/128                     | 0.77 |     |     | μs   |            |



Table 310 • SPI Characteristics for All Devices (continued)

| Symbol    | Description                                                                      | Min                             | Тур   | Max | Unit | Conditions                                                                                                         |
|-----------|----------------------------------------------------------------------------------|---------------------------------|-------|-----|------|--------------------------------------------------------------------------------------------------------------------|
| sp2       | SPI_[0 1]_CLK minimum puls                                                       | e width high                    |       |     |      |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/2                                                           | 6                               |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/4                                                           | 12.05                           |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/8                                                           | 24.1                            |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/16                                                          | 0.05                            |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/32                                                          | 0.095                           |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/64                                                          | 0.195                           |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/128                                                         | 0.385                           |       |     | μs   |                                                                                                                    |
| sp3       | SPI_[0 1]_CLK minimum puls                                                       | e width low                     |       |     |      |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/2                                                           | 6                               |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/4                                                           | 12.05                           |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/8                                                           | 24.1                            |       |     | ns   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/16                                                          | 0.05                            |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/32                                                          | 0.095                           |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/64                                                          | 0.195                           |       |     | μs   |                                                                                                                    |
|           | SPI_[0 1]_CLK = PCLK/128                                                         | 0.385                           |       |     | μs   |                                                                                                                    |
| sp4       | SPI_[0 1]_CLK,<br>SPI_[0 1]_DO, SPI_[0 1]_SS<br>rise time (10%–90%) <sup>1</sup> |                                 | 2.77  |     | ns   | I/O Configuration:<br>LVCMOS 2.5 V -<br>8 mA<br>AC loading: 35 pF<br>test conditions:<br>Typical voltage,<br>25 °C |
| sp5       | SPI_[0 1]_CLK,<br>SPI_[0 1]_DO, SPI_[0 1]_SS<br>fall time (10%–90%) <sup>1</sup> |                                 | 2.906 |     | ns   | I/O Configuration:<br>LVCMOS 2.5 V -<br>8 mA<br>AC loading: 35 pF<br>test conditions:<br>Typical voltage,<br>25 °C |
| SPI maste | er configuration (applicable for 0                                               | 005, 010, 025, and 050 devices) |       |     |      |                                                                                                                    |
| sp6m      | SPI_[0 1]_DO setup time <sup>2</sup>                                             | (SPI_x_CLK_period/2) - 8.0      |       |     | ns   |                                                                                                                    |
| sp7m      | SPI_[0 1]_DO hold time <sup>2</sup>                                              | (SPI_x_CLK_period/2) - 2.5      |       |     | ns   |                                                                                                                    |
| sp8m      | SPI_[0 1]_DI setup time <sup>2</sup>                                             | 12                              |       |     | ns   |                                                                                                                    |
| sp9m      | SPI_[0 1]_DI hold time <sup>2</sup>                                              | 2.5                             |       |     | ns   |                                                                                                                    |
| SPI slave | configuration (applicable for 00                                                 | 05, 010, 025, and 050 devices)  |       |     |      |                                                                                                                    |
| sp6s      | SPI_[0 1]_DO setup time <sup>2</sup>                                             | (SPI_x_CLK_period/2) - 17.0     |       |     | ns   |                                                                                                                    |
| sp7s      | SPI_[0 1]_DO hold time <sup>2</sup>                                              | (SPI_x_CLK_period/2) + 3.0      |       |     | ns   |                                                                                                                    |
| sp8s      | SPI_[0 1]_DI setup time <sup>2</sup>                                             | 2                               |       |     | ns   |                                                                                                                    |
| sp9s      | SPI_[0 1]_DI hold time <sup>2</sup>                                              | 7                               |       |     | ns   |                                                                                                                    |
|           |                                                                                  |                                 |       |     |      |                                                                                                                    |



Table 310 • SPI Characteristics for All Devices (continued)

| Symbol    | Description                          | Min                         | Тур | Max | Unit | Conditions |
|-----------|--------------------------------------|-----------------------------|-----|-----|------|------------|
| SPI maste | er configuration (applicable for     | 060, 090, and 150 devices)  |     |     |      |            |
| sp6m      | SPI_[0 1]_DO setup time <sup>2</sup> | (SPI_x_CLK_period/2) - 7.0  |     |     | ns   |            |
| sp7m      | SPI_[0 1]_DO hold time <sup>2</sup>  | (SPI_x_CLK_period/2) - 9.5  |     |     | ns   |            |
| sp8m      | SPI_[0 1]_DI setup time <sup>2</sup> | 15                          |     |     | ns   |            |
| sp9m      | SPI_[0 1]_DI hold time <sup>2</sup>  | -2.5                        |     |     | ns   |            |
| SPI slave | configuration (applicable for 06     | 60, 090, and 150 devices)   |     |     |      |            |
| sp6s      | SPI_[0 1]_DO setup time <sup>2</sup> | (SPI_x_CLK_period/2) - 16.0 |     |     | ns   |            |
| sp7s      | SPI_[0 1]_DO hold time <sup>2</sup>  | (SPI_x_CLK_period/2) - 3.5  |     |     | ns   |            |
| sp8s      | SPI_[0 1]_DI setup time <sup>2</sup> | 3                           |     |     | ns   |            |
| sp9s      | SPI_[0 1]_DI hold time <sup>2</sup>  | 2.5                         |     |     | ns   |            |

For specific Rise/Fall Times board design considerations and detailed output buffer resistances, use the corresponding IBIS
models located on the Microsemi SoC Products Group website: http://www.microsemi.com/soc/download/ibis/default.aspx.

Figure 23 • SPI Timing for a Single Frame Transfer in Motorola Mode (SPH = 1)



For allowable pclk configurations, see the Serial Peripheral Interface Controller section in the UG0331: SmartFusion2
Microcontroller Subsystem User Guide.