# 數位電路實驗

# Lab 3 report Audio Recorder

team 06 王珽 B05901016 林承德 B05901064 戴慕潔 B05901185

### • github

https://github.com/whoami90506/dclab\_lab3.git

#### Introduction

In this lab, we are going to implement an audio recorder that is capable of record, play, pause and stop. Beside these basic functions, the audio recorder should be able to play at different speed as well as provide a user-friendly interface. In addition, we will let the red LED lights indicate the progress of recording or playing and the green LED lights indicate the volume as some extra bonus.

Hardware: Altera DE2-115 FPGA board

Software: Quartus II

• HDL (Hardware Description Language): System Verilog

#### Part I: User Manual

Specification

Sampling Rate: 32 kHzSampling Length: 16 bits

Sound Reproduction: Monaural

Longest Recording Time: 32 seconds

### Usage

 Connect your microphone and speaker (or earphone) to the FPGA board.

#### Record

- i. Switch SW[0] downward to the RECORD mode.
- ii. Press KEY[1] to start recording.
- iii. You may press KEY[1] multiple times during recording to pause and press again to continue.
- iv. When recording, the green LED lights will show your relative volume, and if the light go toward, it means that your volume is too high.
- v. The HEX6 and HEX7 of SevenHexDecoder represent the seconds that are recorded.
- vi. To stop the recording process, press KEY[1] first to pause and then press KEY[2] to stop.

### Play

- i. Switch SW[0] upward to the PLAY mode.
- ii. Press KEY[1] to start playing the recorded audio.
- iii. You may press KEY[1] multiple times during playing to pause and press again to continue.
- iv. You can speed up the audio by pressing KEY[0] or slow down by pressing KEY[3]. The audio recorder supports 2x up to 8x and 1/2x down to 1/8x speed.
- v. In slow-forward replaying, you can enable linear interpolation by switching SW[1] upward to ON.
- vi. The HEX6 and HEX7 of SevenHexDecoder represent the seconds that are played.
- vii. If you want to reverse the sound, switch SW[1] on.
- viii. To stop the playing process, press KEY[1] first to pause and press KEY[2] to stop.



### Part II: Tutorial

- Introduction of Protocols and Tools
  - o WM8731 Audio CODEC
    - Schematic Diagram:



## Usage:

First, we need to set up the WM8731 audio CODEC by changing its register map, and to do so, we must pass configuration to it with the I2C protocol. The initialization configuration for this lab are as follows.

| Left Line In                   | 000_0000_0_1001_0111                  |
|--------------------------------|---------------------------------------|
| Right Line In                  | 000_0001_0_1001_0111                  |
| Left Headphone Out             | 000_0010_0_0111_1001                  |
| Right Headphone Out            | 000_0011_0_0111_1001                  |
| Analogue Audio Path Control    | 000_0100_0_000 <b>1_0101</b>          |
| Digital Audio Path Control     | 000_0101_0_0000_ <b>0</b> 000         |
| Power Down Control             | 000_0110_0_0000_0000                  |
| Digital Audio Interface Format | 000_0111_0_0100_0010                  |
| Sampling Control               | 000_1000_0_00 <b>01_10</b> 0 <b>1</b> |
| Active Control                 | 000_1001_0_0000_000 <b>1</b>          |

After initializing, WM8731 will be activated as DAC and ADC between audio signal and the FPGA. The sample rate, or the frequency of DACLRCK/ ADCLRCK, is set to 32kHz. Each DACLRCK/ADCLRCK clock cycle contains one sample of the

audio signal, which is 16 bits long in our case. The serial data transmission format follows the rules under I2S mode.

#### I<sup>2</sup>C Protocol

The picture below is a typical waveform under I<sup>2</sup>C protocol, and we shall use it as an example to explain how I<sup>2</sup>C protocol works.



- 1. The two signals of I<sup>2</sup>C protocol, namely SDA and SCL, are preset to high.
- 2. To start transmission, SDA is pulled low while SCL is high. (refer to the yellow region S)
- 3. To stop transmission, SDA is pulled high while SCL is high. (refer to the yellow region P)
- 4. During transmission, SDA sets the data bit to be transferred when SCL is low. (refer to the blue region) While SCL is high, SDA remains unchanged and the data bit is transmitted. (refer to the green region)
- 5. After transmitting every 8 bits is one direction, an "acknowledgement" bit ACK is transmitted in the opposite direction. If ACK is high, it indicates that the transmission failed; on the other hand, if ACK is low, the transmission is successful. (refer to the figure below)



I<sup>2</sup>S Protocol

I2S mode is one of the audio interfaces offered by WM8731. In a single DACLRCK/ADCLRCK clock, DACLRC/ADCLRC low means the left channel while high means the right channel. When DACLRCK/ADCLRCK changes value, DACDAT/ADCDAT will start to record data after one BCLK clock. The number of bits recorded is 16 in our case, and transmission starts from the MSB to the LSB.



#### SRAM Communication:

The SRAM on DE2\_115 has roughly 2MB memory capacity and is capable of storing 1024K words of 16 bits. There are seven signals associated with the SRAM:

- SRAM\_ADDR[19:0]: The read/write address of the SRAM.
- SRAM\_DQ[15:0]: The 16 bits data to be read or stored in the SRAM. Note that this is a inout port, which means that one must beware of the control of this signal to avoid multiple
- driver of signal.
- SRAM OE SRAM: Output Enable
- SRAM WE SRAM: Write Enable
- o SRAM CE SRAM: Chip Enable
- SRAM LBSRAM:LowerByteControl
- SRAM\_UB SRAM: Upper Byte Control
   The control signals of the read/write operation are listed as below:

|                 |        |        |        |             |           | I/O                    | I/O PIN                |                         |  |  |
|-----------------|--------|--------|--------|-------------|-----------|------------------------|------------------------|-------------------------|--|--|
| Mode            | WE     | CE     | Œ      | LB          | <b>UB</b> | 1/00-1/07              | I/O8-I/O15             | V <sub>DD</sub> Current |  |  |
| Not Selected    | Х      | Н      | X      | X           | X         | High-Z                 | High-Z                 | ISB1, ISB2              |  |  |
| Output Disabled | H<br>X | L      | H<br>X | X           | Х         | High-Z<br>High-Z       | High-Z<br>High-Z       | loc                     |  |  |
| Read            | H<br>H | L<br>L | L<br>L | L<br>H<br>L | H<br>L    | Douт<br>High-Z<br>Douт | High-Z<br>Dour<br>Dour | lcc                     |  |  |
| Write           | L<br>L | L<br>L | X<br>X | L<br>H<br>L | H<br>L    | Dın<br>High-Z<br>Dın   | High-Z<br>Dın<br>Dın   | lœ                      |  |  |

Another important point to notice is that although the WM8731 audio CODEC transmits 2's complement formatted binary data in a serial way, SRAM transmits data in a parallel way. In other words, the 16-bit data transmitted from WM8731 can be written into SRAM in a single clock cycle.

#### ALTPLL

ALTPLL is a clock rate conversion tool provided by Quartus II. In this lab, we use PLL to convert the original clock rate from 50 MHz to 12 MHz and 100 kHz. The 12MHz clock is then fed to the AUD\_XCK port and the 100kHz clock is used to initialize WM8731 through I2C protocol. For other modules, we use the clock signals generated by WM8731, which is set to 12 MHz and 32 kHz respectively, as the primary clock signals.

# Part III: Design

### Overall Structure:



### Finite State Machine



### I<sup>2</sup>C

I<sup>2</sup>C mainly initilize the WM8731 audio chip after the reset signal from users. This module use the clock with 100kHz to send several instructors to the audio chip by the I<sup>2</sup>C protocol including proper shake hand. After finishing initializing the audio chip, this module will tell the top module in order to start functions users need.

# Top

It mainly receives user input signal and declare current state (and speed) for all the other submodule.

## I<sup>2</sup>S

There are two submodule in I<sup>2</sup>S, named as ADC and DAC. ADC tranform the serial audio data from WM8731 chip to parallel data. Since there is only one channel in this project, we just save the left

channel. DAC tranform the parallel audio data to serial data and send it to WM7831. Since there is only one channel in this project, we send the same data to both left and right channels for WM8731.

I<sup>2</sup>S proccesses the data transmission between ADC, DAC and other module such as SRAM and DSP. If ADC/DAC sends/requests audio datas, it will decide whether sends to SRAM/ requests from DSP based on the current state from top module.

### DSP

DSP mainly interacts with I²S and SRAM, using the input wire I2S\_request\_data and data\_valid and the output wire request\_data and valid. When I²S requests data, DSP will get the data from SRAM to the input wire data\_in, and DSP will manage the data\_in with the play\_speed, which is given by Top module. The play\_speed has 15 modes(normal, 2~8 times speed, ½ ~ ½ time speed). In the seven accelerating modes, we transfer the value to data\_out with once every two~eight data\_input. As to the slow-down mode, we have zero-slot (零階) and one-slot (一階) modes. In zero-slot mode, we repeat one data\_in value to two~eight times and give values to data\_out. On the other hand, in one-slot mode, we record two consequential data\_valid, use the linear way to insert one~seven point in the two data\_input point, and give values to data\_output. After a great deal of manipulation, we can gain the appropriate data\_out with DSP and give it to I²S.

#### SRAM

SRAM directly communicates with the SRAM on FPGA board(i.e. Sram Controller). It records the address which the recorder is playing or recording at and which the audio ends at in order to give right playing audio data to DSP and store recording audio data from I2S to proper address. Moreover, SRAM need to tell module top that sram is full of audio data when recording and that the users reach the end of data when playing, and the top will change the state to STOP.

## Part III: Bonus

Seven Segment Display

#### 1. Timer

Two seven segment displays represent playing or recording time in seconds. As mentioned above, SRAM stores audio digital signals at address range from 0 to 220, we therefore split 0 to 220 into 32 intervals ( since the audio recorder records for at most 32 seconds ), and by identifying the current reading/writing address interval of SRAM, we are able to show the correct timer of audio recorder by seven segment display. For example, when SRAM manipulating data at address 0001\_1000\_0000\_0000\_0001, seven segment display will show 2 digits number '04'. Note that we are able to check only most significant 5 bits to identify the address interval.

#### 2. State Machine

For users to know the current state of the recorder, we utilize the rest of seven segment displays to show the current state of the machine. There are 6 states in total, including init, idle, record, stop, play, and pause. Further more, since user may play the recorder at different speeds, we also show the playing speed while the recorder is playing. Two examples of our seven segment displays are shown on the right.



Playing at Speed 1/2 to 30 seconds



Recording to 21 seconds

#### reverse

When playing audio, the user can select to play normally or play reversely. In addition, user can play reversely with several speed as normal playing(i.e. ½~8 times). To implement this functions, the SRAM will give DSP data in descending order address in sram if users intend to play reversely.

## LED volume indicator

When recording, the red and green LEDs will show the current volume of the users' voice. The loader the user speaks, the more LEDs are light. The specific green LED between two seven segment displays indicates whether the users speak so loud that the data is overflow or not.