

#### GENERAL DESCRIPTION

SN3F combines a dedicated current mode PWM controller with a high voltage power MOSFET. It is optimized for high performance, low standby power, and cost effective off-line flyback converter applications.

SN3F offers complete protection coverage with automatic recovery feature including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), over temperature protection (OTP), over voltage protection and VDD under voltage lockout (UVLO). Excellent EMI performance is achieved with On-Bright proprietary frequency shuffling technique together with soft switching control at the totem pole gate drive output.

The tone energy at below 20KHZ is minimized in the design and audio noise is eliminated during operation.

SN3F is offered in DIP8 package.

### **APPLICATIONS**

Offline AC/DC flyback converter for

- AC/DC adapter
- PDA power supplies
- Digital cameras and camcorder adapter
- VCR, SVR, STB, DVD&DVCD Player SMPS
- Set-top box power
- Auxiliary power supply for PC and Server
- Open-frame SMPS

#### **FEATURES**

- Standby power lower than 100mW at universal AC input
- Power on soft start reducing power MOSFET Vds stress
- Frequency shuffling for EMI
- Extended burst mode control for improved efficiency and minimum standby power design
- Audio noise free operation
- Fixed 65KHZ (typical) switching frequency
- Internal synchronized slope compensation
- Low VDD startup current and low operating current
- Leading edge blanking on current sense input
- Comprehensive protection coverage
- VDD under voltage lockout with hysteresis (UVLO)
- Over temperature protection (OTP) with auto- recovery
- o On-Bright proprietary line input compensated
- Cycle-by-Cycle over-current threshold setting for constant output power limiting over universal input voltage range.
- Accurate overload protection (OLP).
- Over voltage protection(OVP)
- Secondary rectifier short protection

# **TYPICAL APPLICATION**



**Output Power Table** 

| Product | 230VAC±15%           | 85-265VAC            |
|---------|----------------------|----------------------|
|         | Adapter <sup>1</sup> | Adapter <sup>1</sup> |
| SN3F    | 23W                  | 18W                  |

Notes: 1. Maximum practical continuous power in an adapter design with sufficient drain pattern as a heat sink, at 40°C ambient.



# **GENERAL INFORMATION**

## **Pin Configuration**

The SN3F is offered in DIP8 package as shown below.



**Ordering Information** 

| Part Number |        | Description   |
|-------------|--------|---------------|
|             | SN3FAP | DIP8, Pb-free |

**Package Dissipation Rating** 

| Package | RθJA | (℃/ <b>W</b> ) |
|---------|------|----------------|
| DIP8    | 75   |                |

**Note:** Drain Pin Connected to 100mm<sup>2</sup> PCB copper clad.

**Absolute Maximum Ratings** 

| Parameter                                                                                  | Value          |  |  |  |
|--------------------------------------------------------------------------------------------|----------------|--|--|--|
| Drain voltage (off state)                                                                  | -0.3V to BVdss |  |  |  |
| VDD voltage                                                                                | -0.3V to 30 V  |  |  |  |
| VDD-G input voltage                                                                        | -0.3V to 30 V  |  |  |  |
| FB input voltage                                                                           | -0.3 to 7V     |  |  |  |
| Sense input voltage                                                                        | -0.3 to 7V     |  |  |  |
| Min/Max operating junction temperature T <sub>J</sub>                                      | -40 to 150℃    |  |  |  |
| $\begin{array}{c} \text{Min/Max storage temperature} \\ \text{T}_{\text{stq}} \end{array}$ | -55 to 150℃    |  |  |  |
| Lead temperature (soldering, 10secs)                                                       | 260℃           |  |  |  |

**Note:** Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability.





# **Marking Information**



Y:Year Code WW:Week Code(01-52) ZZZ:Lot Code A:DIP8 Package P:Pb-free Package S:Internal Code(Optional)

# **TERMINAL ASSIGNMENTS**

| Pin Name | I/O | Description                                                                                                                |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------|
| VDD-G    | Р   | Internal gate driver power supply                                                                                          |
| VDD      | Р   | IC DC power supply Input                                                                                                   |
| FB       | I   | Feedback input pin. The PWM duty cycle is determined by voltage level into this pin and the current-sense signal at Pin 4. |
| Sense    | Ι   | Current sense input                                                                                                        |
| Drain    | 0   | HV MOSFET drain pin. The drain pin is connected to the primary lead of the transformer                                     |
| GND      | Р   | Ground                                                                                                                     |



# **BLOCK DIAGRAM**





# **ELECTRICAL CHARACTERISTICS**

( $T_A = 25$ °C, VDD=16V, unless otherwise noted)

| Symbol                                                         | Parameter                                          | Test Conditions                                                        | Min  | Тур         | Max      | Unit |
|----------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------|------|-------------|----------|------|
| Supply voltage (VDD)                                           |                                                    |                                                                        |      |             |          |      |
| İstartup                                                       | VDD=UVLO(OFF)-1V, measure leakage current into VDD |                                                                        |      | 2           | 10       | uA   |
| VDD_Operation                                                  | Operation current                                  | V <sub>FB</sub> =3V                                                    |      | 1.6         | $\Delta$ | mA   |
| UVLO(ON)                                                       | VDD under voltage lockout enter                    |                                                                        | 7.0  | 8.0         | 9.0      | V    |
| UVLO(OFF)                                                      | VDD under voltage lockout exit (recovery)          |                                                                        | 15.2 | 16.2        | 17.2     | V    |
| OVP(ON)                                                        | Over voltage protection voltage                    | CS=0V,FB=3V Ramp up VDD until gate clock is off                        | 27.5 | 29          | 30.5     | V    |
| Feedback input se                                              |                                                    |                                                                        |      | <b>&gt;</b> |          |      |
| V <sub>FB_OPEN</sub>                                           | V <sub>FB</sub> open loop voltage                  |                                                                        | 4.9  | 5.5         | 6.1      | V    |
| IFB_SHORT                                                      | FB pin short circuit current                       | Short FB pin to GND and measure current                                |      | 0.35        |          | mA   |
| V <sub>TH_0D</sub>                                             | Zero duty cycle FB threshold voltage               |                                                                        |      | 0.8         |          | V    |
| Vref_Green                                                     | The threshold enter green mode                     |                                                                        |      | 2.25        |          | V    |
| Vref_burst_H                                                   | The threshold exit burst mode                      |                                                                        |      | 1.45        |          | V    |
| Vref_burst_L                                                   | The threshold enter burst mode                     |                                                                        |      | 1.35        |          | V    |
| V <sub>TH_PL</sub> Power limiting FB threshold Voltage         |                                                    |                                                                        |      | 4.6         |          | V    |
| T <sub>D_PL</sub>                                              | Power limiting debounce time                       |                                                                        |      | 50          |          | mSec |
| Z <sub>FB_IN</sub>                                             | Input impedance                                    |                                                                        |      | 15.7        |          | Kohm |
| <b>Current sense Inp</b>                                       | ut(Sense pin)                                      |                                                                        |      |             |          |      |
| Soft start time                                                |                                                    |                                                                        |      | 4           |          | ms   |
| Tblanking                                                      | Leading edge blanking time                         |                                                                        |      | 320         |          | ns   |
| Zsense_in                                                      | Input Impedance                                    |                                                                        |      | 40          |          | Kohm |
| T <sub>D_oc</sub> Over current detection and control delay     |                                                    | From over current occurs till the gate driver output start to turn off |      | 80          |          | nSec |
| V <sub>TH_OC</sub> Internal current limiting threshold voltage |                                                    | FB=3.3V                                                                | 0.72 | 0.75        | 0.78     | V    |
| Oscillator                                                     |                                                    |                                                                        |      |             |          |      |
| Fosc                                                           | Normal oscillation frequency                       |                                                                        | 60   | 65          | 70       | KHZ  |
| $\triangle \mathbf{f}_{Temp}$                                  | Frequency temperature stability                    |                                                                        |      | 5           |          | %    |
| △fvdd                                                          | Frequency voltage stability                        |                                                                        |      | 5           |          | %    |
| D <sub>max</sub>                                               | Maximum duty cycle                                 | FB=3.3V, CS =0V                                                        | 70   | 75          | 80       | %    |
| F <sub>Burst</sub>                                             | Burst mode base frequency                          |                                                                        |      | 25          |          | KHZ  |
| Mosfet section                                                 |                                                    |                                                                        |      |             |          |      |
| BVdss                                                          | Wdss MOSFET drain-source breakdown voltage         |                                                                        | 620  |             |          | V    |



| Rdson                                  | Static drain to source on resistance       |  |     | 2.2  |              | Ω |
|----------------------------------------|--------------------------------------------|--|-----|------|--------------|---|
| Frequency shuffli                      | Frequency shuffling                        |  |     |      |              |   |
| Δfosc                                  | Frequency modulation range /base frequency |  |     | +/-4 |              | % |
| Over temperature protection            |                                            |  |     |      |              |   |
| Over temperature protection trip point |                                            |  | 150 |      | $^{\circ}$ C |   |



## **CHARACTERIZATION PLOTS**

(The characteristic graphs are normalized at Ta=25°C)

















### OPERATION DESCRIPTION

The SN3F is a low power off-line SMPS switcher off-line flyback optimized for applications. The 'extended burst mode' control greatly reduces the standby power consumption and helps the design easily to meet the international power conservation requirements.

#### Startup current and start up Control

Startup current of SN3F is designed to be very low so that VDD could be charged up above UVLO threshold level and device starts up quickly. A large value startup resistor can therefore be used to minimize the power loss yet achieve a reliable startup in application. For AC/DC adapter with universal input range design, startup resistors could be used together with a VDD capacitor to provide a fast startup and yet low power dissipation design solution.

## **Operating current**

The operating current of SN3F is low at 1.6mA (typical). Good efficiency is achieved with SN3F low operating current together with the 'extended burst mode' control features.

#### Soft start

• Soft start
SN3F features an internal 4ms (typical) soft start to soften the electrical stress occurring in the power supply during startup. It is activated during the power on sequence. As soon as VDD reaches UVLO(OFF), the peak current is gradually increased from nearly zero to the maximum level of 0.75V. Every restart up is followed by a soft start.

## Frequency shuffling for EMI improvement

The frequency shuffling (switching frequency modulation) is implemented in SN3F. oscillation frequency is modulated so that the tone energy is spread out. The spread spectrum minimizes the conduction band EMI and therefore eases the system design.

## **Extended burst mode operation**

At light load or zero load condition, most of the power dissipation in a switching mode power supply is from switching loss on the MOSFET, the core loss of the transformer and the loss in the snubber circuit. The magnitude of power loss is in proportion to the switching frequency. Lower switching frequency leads to the reduction on the power loss and thus conserves the energy.

The switching frequency is internally adjusted at no load or light load condition. The switch frequency reduces at light/no load condition to

improve the conversion efficiency. At light load or no load condition, the FB input drops below burst mode threshold level and device enters Burst Mode control. The gate drive output switches only when VDD voltage drops below a preset level and FB input is active to output an on state. Otherwise the gate drive remains at off state to minimize the switching loss and reduces the standby power consumption to the greatest extend.

The switching frequency control also eliminates the audio noise at any loading conditions.

## Oscillator operation

The switching frequency of SN3F is internally fixed at 65kHz (typical). No external frequency setting components are required for PCB design simplification.

## Current sensing and leading edge blanking

Cycle-by-Cycle current limiting is offered in SN3F current mode PWM control. The switch current is detected by a sense resistor into the sense pin. An internal leading edge blanking circuit chops off the sensed voltage spike at initial internal power MOSFET on state due to snubber diode reverse recovery and surge gate current of internal power MOSFET so that the external RC filtering on sense input is no longer needed. The current limiting comparator is disabled and cannot turn off the internal power MOSFET during the blanking period. The PWM duty cycle is determined by the current sense input voltage and the FB input voltage.

## Internal synchronized slope compensation

Built-in slope compensation circuit adds voltage ramp onto the current sense input voltage for PWM generation. This greatly improves the close loop stability at CCM and prevents the subharmonic oscillation and thus reduces the output ripple voltage.

#### **Driver**

The internal power MOSFET in SN3F is driven by a dedicated gate driver for power switch control. A too weak the gate drive strength results in higher conduction and switch loss of MOSFET while too strong gate drive results in the compromise of EMI.

A good tradeoff is achieved through the built-in totem pole gate design with right output strength and dead time control. The low idle loss and good EMI system design is easier to achieve with this dedicated control scheme.



In addition to the gate drive control scheme mentioned, the gate drive strength can also be adjusted externally by a resistor connected between VDD and VDDG, the falling edge of the Drain output can be well controlled. It provides great flexibility for system EMI design.

#### Protection controls

Good power supply system reliability is achieved with its rich protection features including Cycle-by-Cycle current limiting (OCP), over load protection (OLP), over voltage protection and under voltage lockout on VDD (UVLO).

With On-Bright proprietary technology, the OCP is line voltage compensated to achieve constant output power limit over the universal input voltage range.

At overload condition when FB input voltage exceeds power limit threshold value for more than TD\_PL, control circuit reacts to shut down the switcher. Switcher restarts when VDD voltage

drops below UVLO limit. Similarly, control circuit shutdowns the power MOSFET when an over temperature condition is detected or the sense pin is opened

VDD is supplied by transformer auxiliary winding output. When VDD voltage exceeds the internal OVP threshold voltage (29V, typical) due to abnormal conditions, The power MOSFET is shut down until VDD drops below 8V (typical), and device enters power on restart-up sequence thereafter.

When the secondary rectifier is shorted, the transformer acts like a leakage inductance. Meanwhile, the current spike is extremely high. During high line input, the current in power MOSFET is too high to wait for OLP delay time. To offer reliable design, SN3F shuts down the switch and enters auto-recovery mode in this case. case.



# **PACKAGE MECHANICAL DATA**

# 8-Pin Plastic DIP







|        | Dimensions | In Millimeters | Dimension | e In Inchae |  |
|--------|------------|----------------|-----------|-------------|--|
| Symbol |            |                |           |             |  |
|        | Min        | Max            | Min       | Max         |  |
| Α      | 3.710      | 5.334          | 0.146     | 0.210       |  |
| A1     | 0.381      |                | 0.015     |             |  |
| A2     | 2.921      | 4.953          | 0.115     | 0.195       |  |
| В      | 0.350      | 0.650          | 0.014     | 0.026       |  |
| B1     | 1.524      | (BSC)          | 0.06 (    | .06 (BSC)   |  |
| С      | 0.200      | 0.360          | 0.008     | 0.014       |  |
| D      | 9.000      | 10.160         | 0.354     | 0.400       |  |
| E      | 6.096      | 7.112          | 0.240     | 0.280       |  |
| E1     | 7.320      | 8.255          | 0.288     | 0.325       |  |
| е      | 2.540      | (BSC)          | 0.1 (I    | BSC)        |  |
| L      | 2.921      | 3.810          | 0.115     | 0.150       |  |
| E2     | 7.620      | 10.920         | 0.300     | 0.430       |  |



## **IMPORTANT NOTICE**

#### **RIGHT TO MAKE CHANGES**

On-Bright Electronics Corp. reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

#### WARRANTY INFORMATION

On-Bright Electronics Corp. warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with its standard warranty. Testing and other quality control techniques are used to the extent it deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. On-Bright Electronics Corp. assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using On-Bright's components, data sheet and application notes. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

#### LIFE SUPPORT

On-Bright Electronics Corp.'s products are not designed to be used as components in devices intended to support or sustain human life. On-bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in medical applications.

#### **MILITARY**

On-Bright Electronics Corp.'s products are not designed for use in military applications. On-Bright Electronics Corp. will not be held liable for any damages or claims resulting from the use of its products in military applications.