## MC3401P

## Specifications and Applications Information

# MONOLITHIC QUAD SINGLE-SUPPLY OPERATIONAL AMPLIFIER

These internally compensated operational amplifiers are designed specifically for single positive power supply applications found in industrial control systems and automotive electronics. Each MC3401P device contains four independent amplifiers — making it ideal for applications such as active filters, multi-channel amplifiers, tachometer, oscillator and other similar usages.

- Single-Supply Operation +5.0 Vdc to +18 Vdc
- Internally Compensated
- Wide Unity Gain Bandwidth 5.0 MHz typical
- Low Input Bias Current 50 nA typical
- High Open-Loop Gain 1000 V/V minimum

### MONOLITHIC QUAD OPERATIONAL AMPLIFIER INTEGRATED CIRCUIT

**EPITAXIAL PASSIVATED** 



# 

#### FIGURE 2 - SMALL-SIGNAL TRANSIENT RESPONSE









7

#### MAXIMUM RATINGS (TA = +25°C unless otherwise noted)

| Rating                                              | Symbol           | Value       | Unit<br>Vdc<br>mA        |  |
|-----------------------------------------------------|------------------|-------------|--------------------------|--|
| Power Supply Voltage                                | Vcc              | +18         |                          |  |
| Non-inverting Input Current                         | lin              | 5.0         |                          |  |
| Power Dissipation Derate above $T_A = +25^{\circ}C$ | PD               | 625<br>5.0  | mW<br>mW/ <sup>o</sup> C |  |
| Operating Temperature Range                         | TA               | 0 to +75    | οС                       |  |
| Storage Temperature Range                           | T <sub>stg</sub> | -65 to +150 | °C                       |  |

#### **ELECTRICAL CHARACTERISTICS** [ $V_{CC}$ = +15 $V_{dc}$ , $R_L$ = 5.0 $k\Omega$ , $T_A$ = +25 $^{o}$ C (each amplifier) unless otherwise noted]

| Characteristic                                                                                                         | Fig. No.      | Note        | Symbol                                                    | Min             | Тур                  | Max          | Unit                      |
|------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-----------------------------------------------------------|-----------------|----------------------|--------------|---------------------------|
| Open-Loop Voltage Gain $T_A = +25^{\circ}C$ $0^{\circ}C \leq T_A \leq +75^{\circ}C$                                    | 5,9,10        | 1           | A <sub>vol</sub>                                          | 1000<br>800     | 2000                 | _<br>_       | V/V                       |
| Quiescent Power Supply Current (Total for four amplifiers)<br>Noninverting inputs open<br>Noninverting inputs grounded | 6,12          | 2           | I <sub>DO</sub><br>I <sub>DG</sub>                        | _<br>_          | 6.9<br>7.8           | 10<br>14     | mAdc                      |
| Input Bias Current, R <sub>L</sub> = $\infty$<br>$T_A = +25^{\circ}C$<br>$0^{\circ}C \le T_A \le +75^{\circ}C$         | 5             | 3           | IIB                                                       | _               | 50<br>-              | 300<br>500   | nAdc                      |
| Output Current<br>Source Capability<br>Sink Capability                                                                 | 5<br>13<br>14 | 4           | I <sub>source</sub><br>I <sub>sink</sub>                  | 5.0<br>0.5      | 10<br>1.0            | -            | mAdc                      |
| Output Voltage High Voltage Low Voltage Undistorted Output Swing (0°C < T <sub>A</sub> < +75°C)                        | 7<br>7<br>8   | 5<br>5<br>6 | V <sub>OH</sub><br>V <sub>OL</sub><br>V <sub>O(p-p)</sub> | 13.5<br>-<br>10 | 14.2<br>0.03<br>13.5 | <br>0.1<br>_ | Vdc<br>V <sub>(p-p)</sub> |
| Input Resistance                                                                                                       | 5             |             | Rin                                                       | 0.1             | 1.0                  | -            | MEG $\Omega$              |
| Slew Rate ( $C_L = 100  pF, R_L = 5.0  k$ )                                                                            |               |             | SR                                                        | -               | 0.6                  |              | V/µs                      |
| Unity Gain Bandwidth                                                                                                   |               |             | BW                                                        | _               | 5.0                  | _            | MHz                       |
| Phase Margin                                                                                                           |               |             | φm                                                        | -               | 70                   | -            | Degrees                   |
| Power Supply Rejection (f = 100 Hz)                                                                                    |               | 7           | PSSR                                                      |                 | 55                   | -            | dB                        |
| Channel Separation (f = 1.0 kHz)                                                                                       |               |             | e <sub>o1</sub> /e <sub>o2</sub>                          | -               | 65                   | _            | dB                        |

Symbols conform to JEDEC Engineering Bulletin No. 1 when applicable.

#### NOTES

- Open loop voltage gain is defined as the voltage gain from the inverting input to the output.
- The quiescent current will increase approximately 0.3 mA for each noninverting input which is grounded. Leaving the noninverting input open causes the apparent input bias current to increase slightly (100 nA) at high temperatures.
- Input bias current can be defined only for the inverting input.
  The noninverting input is not a true "differential input" as with a conventional IC operational amplifier. As such this input does not have a requirement for input bias current.
- Sink current is specified for linear operation. When the device is used as a gate or a comparator (non-linear operation), the sink capability of the device is approximately 5.0 milliamperes.
- 5. When used as a noninverting amplifier, the minimum output voltage is the VBE of the inverting input transistor.
  6. Peak-to-peak restrictions are due to the variations of the qui-
- Peak-to-peak restrictions are due to the variations of the quiescent dc output voltage in the standard configuration (Figure 8).
- Power supply rejection is specified at closed loop unity gain, and therefore indicates the supply rejection of both the biasing circuitry and the feedback amplifier.

## FIGURE 5 — OPEN-LOOP GAIN AND INPUT RESISTANCE (INPUT BIAS CURRENT, OUTPUT CURRENT)

#### FIGURE 6 - QUIESCENT POWER SUPPLY CURRENT



Amplifier must be biased (by V<sub>in</sub>) in the linear operating region.



IDO is total supply current with "+" input open. IDG is total supply current with "+" input grounded.

#### FIGURE 7 - OUTPUT VOLTAGE SWING

#### FIGURE 8 -- PEAK-TO-PEAK OUTPUT VOLTAGE



for  $R_{f}\cong 2R_{f}$ 

7

#### TYPICAL CHARACTERISTICS

 $(V_{CC} = +15 \text{ Vdc}, R_L = 5.0 \text{ k}\Omega, T_A = +25^{\circ}\text{C}$  [each amplifier] unless otherwise noted.)

FIGURE 9 - OPEN-LOOP VOLTAGE GAIN versus FREQUENCY



FIGURE 10 - OPEN-LOOP VOLTAGE GAIN versus SUPPLY VOLTAGE



FIGURE 11 - OUTPUT RESISTANCE versus FREQUENCY



FIGURE 12 - SUPPLY CURRENT versus SUPPLY VOLTAGE



FIGURE 13 – LINEAR SOURCE CURRENT versus SUPPLY VOLTAGE



FIGURE 14 - LINEAR SINK CURRENT versus SUPPLY VOLTAGE



#### **OPERATION AND APPLICATIONS**

#### Basic Amplifier

The basic amplifier is the common emitter stage shown in Figures 15 and 16. The active load  $l_1$  is buffered from the input transistor by a PNP transistor, Q4, and from the output by an NPN transistor, Q2. Q2 is biased class A by the current source  $l_2$ . The magnitude of  $l_2$  (specified  $l_{sink}$ ) is a limiting factor in capacitively coupled

linear operation at the output. The sink current of the device can be forced to exceed the specified level with an increase in the distortion appearing at the output. Closed loop stability is maintained by an on-the-chip 3-pF capacitor shown in Figure 18. No external compensation is required.

FIGURE 15



A noninverting input is obtained by adding a current mirror as shown in Figure 17. Essentially all current which enters the non-inverting input,  $l_{\text{in}2}$ , flows through the diode CR1. The voltage drop across CR1 corresponds to this input current magnitude and this same voltage is applied to a matched device, Q3. Thus Q3 is biased to conduct an emitter current equal to  $l_{\text{in}2}$ . Since the

alpha current gain of  $\Omega 3 \approx 1$ , its collector current  $\approx I_{in2}$  also. In operation this current flows through an external feedback resistor which generates the output voltage signal. For inverting applications, the noninverting input is often used to set the dc quiescent level at the output. Techniques for doing this are discussed in the "Normal Design Procedure" section.

FIGURE 16 - A BASIC GAIN STAGE



#### Biasing Circuitry

The circuitry common to all four amplifiers is shown in Figure 19. The purpose of this circuitry is to provide biasing voltage for the PNP and NPN current sources used in the amplifiers.

The voltage drops across diodes CR2, CR3 and CR4 are used as references. The voltage across resistor R1 is the sum of the drops across CR4 and CR3 minus the  $V_{BE}$  of Q8. The PNP current sources (Q5, etc.) are set to the magnitude  $V_{BE}/R1$  by transistor

FIGURE 17 - OBTAINING A NONINVERTING INPUT



Q6. Transistor Q7 reduces base current loading. The voltage across resistor R2 is the sum of the voltage drops across CR2, CR3 and CR4, minus the  $V_{BE}$  drops of transistor Q9 and diode CR5. The current thus set is established by CR5 in all the NPN current sources (Q10, etc.). This technique results in current source magnitudes which are relatively independent of the supply voltage.

#### **OPERATION AND APPLICATIONS** (continued)

#### FIGURE 18 - A BASIC OPERATIONAL AMPLIFIER



FIGURE 19 - BIASING CIRCUITRY



#### NORMAL DESIGN PROCEDURE

#### 1. Output Q-Point Biasing

A. A number of techniques may be devised to bias the quiescent output voltage to an acceptable level. However, in terms of loop gain considerations it is usually desirable to use the noninverting input to effect the biasing as shown in Figures 3 and 4. The high impedance of the collector of the non-inverting "current mirror" transistor helps to achieve the maximum loop gain for any particular configuration. It is desirable that the noninverting input current be in the 5  $\mu A$ to 100 µA range.

#### B. V<sub>CC</sub> Reference Voltage (see Figures 3 and 4)

The noninverting input is normally returned to the V<sub>CC</sub> voltage (which should be well filtered) through a resistor,  $R_r$ , allowing the input current,  $I_r$ , to be within the range of  $5 \mu A$  to  $100 \mu A$ . Choosing the feedback resistor,  $R_f$ , to be equal to 1/2 Rr will now bias the amplifier output do level to approximately  $\frac{V_{CC}}{2}$ . This allows for maximum dynamic range of the output voltage.

#### C. Reference Voltage other than $\ensuremath{\text{V}_{CC}}$ (See Figure 20). The biasing resistor R<sub>r</sub> may be returned to a voltage (V<sub>r</sub>)

other than  $V_{CC}$ . By setting  $R_f = R_r$ , (still keeping  $I_r$  between 5  $\mu A$  and 100  $\mu A$ ) the output dc level will be equal to  $V_r$ . Neglecting error terms, the expression for determining Vodc

$$v_{Odc} = \frac{(v_r) (R_f)}{R_r} + \left(1 - \frac{R_f}{R_r}\right) \phi$$

where  $\phi$  is the VBE drop of the input transistors (approximately 0.7 Vdc @ +25  $^{\rm O}$ C).

The error terms not appearing in the above equation can cause the dc operating point to vary up to 20% from the expected value. Error terms are minimized by setting the input current within the range of 5  $\mu A$  to 100  $\mu A$ .

#### 2. Gain Determination

#### A. Inverting Amplifier

The amplifier is normally used in the inverting mode. The input may be capacitively coupled to avoid upsetting the dc bias and the output is normally capacitively coupled to eliminate the dc voltage across the load. Note that when the output is capacitively coupled to the load, the value of

FIGURE 20 — INVERTING AMPLIFIER WITH ARBITRARY REFERENCE



#### NORMAL DESIGN PROCEDURE (continued)

Isink becomes a limitation with respect to the load driving capabilities of the device. The limitation is less severe if the device is direct coupled. In this configuration, the ac gain is determined by the ratio of Rf to Ri, in the same manner as for a conventional operational amplifier:

$$A_V = -\frac{R_f}{R_f}$$

The lower corner frequency is determined by the coupling capacitors to the input and load resistors. The upper corner frequency will usually be determined by the amplifier internal compensation. The amplifier unity gain bandwidth is typically 5.0 MHz and with the gain roll-off at 20 dB per decade, bandwidth will typically be 500 kHz with 20 dB of closed loop gain or 50 kHz with 40 dB of closed loop gain. The exception to this occurs at low gains where the input resistor selected is large. The pole formed by the amplifier input capacitance, stray capacitance and the input resistor may occur before the closed loop gain intercepts the open loop response curve. The inverting input capacity is typically 3.0 pF.

#### B. Noninverting Amplifier

Although recommended as an inverting amplifier, the MC 3401P may be used in the noninverting mode (see Figure 4). The amplifier gain in this configuration is subject to the same error terms that affect the output Q point biasing so the gain may deviate as much as  $\pm 20\%$  from that expected. In addition, the resistance of the input diode must be included in the value of the input resistor. This resistance is approximately  $\frac{26}{I_r}$  ohms, where  $I_r$  is input current in milli-

amperes. The noninverting gain expression is given by:

$$A_V = \frac{R_f}{R_i + \frac{26}{I_r \text{ (mA)}}} + 20\%.$$

The bandwidth of the noninverting configuration for a given Rf value is essentially independent of the gain chosen. For  $R_f = 510 \text{ k}\Omega$  the bandwidth will be in excess of 200 kHz for noninverting gains of 1, 10, or 100. This is a result of the loop gain remaining constant for these gains since the input resistor is effectively isolated from the feedback loop.

#### TYPICAL APPLICATIONS

#### FIGURE 22 - AMPLIFIER AND DRIVER FOR A 50-OHM LINE



FIGURE 23 - BASIC BANDPASS AND NOTCH FILTER



#### TYPICAL APPLICATIONS (continued)

#### FIGURE 24 - BANDPASS AND NOTCH FILTER



FIGURE 25 - VOLTAGE REGULATOR



 $V_0 = V_2 + 0.6 \text{ Vdc}$ 

NOTE 1: R is used to bias the zener.

NOTE 2: If the Zener TC is positive, and equal in magnitude to the negative TC of the input to the operational amplifier (≈ 2.0 mV/PC), the output is zero-TC. A 7.0-Volt Zener will give approximately zero-TC.

FIGURE 26 - ZERO CROSSING DETECTOR



