# Computer-Aided VLSI System Design Homework 2: Simple MIPS CPU

TA: 林奕廷 r09943017@ntu.edu.tw Due Tuesday, Oct. 18, 14:00

TA: 羅宇呈 f08943129@ntu.edu.tw

### **Data Preparation**

1. Decompress 1111 hw2.tar with following command

tar -xvf 1111\_hw2.tar

| Folder                    | File              | Description                              |  |  |
|---------------------------|-------------------|------------------------------------------|--|--|
|                           | inst_mem.vp       | Module of instruction memory (protected) |  |  |
| 00 TESTDED                | data_mem.vp       | Module of data memory (protected)        |  |  |
| 00_TESTBED                | define.v          | File of definition                       |  |  |
|                           | testbed_temp.v    | Testbed template                         |  |  |
|                           | inst.dat          | Pattern of instructions in binary format |  |  |
| 00 TESTDED/               | inst assembly.dat | Corresponding assembly code of the       |  |  |
| 00_TESTBED/<br>PATTERN/p* | mst_assemory.dat  | instruction pattern                      |  |  |
|                           | data.dat          | Pattern of final data in data memory     |  |  |
|                           | status.dat        | Pattern of corresponding status          |  |  |
| 01_RTL                    | core.v            | Your design                              |  |  |
|                           | rtl.f             | File list                                |  |  |
|                           | 01_run            | NCVerilog command                        |  |  |
|                           | 99_clean_up       | Command to clean temporary data          |  |  |

### Introduction

Central Processing Unit (CPU) is one of the most important core in a computer system. In this homework, you are asked to design a simple CPU which consists of a program counter, an ALU, and a register file. The instruction set of the simple CPU is similar to MIPS ISA. Since the files of testbed (inst\_mem.v, data\_mem.v) are protected, you have to write the testbed by our own to test your design.

#### Instruction set



### **Block Diagram**



## **Specifications**

- 1. Top module name: core
- 2. Input/output description:

| Signal Name    | I/O | Width | Simple Description                                                |
|----------------|-----|-------|-------------------------------------------------------------------|
| i_clk          | I   | 1     | Clock signal in the system.                                       |
| i_rst_n        | I   | 1     | Active low asynchronous reset.                                    |
| o_i_addr       | О   | 32    | Address from program counter (PC)                                 |
| i_i_inst       | I   | 32    | Instruction from instruction memory                               |
| a d wan        | 0   | 1     | Write enable of data memory                                       |
| o_d_wen O      |     | 1     | Set <b>low</b> for reading mode, and <b>high</b> for writing mode |
| o_d_addr       | О   | 32    | Address for data memory                                           |
| o_d_wdata      | О   | 32    | Data input to data memory                                         |
| i_d_rdata      | I   | 32    | Data output from data memory                                      |
| o_status       | О   | 2     | Status of the core after processing each instruction              |
| o_status_valid | O   | 1     | Set <b>high</b> if core is ready to output status                 |

- 3. All outputs should be synchronized at clock **rising** edge.
- 4. You should set all your outputs and register files to zero when i\_rst\_n is low. Active

low asynchronous reset is used.

- 5. Instruction memory and data memory are provided. All values in memory are reset to zero.
- 6. You should create **32-bit registers** in register file.
- 7. After sending o\_i\_addr to instruction memory, the core can receive the corresponding i i inst at the next rising edge of the clock.
- 8. To load data from the data memory, set o\_d\_wen to **0** and o\_d\_addr to relative address value. i d rdata can be received at the next rising edge of the clock.
- 9. To save data to the data memory, set o\_d\_wen to 1, o\_d\_addr to relative address value, and o\_d\_wdata to the written data. At the next rising edge of the clock, the data is written to memory.
- 10. Your o status valid should be set to **high** for only **one cycle** for every o status.
- 11. The testbed will get your output at negative clock edge to check the o\_status if your o status valid is **high**.
- 12. When you set o\_status\_valid to **high** and o\_status to **3**, stop processing. The testbed will check the data in data memory with golden data.
- 13. If overflow happened, stop processing and raise o\_status\_valid to **high** and set o status to **2**. The testbed will check the data in data memory with golden data.
- 14. Less than 1024 instructions are provided for each pattern.
- 15. The whole processing time can't exceed **120000** cycles.

## **Design Description**

1. Program counter is used to control the address of the instruction memory.



2. Register file contains 32 registers (each register is 32-bit) for operation.

## 3. Instruction mapping:

# a. R-type

|    | [31:26] | [25:21] | [20:16] | [15:11] | [10:0]   |   |
|----|---------|---------|---------|---------|----------|---|
|    | opcode  | \$s2    | \$s3    | \$s1    | Not used |   |
| 31 | L       |         |         |         |          | 0 |

# b. I-type

|    | [31:26] | [25:21] | [20:16] | [15:0] |
|----|---------|---------|---------|--------|
| Ī  | opcode  | \$s2    | \$s1    | im     |
| 31 |         |         | -       | 0      |

### c. EOF

|    | [31:26] | [25:0]   |
|----|---------|----------|
| Ī  | opcode  | Not used |
| 31 | •       | 0        |

4. The followings are the instructions you need to design for this homework:

| Operation         | Assembly | Opcode  | Type | Meaning                           | Note         |
|-------------------|----------|---------|------|-----------------------------------|--------------|
| Add               | add      | 6'd1    | R    | \$s1 = \$s2 + \$s3                | Signed       |
| Add               | auu      | 0 41    | K    | \$31 - \$32 T \$33                | operation    |
| Subtract          | sub      | 6'd2    | R    | \$s1 = \$s2 - \$s3                | Signed       |
| Subtract          | 300      | 0 02    | K    | ψ31 - Ψ32 - Ψ33                   | operation    |
| Add unsigned      | addu     | 6'd3    | R    | \$s1 = \$s2 + \$s3                | Unsigned     |
| Add unsigned      | auuu     | 0 43    | K    | ψ31 - ψ32 + ψ33                   | operation    |
| Subtract unsigned | subu     | 6'd4    | R    | \$s1 = \$s2 - \$s3                | Unsigned     |
| Subtract unsigned | Subu     | 0 u4    | K    | #31 - #32 - #3 <i>3</i>           | operation    |
| Add immediate     | addi     | 6'd5    | I    | \$s1 = \$s2 + im                  | Signed       |
| Add illillediate  | auuı     | 0 d3    | 1    | ψ31 - ψ32 T III                   | operation    |
| Load word         | lw       | 6'd6    | I    | \$s1 = Mem[\$s2 + im]             | Unsigned     |
| Load word         | IW       | 0 40    | 1    |                                   | operation    |
| Store word        | SW       | 6'd7    | I    | Mem[\$s2 + im] = \$s1             | Unsigned     |
| Store word        | 5W       | 0 07    | 1    | rieiii[\$52 + 1iii] - \$51        | operation    |
| AND               | and      | 6'd8    | R    | \$s1 = \$s2 & \$s3                | Bit-wise     |
| OR                | or       | 6'd9    | R    | \$s1 = \$s2   \$s3                | Bit-wise     |
| NOR               | nor      | 6'd10   | R    | \$s1 = ~(\$s2   \$s3)             | Bit-wise     |
| Durant an and 1   | boa      | C2 11 1 | т    | if(\$s1==\$s2), \$pc = \$pc + 4 + | PC-relative; |
| Branch on equal   | beq      | 6'd11   | I    | im;                               | Unsigned     |

|                     |        |         |     | else, \$pc = \$pc + 4             | operation        |
|---------------------|--------|---------|-----|-----------------------------------|------------------|
|                     |        |         |     | if(\$s1!=\$s2), \$pc = \$pc + 4 + | PC-relative;     |
| Branch on not equal | bne    | 6'd12   | I   | im;                               | Unsigned         |
|                     |        |         |     | else, \$pc = \$pc + 4             | operation        |
| Set on less than    | slt    | 6'd13   | R   | if(\$s2<\$s3), \$s1 = 1;          | Signed           |
|                     |        |         |     | else, \$s1 = 0                    | operation        |
| E 1 CE1             | ( ) 11 | C: 11 4 | EOE | Ston morrosina                    | Last instruction |
| End of File         | eof    | 6'd14   | EOF | Stop processing                   | in the pattern   |

Note: Use two's complement arithmetic for signed operations.

- 5. Interface of instruction memory (size: 1024×32 bit)
  - i\_add[11:2] for address mapping in instruction memory.

- 6. Interface of data memory (size: 64×32 bit)
  - i add[7:2] for address mapping in data memory,
  - To fetch data of data memory in your **testbed** (not in your RTL code!), use the following instance name.

```
u_data_mem.mem_r[i]
```

```
module data_mem (
                          i clk,
input
input
                          i_rst_n,
                                      // 1-bit
input
                          i wen,
        [ 31 : 0 ]
                          i addr,
                                      // 32-bit
input [ 31 : 0 ]
                          i_wdata,
output [ 31 : 0 ]
                                      // 32-bit
                          o rdata
```

- 7. Overflow may happen
  - <u>Situation1</u>: Overflow happens at arithmetic instructions (add, sub, addu, subu, addi).
  - <u>Situation2</u>: The address of data/instruction memory is out of the memory size (Do not consider the case if instruction address is beyond eof, but the address mapping is still in the size of instruction memory).

Once an overflow happens, the testbed stops and checks the data memory.

8. 4 types of o\_status:

| o_status[1:0] | Definition     |
|---------------|----------------|
| 2'd0          | R_TYPE_SUCCESS |
| 2'd1          | I_TYPE_SUCCESS |
| 2'd2          | MIPS_OVERFLOW  |
| 2'd3          | MIPS_END       |

- 9. Last instruction would be eof for every pattern.
- 10. There is no unknown opcode in the pattern.

# **Sample Waveform**



o\_status is 2 if overflow occur

2. Read instruction from instruction memory



3. Load data from data memory



4. Save data to data memory



#### **Testbed**

- 1. Things to add in your testbed
  - Clock
  - Reset
  - Waveform file (.fsdb)
  - Function test
  - ...

### **Submission**

- 1. Create a folder named **studentID\_hw2**, and put all below files into the folder:
  - **rtl.f** (your file list)
  - core.v
  - all other design files in your file list (optional)

Note: Use **lower case** for the letter in your student ID. (Ex. r09943017 hw2)

2. Compress the folder studentID\_hw2 in a tar file named studentID\_hw2\_vk.tar (k is the number of version, k = 1, 2, ...)

```
tar -cvf studentID_hw2_vk.tar studentID_hw2
```

TA will only check the last version of your homework.

Note: Use **lower case** for the letter in your student ID. (Ex. r09943017\_hw2\_v1)

3. Submit to NTU COOL

### **Grading Policy**

1. TA will run your code with following format of command. Make sure to run this command with no error message.

#### ncverilog -f rtl.f +define+p0 +access+rw

- 2. Pass the patterns to get full score.
  - Provided pattern: 80% (patterns: p0, p1)
    - 40% for each pattern (data in data memory: 20%, status check: 20%)
    - Don't implement the answers in your design directly!
  - Hidden pattern: **20%** (20 patterns in total)
    - 1% for each pattern (data & status both correct)
- 3. Delay submission:
  - In one day: (original score)\*0.6
  - In two days: (original score)\*0.3
  - More than two days: **0 point** for this homework
  - Lose **3 point** for any wrong naming rule

#### Hint

- 1. Design your FSM with following states
  - Idle
  - Instruction Fetching
  - Instruction decoding
  - ALU computing/Load data
  - Data write-back
  - Next PC generation
  - End of processing