# 实验报告三

PB14000556 陈晓彤

实验题目: ISE RAM IP 核学习 及 REG RAM ALU 协调工作实验

#### 实验要求:

从 ram 中 0 地址和 1 地址读取两个数, 分别赋给 reg0 和 reg1

利用第二次实验的结果(ALU+Regfile)进行斐波拉契运算,运算结果保存在对应的寄存器运算结果同时保存在对应的 ram 地址中,

即 ram[0]<->reg0, ram[1]<->reg1,ram[2]<->reg2,······

结果在仿真中显示

## 设计思路:

1. 在 ISE 中建立一个 IP 核,选择双端口 RAM, a 为写入 RAM 端口, b 为读出 RAM 端口, k 根据实验要求, 创建一个 coe 文件对 RAM 进行初始化,

格式为 MEMORY\_INITIALIZATION\_RADIX=10;

MEMORY\_INITIALIZATION\_VECTOR=

内容为1,1,0;

- 2. 建立控制模块,实现两阶段工作:
  - a) 从 RAM[0],RAM[1]取数至 REG[0],REG[1],完成准备工作
  - b) REG 与 ALU 交互工作,完成斐波那契数列计算,同时将结果存入 RAM 实现方法:

建立一个小计数器, 完成前两个数值的传输;

建立 3 分频时钟信号,第一周期 ALU<-REG,第二周期 REG<-ALU,RAM<-ALU,第三周期 REG、RAM 地址增一;

## 源代码:

```
module ctrl(
    input clk,
    input rst_n,
    output reg [31:0] alu_in1,
    output reg [31:0] alu_in2,
    output [31:0] alu_out
    );
    reg [4:0] reg_aout1;
    reg [4:0] reg_aout2;
    reg [4:0] reg_ain;
    wire [31:0] reg_dout1;
    wire [31:0] reg_dout2;
    reg [31:0] reg_din;
    reg ram_wea,ram_ena,ram_enb;
    reg [5:0] ram_ain;
    reg [5:0] ram_aout;
    reg [31:0] ram_din;
    wire [31:0] ram_dout;
```

```
parameter ram_rst_n=1'b0;
    alu alu1(
    .alu_a
             (alu_in1),
   .alu_b(alu_in2),
   .alu_op
             (5'b1),
   .alu_out (alu_out)
    );
    regfile reg1(
    .clk (clk),
    .rst_n
             (rst_n),
    .r1_addr (reg_aout1),
    .r2_addr (reg_aout2),
    .r3_addr (reg_ain),
    .r3_din (reg_din),
    .r3_wr (1'b1),
    .r1_dout (reg_dout1),
    .r2_dout (reg_dout2)
    );
    ram ram1(
    .clka
              (clk),
              (ram_ena),
    .ena
    .wea
             (ram_wea),
    .addra
             (ram_ain),
                  (ram_din),
    .dina
    .clkb
              (clk),
    .rstb
             (ram_rst_n),
    .enb
             (ram_enb),
    .addrb
             (ram_aout),
    .doutb
             (ram_dout)
    );
    reg [31:0] count;
    reg [1:0] clk_ch;
    parameter count1=4,count2=8;
always@(posedge clk or negedge rst_n)
    begin
         if(~rst_n)
              clk_ch<=2'b0;
         else if(clk_ch==2'b10)
              clk_ch<=2'b0;
         else
              clk_ch <= clk_ch + 2'b1;
    end
```

always@(posedge clk or negedge rst\_n)

```
begin
         if(~rst_n)
             count<=0;
         else if(count>count2)
             count<=count;
         else
             count<=count+6'b1;
    end
always@(posedge clk or negedge rst_n)
    begin
         if(count<count1)</pre>
             begin
                  ram_ena<=0;ram_wea<=0;ram_enb<=1;</pre>
                  ram_aout<=6'b0;
                  reg_ain<=5'b0;reg_din<=ram_dout;</pre>
             end
         else if(count<count2)
             begin
                  ram_ena<=0;ram_wea<=0;ram_enb<=1;</pre>
                  ram_aout<=6'b1;
                  reg_ain<=5'b1;reg_din<=ram_dout;</pre>
             end
         else if(count==count2)
             begin
                  ram_ena<=1;ram_wea<=1;ram_enb<=0;</pre>
                  ram_ain<=6'b10;
                  reg_ain<=5'b10;reg_aout1<=5'b0;reg_aout2<=5'b1;
             end
         else
             begin
                  case(clk_ch)
                  2'b00:
                      begin
                           alu_in1<=reg_dout1;alu_in2<=reg_dout2;
                      end
                  2'b01:
                      begin
                           reg_din<=alu_out;ram_din<=alu_out;
                      end
                  default:
```

```
begin
```

```
reg_ain<=reg_ain+5'b1;reg_aout1<=reg_aout1+5'b1;reg_aout2<=reg_aout2+5'b1;</pre>
                            ram_ain<=ram_ain+6'b1;</pre>
                       end
                  endcase
              end
    end
endmodule
module regfile(
    input
             clk,
    input
             rst_n,
    input
             [4:0] r1_addr,
    input
             [4:0] r2_addr,
             [4:0] r3_addr,
    input
    input
             [31:0] r3_din,
    input
             r3_wr,
    output reg [31:0] r1_dout,
    output reg [31:0] r2_dout
    );
    reg [31:0] regfile [31:0];
    integer i;
always@(posedge clk or negedge rst_n)
    begin
         if(~rst_n)
         begin
              for(i=0;i<32;i=i+1)
                  regfile[i]<=32'b0;
         end
         else
              if(r3_wr)
                  regfile[r3_addr]<=r3_din;</pre>
    end
always@(negedge clk)
    begin
         r1_dout<=regfile[r1_addr];
         r2_dout<=regfile[r2_addr];
    end
endmodule
module alu(
```

```
input signed [31:0] alu_a,
  input signed [31:0] alu_b,
  input
                 [4:0]
                          alu_op,
  output reg
                  [31:0] alu_out
);
    parameter
                A_NOP = 5'h00; //空运算
                A_ADD = 5'h01; //符号加
    parameter
                A_SUB = 5'h02; //符号减
    parameter
                A_AND = 5'h03; //与
    parameter
                A_OR = 5'h04; //或
    parameter
                A_XOR = 5'h05;
                                //异或
    parameter
                A_NOR = 5'h06; //或非
    parameter
    reg sign;
    always@(*)
    begin
        case(alu_op)
            A_ADD:{sign,alu_out}<=alu_a+alu_b;
            A_SUB:{sign,alu_out}<=alu_a-alu_b;
            A_AND:alu_out<=alu_a&alu_b;
            A_OR:alu_out<=alu_a|alu_b;
            A_XOR:alu_out<=alu_a^alu_b;
            A_NOR:alu_out <= \sim (alu_a|alu_b);
            A_NOP:alu_out<=alu_out;
            default:alu_out<=alu_out;</pre>
        endcase
    end
endmodule
```

#### 仿真图:

|                          | (1) 杂四: |                  |                                   |                 |                                        |                              |                                                   |  |
|--------------------------|---------|------------------|-----------------------------------|-----------------|----------------------------------------|------------------------------|---------------------------------------------------|--|
|                          |         | 552, 500 ns      |                                   |                 |                                        |                              |                                                   |  |
|                          |         |                  |                                   |                 |                                        |                              |                                                   |  |
| Hame                     | Value   | 200 ns           | 300 ns 400 r                      | ns 500 ns       | 600 ns                                 | 700 ns   800 ns              | 900 ns 1,000 ns 1,100 ns                          |  |
| alu_in1[31:0]            |         | Х                | 1 )                               | 2 3 (           | 5 8 13                                 | 21 ( 34 ) 55                 | 89 144 233 377                                    |  |
| # alu_in2[31:0]          | 8       | Х                | 1 2                               | 3 / 5 /         | 8 13 21                                | 34 ( 55 ) 89 (               | 144 233 377 610                                   |  |
| slu_out[31:0]            | 13      | х                | 2 3                               | 5 / 8 / 1       | 21 34                                  | 55 (89 (144 )                | 233 377 610 987                                   |  |
| 🔚 clk                    | 1       |                  |                                   |                 |                                        |                              |                                                   |  |
| 1∰ rst_n                 | 1       |                  |                                   |                 |                                        |                              |                                                   |  |
| reg_dout1[31:0           | 5       | Х                | 1 2                               | 2 3 5           | 8 (13                                  | 21 34 55                     | 89 144 233 377 610                                |  |
| reg_dout2[31:0           | 8       | X                | 1 2 3                             | 3 / 5 / 8       | 13 21                                  | 34 / 55 / 89 /               | 144 / 233 / 377 / 610 / 987                       |  |
| sam_dout[31:0]           | 1       |                  |                                   |                 | 1                                      |                              |                                                   |  |
| Teg_aout1[4:0]           | 4       | Х                | 0 / 1 / 2                         | X 3 X 4         | X \$ X 6 X                             | 7 X 8 X 9 X                  | 10 / 11 / 12 / 13 / 14                            |  |
| Teg_aout2[4:0]           | 5       | ж                | 1 / 2 / 3                         | X 4 X 5         | X 6 X 7 X                              | 8 / 9 / 10 /                 | 11 / 12 / 13 / 14 / 15                            |  |
| ▶ ■ reg_ain[4:0]         | 6       | ( 1 )            | 2 / 3 / 4                         | X 5 X 6         | X 8 X                                  | 9 / 10 / 11 /                | 12 / 13 / 14 / 15 / -16                           |  |
| > 1 reg_din[31:0]        | 13      | 1                | 2 ( 3                             | X 5 X 8 X       | 13 / 21 / 34                           | 4 × 55 × 89 × 144            | X 233 X 377 X 610 X 987 X                         |  |
|                          | 6       | X                | 2 / 3 / 4                         | X 5 X 6         | X                                      | 9 / 10 / 11 /                | 12 / 13 / 14 / 15 / 16                            |  |
| ▶ <b>5</b> ram_aout[5:0] | 1       | 7                |                                   |                 | 1                                      |                              |                                                   |  |
| > 🚮 ram_din[31:0]        |         | х                | 2 ( 3                             | X 5 X 8 X       | 13 / 21 / 3                            | 4 / 55 / 89 / 144            | X 233 X 377 X 610 X 987 X                         |  |
|                          | 9       | (\$\6\7\8\       | <del> </del>                      |                 | ^_                                     | 9                            |                                                   |  |
|                          | -2      |                  | 1 \( -2 \( 0 \) 1 \\ -2 \( 0 \) 1 | X-2X0X1X-2X0X1X | -2 \ 0 \ \ 1 \ \-2 \ 0 \ \ 1 \ \-2 \ 0 | V1 V-2V0 V1 V-2V0 V1 V-2V0 V | 1 -2 0 1 -2 0 1 -2 0 1 -2 0 1                     |  |
|                          | 4       | <del>12000</del> | <del>4000040</del>                | <u> </u>        | 4                                      | <del> </del>                 | <del>                                      </del> |  |
|                          | 8       |                  |                                   |                 | 8                                      |                              |                                                   |  |
|                          |         |                  |                                   |                 | ·                                      |                              |                                                   |  |
|                          |         |                  |                                   |                 |                                        |                              |                                                   |  |
|                          |         | X1: 552.500 ns   |                                   |                 |                                        |                              |                                                   |  |
|                          |         |                  |                                   |                 |                                        |                              |                                                   |  |