

Figure A.1 Memory map of the LC-3

内存映像图

| Table A.2           | Notational Conventions                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Notation            | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| xNumber             | The number in hexadecimal notation. Example: xF2A1                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| #Number             | The number in decimal notation. Example #793                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| bNumber             | The number in binary. Example b10011                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| A[l:r]              | The field delimited by bit [i] on the left and bit [r] on the right, of the datum A. For example, if PC contains 00110011001111111, then PC[15:9] is 0011001. PC[2:2] is 1. If I and r are the same bit number, we generally write PC[2].                                                                                                                                                                                                                                               |
| BaseR               | Base Register; one of ROR7, specified by bits [8:6] of the instruction, used in conjunction with a six-bit offset to compute Base+offset addresses (LDR and STR), or alone to identify the target address of a control instruction (JMP and JSRR).                                                                                                                                                                                                                                      |
| DR                  | Destination Register; one of ROR7, which specifies the register a result should be written to.                                                                                                                                                                                                                                                                                                                                                                                          |
| Imm5                | A five-bit immediate value (bits [4:0] of an instruction), when used as a literal (immediate) value. Taken                                                                                                                                                                                                                                                                                                                                                                              |
| INTV                | as a five-bit, 2's complement integer, it is sign-extended to 16 bits before it is used. Range: —1615. An eight-bit value, supplied along with an interrupting event; used to determine the starting address of an interrupt service routine. The eight bits form an offset from the starting address of the interrupt vector table. The corresponding location in the interrupt vector table contains the starting address of the corresponding interrupt service routine. Range 0255. |
| LABEL               | An assembly language construct that identifies a location symbolically (i.e., by means of a name, rather than its 16-bit address).                                                                                                                                                                                                                                                                                                                                                      |
| mem[address]        | Denotes the contents of memory at the given address.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| offset6             | A six-bit signed 2's complement integer (bits [5:0] of an instruction), used with the Base+offset addressing mode. Bits [5:0] are sign-extended to 16 bits and then added to the Base Register to form an address. Range: -3231.                                                                                                                                                                                                                                                        |
| PC                  | Program Counter; 16-bit register that contains the memory address of the next instruction to be fetched. For example, if the instruction at address A is not a control instruction, during its execution, the PC contains the address A + 1, indicating that the next instruction to be executed is contained in memory location A + 1.                                                                                                                                                 |
| PCoffset9           | A nine-bit signed 2's complement integer (bits [8:0] of an instruction), used with the PC+offset addressing mode. Bits [8:0] are sign-extended to 16 bits and then added to the incremented PC to form an address. Range –256255.                                                                                                                                                                                                                                                       |
| PCoffset11          | An eleven-bit signed 2's complement integer (bits [10:0] of an instruction), used with the JSR opcode to compute the target address of a subroutine call. Bits [10:0] are sign-extended to 16 bits and then added to the incremented PC to form the target address. Range –10241023.                                                                                                                                                                                                    |
| PSR                 | Processor Status Register. A 16-bit register that contains status information of the process that is executing. Seven bits of the PSR have been specified. PSR[15] = privilege mode. PSR[10:8] = Priority Level. PSR[2:0] contains the condition codes. PSR[2] = N, PSR[1] = Z, PSR[0] = P.                                                                                                                                                                                             |
| Saved_SSP           | Saved Supervisor Stack Pointer. The processor is executing in either Supervisor mode or User mode. If in User mode, R6, the stack pointer, is the User Stack Pointer (USP). The Supervisor Stack Pointer (SSP) is stored in Saved_SSP. When the privilege mode changes from User mode to Supervisor mode, Saved_USP is loaded with R6 and R6 is loaded with Saved_SSP.                                                                                                                  |
| Saved_USP           | Saved User Stack Pointer. The User Stack Pointer is stored in Saved_USP when the processor is executing in Supervisor mode. See Saved_SSP.                                                                                                                                                                                                                                                                                                                                              |
| setcc()<br>SEXT(A)  | Indicates that condition codes N, Z, and P are set based on the value of the result written to DR.  Sign-extend A. The most significant bit of A is replicated as many times as necessary to extend A to 16 bits. For example, if A = 110000, then SEXT(A) = 1111 1111 1111 0000.                                                                                                                                                                                                       |
| SP                  | The current stack pointer. R6 is the current stack pointer. There are two stacks, one for each privilege mode. SP is SSP if PSR[15] = 0; SP is USP if PSR[15] = 1.                                                                                                                                                                                                                                                                                                                      |
| SR, SR1, SR2<br>SSP | Source register; one of R0R7 that specifies the register from which a source operand is obtained.<br>The Supervisor Stack Pointer.                                                                                                                                                                                                                                                                                                                                                      |
| trapvect8           | An eight-bit value (bits [7:0] of an instruction), used with the TRAP opcode to determine the starting address of a trap service routine. Bits [7:0] are taken as an unsigned integer and zero-extended to 16 bits. This is the address of the memory location containing the starting address of the corresponding service routine. Range 0255.                                                                                                                                        |
| USP                 | The User Stack Pointer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ZEXT(A)             | Zero-extend A. Zeros are appended to the leftmost bit of A to extend it to 16 bits. For example, if $A = 110000$ , then ZEXT(A) = 0000 0000 0011 0000.                                                                                                                                                                                                                                                                                                                                  |

## 指令注释规范



Figure C.2 A state machine for the LC-3.

Ic-3状态机



Figure C.7 LC-3 state machine showing interrupt control.

中断控制状态机



Figure C.3 The LC-3 data path.

## lc-3状态通路



Figure C.8 LC-3 data path, including additional structures for interrupt control.

## 复杂版数据通路

| Signal Name                                                                                                                                                               | Signal Values                                                                                                                                                     |                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| LD.MAR/1:<br>LD.MDR/1:<br>LD.IR/1:<br>LD.BEN/1:<br>LD.REG/1:<br>LD.CC/1:<br>LD.Priv/1:<br>LD.Priority/1:<br>LD.SavedSSP/1:<br>LD.SavedUSP/1:<br>LD.ACV/1:<br>LD.Vector/1: | NO, LOAD |                                                                                                                                  |
| GatePC/1:<br>GateMDR/1:<br>GateALU/1:<br>GateMARMUX/1:<br>GateVector/1:<br>GatePC-1/1:<br>GatePSR/1:<br>GateSP/1:                                                         | NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES                                                                                         |                                                                                                                                  |
| PCMUX/2:                                                                                                                                                                  | PC+1<br>BUS<br>ADDER                                                                                                                                              | ;select pc+1<br>;select value from bus<br>;select output of address adder                                                        |
| DRMUX/2:                                                                                                                                                                  | 11.9<br>R7<br>SP                                                                                                                                                  | ;destination IR[11:9]<br>;destination R7<br>;destination R6                                                                      |
| SR1MUX/2:                                                                                                                                                                 | 11.9<br>8.6<br>SP                                                                                                                                                 | ;source IR[11:9]<br>;source IR[8:6]<br>;source R6                                                                                |
| ADDR1MUX/1:                                                                                                                                                               | PC, BaseR                                                                                                                                                         |                                                                                                                                  |
| ADDR2MUX/2:                                                                                                                                                               | ZERO<br>offset6<br>PCoffset9<br>PCoffset11                                                                                                                        | ;select the value zero<br>;select SEXT[IR[5:0]]<br>;select SEXT[IR[8:0]]<br>;select SEXT[IR[10:0]]                               |
| SPMUX/2:                                                                                                                                                                  | SP+1<br>SP-1<br>Saved SSP<br>Saved USP                                                                                                                            | ;select stack pointer+1<br>;select stack pointer-1<br>;select saved Supervisor Stack Pointer<br>;select saved User Stack Pointer |
| MARMUX/1:                                                                                                                                                                 | 7.0<br>ADDER                                                                                                                                                      | ;select ZEXT[IR[7:0]]<br>;select output of address adder                                                                         |
| TableMUX/1:                                                                                                                                                               | x00, x01                                                                                                                                                          |                                                                                                                                  |
| VectorMUX/2:                                                                                                                                                              | INTV<br>Priv.exception<br>Opc.exception<br>ACV.exception                                                                                                          |                                                                                                                                  |
| PSRMUX/1:                                                                                                                                                                 | individual settings, BUS                                                                                                                                          |                                                                                                                                  |
| ALUK/2:                                                                                                                                                                   | ADD, AND, NOT,                                                                                                                                                    | PASSA                                                                                                                            |
| MIO.EN/1:<br>R.W/1:                                                                                                                                                       | NO, YES<br>RD, WR                                                                                                                                                 |                                                                                                                                  |
| Set.Priv/1:                                                                                                                                                               | 0<br>1                                                                                                                                                            | ;Supervisor mode<br>;User mode                                                                                                   |



Figure C.6 Additional logic required to provide control signals.

控制信号