# 6.004 Worksheet Questions L10 – Sequential Circuits

Before looking at the problems, let's look at some important vocabulary for this section.

<u>Combinational circuit</u>: A circuit made up of a combination of gates like AND, OR, NAND, NOR, multiplexers, etc. Combinational circuits can have *n* inputs and *m* outputs, and have no cycles (feedback) or state elements.

<u>Circuits with feedback</u>: Circuits with feedback loops (i.e., cycles) that can hold state. An example of such circuit is a D Latch.

<u>**D** Latch</u>: A D latch circuit's output depends on a clock. If the clock is low, the input passes to output. If the clock is high, the latch holds its output. For the D latch, the latch is asynchronous and the outputs can change as soon as the inputs do.



**<u>D Flip Flop</u>**: A circuit with two stable states that can store one bit of state information. The output changes state by signals applied to one or more control inputs. A flip-flop is **edge-triggered**: it only changes state when the clock signal goes from low to high. A D flip-flop is usually built from two D latches.

The diagram below shows a flip-flop enhanced with a *write-enable* signal (useful when we don't always want to update the flip-flop's value). Because D flip-flops hold an unknown circuit when first-powered up, D flip-flops also often include a *reset* circuit to set their initial value (not shown).



<u>Finite State Machine</u>: An abstraction for synchronous sequential circuits (where all state is kept in flip-flops that are driven by the same clock signal) that results from discretizing time into *cycles*. An FSM has inputs, outputs, and K possible states (encoded in flip-flops). At a given cycle, an FSM is in a particular state, and computes both its outputs and its next state (its state for the current cycle) based on its inputs and its current state.

Arcs leaving a state must be:

- (1) Mutually exclusive: can't have two choices of arc for a given input value.
- (2) Collectively exhaustive: every state must specify what happens for each possible input combination.
  - If nothing happens, arc back to itself (return to the same state)

An FSM behavior is precisely described with a *state-transition diagram* that shows the states (using circles), the possible transitions from each state to other states given its inputs (using arrows), and the initial state (circles in bold). An example state-transition diagram is shown below:



<u>Sequential Circuit Timing</u>: Sequential circuits must satisfy the setup time and hold time of each of the registers (i.e., flip-flops) in order to function correctly. To satisfy the setup times of all registers, the clock period of a sequential circuit must be at least as long as the maximum register to register propagation delay plus the setup time of the downstream register. To satisfy the hold times of all registers, the contamination delay along each register to register path must be at least as long as the hold time of the downstream register in that path.



To meet FF2's setup time,

$$t_{CLK} \geq t_{PD,FF1} + t_{PD,CL} + t_{SETUP,FF2}$$



To meet FF2's hold-time constraint

$$t_{CD,FF1} + t_{CD,CL} \ge t_{HOLD,FF2}$$

**Note:** A small subset of essential problems are marked with a red star  $(\star)$ . We especially encourage you to try these out before recitation.

## Problem 1 ★

Write the truth tables for both a D latch and a D flip-flop. (Note: Q\* is the next state of Q which occurs after the rising edge of the clock.)

## **D** latch Truth Table

| C | D | Q | Q* |
|---|---|---|----|
|   |   |   |    |
|   |   |   |    |
|   |   |   |    |
|   |   |   |    |
|   |   |   |    |
|   |   |   |    |

# D flip-flop Truth Table

| EN | D | Q | Q* |
|----|---|---|----|
|    |   |   |    |
|    |   |   |    |
|    |   |   |    |
|    |   |   |    |
|    |   |   |    |
|    |   |   |    |

#### Problem 2 \*

Consider a "divisible-by-3" FSM that accepts a binary number entered one bit at a time, most significant bit first. The FSM has a one-bit output that indicates if the number entered so far is divisible by 3.

If the value of the number entered so far is N, then after the digit b is entered, the value of the new number N' is 2N + b. This leads to the following state-transition diagram where the states are labeled with the value of N mod 3.



- (A) Construct a truth table for the FSM logic. Inputs include the state bits (i.e. 00, 01, or 10) and the next (least significant) bit of the number; outputs include the next state bits and the output.
- (B) Based on the truth table, implement the FSM using D flip-flops.

#### Problem 3 \*

Consider the following sequential logic circuit. It consists of one input IN, a 2-bit register that stores the current state, and some combinational logic that determines the state (next value to load into the register) based on the current state and the input IN.



(A) Using the timing specifications shown below for the XOR and DREG components, determine the shortest clock period, t<sub>CLK</sub>, that will allow the circuit to operate correctly or write NONE if no choice for t<sub>CLK</sub> will allow the circuit to operate correctly and briefly explain why.

| Component | tCD    | tPD   | tSETUP | tHOLD |
|-----------|--------|-------|--------|-------|
| XOR2      | 0.15ns | 2.1ns | _      | _     |
| DREG      | 0.1ns  | 1.6ns | 0.4ns  | 0.2ns |

Minimum value for t<sub>CLK</sub> (ns): \_\_\_\_\_ or explain why none exists

(B) One of the engineers on the team suggests using a new, faster XOR2 gate with  $t_{\rm CD}=0.05 \, \text{ns}$  and  $t_{\rm PD}=0.7 \, \text{ns}$ . Determine a new minimum value for  $t_{\rm CLK}$  or write NONE and explain why no such value exists.

Minimum value for t<sub>CLK</sub> (ns): \_\_\_\_\_ or explain why none exists

## Problem 4

Consider the following sequential logic circuit. It consists of three D registers, three different pieces of combinational logic (CL1, CL2, and CL3), one input IN, and one output OUT. The propagation delay, contamination delay, and setup time of the registers are all the same and are specified below each register. The hold time for the registers is NOT the same and is specified in bold below each register. The timing specification for each combinational logic block is shown below that logic.



| (A) What is the smallest value for the $t_{\text{CD}}$ of CL2 that will allow all the registers in the circuit to operate correctly?     |
|------------------------------------------------------------------------------------------------------------------------------------------|
| Smallest value for t <sub>CD</sub> of CL2 (ns):                                                                                          |
| (B) What is the smallest value for the period of CLK (i.e., t <sub>CLK</sub> ) that will allow                                           |
| all the registers in the circuit to operate correctly?  Smallest value for $t_{CLK}$ (ns):                                               |
| (C) What are the propagation delay and contamination delay of the output, OUT, of this circuit relative to the rising edge of the clock? |
| t <sub>PD</sub> for OUT (ns):                                                                                                            |
| t <sub>CD</sub> for OUT (ns):                                                                                                            |
|                                                                                                                                          |

#### Problem 5 \*

Consider the following sequential logic circuit. The timing specifications are shown below each component. Note that the two registers do NOT have the same specifications.



(A) What is the smallest value for the period of CLK (i.e., tCLK) that will allow both registers in the circuit to operate correctly?

Smallest value for tCLK (ns): \_\_\_\_\_

(B) What is the smallest value for the tCD of R1 that will allow both registers in the circuit to operate correctly?

Smallest value for tCD of R1 (ns):\_\_\_\_\_

(C) Suppose two of these sequential circuits were connected in series, with the OUT signal of the first circuit connected to the IN signal of the second circuit. The same CLK signal is used for both circuits. Now what is the smallest value for the period of CLK (i.e., tCLK) that will allow both registers in the circuit to operate correctly?

Smallest value for tCLK (ns):

# Problem 6

Consider the circuit shown below:



(A) Find the propagation delay  $(t_{PD})$  and the contamination delay  $(t_{CD})$  of the circuit, using the  $t_{PD}$  and  $t_{CD}$  information for the gate components shown in the following table.

| Component | $t_{PD}$ | $t_{CD}$ |
|-----------|----------|----------|
| NOT       | 100ps    | 10ps     |
| AND       | 300ps    | 30ps     |
| OR        | 350ps    | 35ps     |

| tpD: |  | ps |
|------|--|----|
|      |  |    |

Now consider the sequential circuit below, which includes standard D flip flops, in addition to basic logic gates. All registers share a common clock. The table below shows the timing specification of each component.

| Component | $t_{PD}$ | $t_{CD}$ | $t_{SETUP}$ | $t_{HOLD}$ |
|-----------|----------|----------|-------------|------------|
| NOT       | 100ps    | 10ps     | _           |            |
| AND       | 300ps    | 30ps     | _           |            |
| OR        | 350ps    | 35ps     |             | _          |
| REG       | 1000ps   | 40ps     | 150ps       | 100ps      |



(B) What is the minimum clock period we can use for this circuit to function properly?

Minimum clock period for correct operation (ps):

(C) We are looking to decrease the clock cycle required by this circuit and discover a selection of faster OR gates we can use instead. However, because they are very expensive, we can only replace ONE of the OR gates in our circuit with one of the faster OR gates to the right. Each OR gate has a label next to it (X or Y). Which OR gate should be replaced?

| OR gate type | $t_{PD}$ | $t_{CD}$ |
|--------------|----------|----------|
| Model 1      | 300ps    | 30ps     |
| Model 2      | 250ps    | 25ps     |
| Model 3      | 150ps    | 15ps     |
| Model 4      | 50ps     | 5ps      |

OR gate to be replaced (select X or Y as the gate to replace): X Y

| (D) | Which gate should it be replaced with to minimize the minimum clock period required with | hile |
|-----|------------------------------------------------------------------------------------------|------|
|     | ensuring that the circuit still functions properly? What is that minimum clock period?   |      |

OR gate to replace it with (write down the model number): Model \_\_\_\_

After replacement, *minimum* clock period for correct operation (ps): \_\_\_\_\_

#### Problem 7

Suppose Alan wants to read a stream of 6s and 0s and find each separate instance where he has a 6, followed by one or more 0s, and then followed by another 6. Each instance should have no shared numbers with each other. In the state machine Alan designs, it outputs 1 for one cycle after having read in a sequence of the form 6, followed by one or more 0s, and then followed by another 6. Otherwise, it outputs a 0. Additionally, the FSM outputs a 1 the cycle immediately following the cycle where the last 6 input was processed.

Alan encodes each input digit into a digital value in the following way: Let input = 0 be when reading a 0, and input = 1 be when reading a 6.

He expects his FSM to undergo the following behavior:

| Cycle  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12+ |
|--------|---|---|---|---|---|---|---|---|---|----|----|-----|
| Output | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0  | 1  | 0   |
| Input  | 6 | 0 | 0 | 0 | 6 | 6 | 6 | 6 | 0 | 6  | 0  | -   |



| State | Input | Next<br>State | Output |
|-------|-------|---------------|--------|
| A     | 0     | В             | 0      |
| A     | 1     |               | 0      |
| В     | 0     |               |        |
| В     | 1     | С             |        |
| С     | 0     |               | 1      |
| С     | 1     | A             | 1      |
| D     | 0     |               |        |
| D     | 1     |               |        |

Note that the input at cycle 5 will update the state at the beginning of the cycle 6, so the input at cycle 5 will have an effect at cycle 6. The – input in the table means that no valid input is given, and the state of FSM will not be updated. Also note that the output is only dependent on the current state, not the input.

(A) Using the provided partial information, complete both the truth table and the state-transition diagram. In the diagram, fill in the missing state labels with its corresponding output (U) and label each transition with either 0 or 1 to indicate which input value causes the transition. The state shown in bold is the initial state.

- (B) Given the following inputs, determine what the next state will be (A, B, C, or D) after the last input is processed:
  - (i) 60066

| Next state: |  |  |  |
|-------------|--|--|--|
|             |  |  |  |

(ii) 6606006

(iii) 600000006600000000006

Next state: \_\_\_\_\_

(D) Below is the truth table for a completely separate FSM from Parts (A & B). S<sub>1</sub> and S<sub>0</sub> are the two bits of state associated with this FSM, and as such the FSM will be implemented using two registers. Based on the truth table, complete the partially implemented FSM circuit. You may use NOT gates and 2-input AND, OR, and XOR gates in your implementation. For full credit, your implementation will consist of 5 gates or fewer.

| S <sub>1</sub> <sup>t</sup> | $S_0^{t}$ | Inpu<br>t | S <sub>1</sub> <sup>t+1</sup> | $S_0^{t+1}$ | Outpu<br>t |
|-----------------------------|-----------|-----------|-------------------------------|-------------|------------|
| 0                           | 0         | 0         | 1                             | 0           | 0          |
| 0                           | 0         | 1         | 1                             | 1           | 0          |
| 0                           | 1         | 0         | 0                             | 0           | 0          |
| 0                           | 1         | 1         | 1                             | 0           | 0          |
| 1                           | 0         | 0         | 1                             | 1           | 0          |
| 1                           | 0         | 1         | 1                             | 0           | 1          |
| 1                           | 1         | 0         | 1                             | 0           | 0          |
| 1                           | 1         | 1         | 0                             | 0           | 1          |

