# S32K3XX

# S32K3xx Data Sheet

Supports S32K344, S32K324, S32K314, S32K312, S32K311, S32K310, S32K341, S32K342, S32K322, S32K328, S32K338, S32K348 and S32K358.

Data is preliminary for S32K388

Rev. 9 — 01/2024 Data Sheet: Technical Data

- · Operating characteristics
  - Voltage range: 2.97 V to 5.5 V
  - Ambient temperature range: -40 °C to 125 °C for all power modes
- Arm<sup>™</sup> Cortex-M7 core, 32-bit CPU
  - M7 supports up to 320 MHz frequency with 2.14 DMIPS / MHz
  - Arm Core based on the Armv7 and Thumb®-2 ISA
  - Integrated Digital Signal Processor (DSP)
  - Configurable Nested Vectored Interrupt Controller (NVIC)
  - Single Precision Floating Point Unit (FPU)
- · Clock interfaces
  - 8 40 MHz Fast External Oscillator (FXOSC)
  - 48 MHz Fast Internal RC oscillator (FIRC)
  - 32 kHz Low Power Oscillator (SIRC)
  - 32 kHz Slow External Oscillator (SXOSC)
  - System Phased Lock Loop (SPLL)
- · I/O and package
  - LQFP48, HDQFP100, HDQFP172, MAPBGA257, MAPBGA289, HDQFP172 with Exposed pad (EP) package options
- Up to 32-channel DMA with up to 128 request sources using DMAMUX

- · Memory and memory interfaces
  - Up to 8 MB program flash memory with ECC
  - Up to 128 K of flexible program or data flash memory
  - Up to 1152 KB SRAM with ECC, includes 384 KB of TCM RAM ensuring maximum CPU performance of fast control loops with minimal latency
  - Data and instruction cache for each core to minimize performance impact of memory access latencies
  - QuadSPI support
- · Mixed-signal analog
  - Up to three 12-bit Analog-to-Digital Converters (ADC) with up to 24 channel analog inputs per module
  - One Temperature Sensor (TempSense)
  - Up to three Analog Comparators (CMP), with each comparator having an internal 8-bit DAC
- · Human-Machine Interface (HMI)
  - Up to 235 GPIO pins
  - Non-Maskable Interrupt (NMI)
  - Up to 60 pins with wakeup capability
  - Up to 32 pins with interrupt support



#### · Power management

- Low-power Arm Cortex-M7 core with excellent energy efficiency, balanced with performance
- Power Management Controller (PMC) with simplified mode management (RUN and STANDBY)
- Supports peripheral specific clock gating. Only specific peripherals remain working in low power modes.

#### · Communications interfaces

- Up to 16 serial communication interface (LPUART) modules, with LIN, UART and DMA support
- Up to six Low Power Serial Peripheral Interface (LPSPI) modules with DMA support
- Up to two Low Power Inter-Integrated Circuit (LPI2C) modules with DMA support
- Up to eight FlexCAN modules (with optional CAN-FD support)
- FlexIO module for flexible and high performance serial interfaces
- Up to two Ethernet modules
- Up to two Synchronous Audio Interface (SAI) modules

#### · Reliability, safety and security

- Hardware Security Engine (HSE\_B) Supports AES accelerator(for K388 only)
- Up to two Internal Software Watchdog Timers (SWT)
- Error-Correcting Code (ECC) on all memories
- Error Detection Code (EDC) on data path
- Cyclic Redundancy Check (CRC) module
- 120-bit Unique Identification (ID) number
- Extended Cross domain Domain Controller (XRDC), providing protection for master core access rights
- Virtualization Wrapper (VIRT\_WRAPPER), providing I/O protection

#### · Debug functionality

- Serial Wire JTAG debug Port (SWJ-DP), with 2 pin Serial Wire Debug (SWD) for external debugger
- Debug Watchpoint and Trace (DWT), with four configurable comparators as hardware watchpoints
- Serial Wire Output (SWO)-synchronous trace data support
- Instrumentation Trace Macrocell (ITM) with software and hardware trace, plus time stamping
- CoreSight AHB Trace Macrocell (HTM)
- Flash Patch and Breakpoints (FPB) with ability to patch code and data from code space to system space
- Serial Wire Viewer (SWV): A trace capability providing displays of reads, writes, exceptions, PC Samples and print
- Full data trace for up to 16 output wide
- Embedded Cross Trigger (ECT) is used for multicore run-control and trace cross triggering, using CoreSight Cross Trigger Interface (CTI)

#### · Timing and control

- Up to three enhanced modular I/O system (eMIOS), offering up to 72 timer channels (IC/OC/PWM)
- Up to two System Timer Modules (STM)
- Up to two Logic Control Units (LCU)
- Full cross triggering support for ADC / timer (BCTU)
- One Trigger MUX Control (TRGMUX) module
- Up to three Periodic Interrupt Timer (PIT) modules
- 32-bit Real Time Counter (RTC) with autonomous periodic interrupt (API) function

# Contents

| 1     | Overview 5                                       | 10      | Analog modules                           | 77      |
|-------|--------------------------------------------------|---------|------------------------------------------|---------|
| 2     | Block diagram5                                   | 10.1    | SAR_ADC                                  | 77      |
| 3     | Feature comparison 12                            | 10.2    | Supply Diagnosis                         | 79      |
| 4     | Ordering information17                           | 10.3    | Low Power Comparator (LPCMP)             | 80      |
| 4.1   | Determining valid orderable parts17              | 10.4    | Temperature Sensor                       | 83      |
| 5     | General17                                        | 11      | Clocking modules                         | 84      |
| 5.1   | Absolute maximum ratings18                       | 11.1    | FIRC                                     | 84      |
| 5.2   | Voltage and current operating requirements.20    | 11.2    | SIRC                                     | 84      |
| 5.3   | Thermal operating characteristics22              | 11.3    | PLL                                      | 85      |
| 5.4   | ESD and Latch-up Protection Characteristics      | 11.4    | FXOSC                                    | 86      |
|       | 22                                               | 11.5    | SXOSC                                    | 88      |
| 6     | Power management23                               | 12      | Communication interfaces                 | 89      |
| 6.1   | Power mode transition operating behaviors23      | 12.1    | LPSPI                                    | 89      |
| 6.1.1 | Power mode transition operating behavior 23      | 12.2    | LPSPI0 20 MHz and 15 MHz Combination     | ons. 94 |
| 6.1.2 | Boot time, HSE firmware not installed 24         | 12.3    | LPSPI2 and LPSPI5 20MHz combination      | n for   |
| 6.1.3 | Boot time, HSE firmware installed 24             |         | S32K388                                  | 94      |
| 6.1.4 | HSE firmware memory verification time            | 12.4    | Communication between two S32K388        |         |
|       | examples25                                       |         | devices                                  | 95      |
| 6.2   | Supply Monitoring29                              | 12.4.1  | Timing specification for S32K388 to S32  |         |
| 6.3   | Recommended Decoupling Capacitors 31             |         | communication                            |         |
| 6.3.1 | Recommended Decoupling Capacitor diagams         | 12.5    | I <sup>2</sup> C                         |         |
|       | 32                                               | 12.6    | FlexCAN characteristics                  | 97      |
| 6.4   | V15 regulator (SMPS option) electrical           | 12.7    | SAI electrical specifications            |         |
|       | specifications43                                 | 12.7.1  | SAI Electrical Characteristics, Slave Mo |         |
| 6.5   | V15 regulator (BJT option, NPN ballast           | 12.7.2  | SAI Electrical Characteristics, Master M |         |
|       | transistor control) electrical specifications 45 | 12.8    | Ethernet characteristics                 |         |
| 6.6   | V11 regulator (NMOS ballast transistor control)  | 12.8.1  | Ethernet MII (10/100 Mbps)               |         |
|       | electrical specifications45                      | 12.8.2  | Ethernet MII (200 Mbps)                  |         |
| 6.7   | Supply currents46                                | 12.8.3  | Ethernet RMII (10/100 Mbps)              |         |
| 6.8   | Operating mode58                                 | 12.8.4  | Ethernet RGMII                           |         |
| 6.9   | Cyclic wake-up current60                         | 12.8.5  | MDIO timing specifications               |         |
| 7     | I/O parameters 61                                | 12.9    | QuadSPI                                  |         |
| 7.1   | GPIO DC electrical specifications, 3.3V Range    | 12.9.1  | QuadSPI Quad 3.3V SDR 120MHz             |         |
|       | (2.97V - 3.63V)61                                | 12.9.2  | QuadSPI Octal 3.3V DDR 100MHz            | 110     |
| 7.2   | GPIO DC electrical specifications, 5.0V (4.5V -  | 12.9.3  | QuadSPI Quad 3.3V SDR 103.33MHz          | 111     |
|       | 5.5V)64                                          | 12.9.4  | QuadSPI Octal 3.3V DDR 120MHz            |         |
| 7.3   | 5.0V (4.5V - 5.5V) GPIO Output AC                | 12.9.5  | QuadSPI Quad 3.3V SDR 125MHz             |         |
|       | Specification68                                  | 12.10   | uSDHC                                    |         |
| 7.4   | 3.3V (2.97V - 3.63V) GPIO Output AC              | 12.10.1 | uSDHC SDR electrical specifications      |         |
|       | Specification70                                  | 12.10.2 | uSDHC DDR electrical specifications      |         |
| 8     | Glitch Filter72                                  | 12.11   | LPUART specifications                    |         |
| 9     | Flash memory specification72                     | 13      | Debug modules                            |         |
| 9.1   | Flash memory program and erase                   | 13.1    | Debug trace timing specifications        |         |
|       | specifications73                                 | 13.2    | SWD electrical specifications            |         |
| 9.2   | Flash memory Array Integrity and Margin Read     | 13.3    | JTAG electrical specifications           |         |
|       | specifications73                                 | 14      | Thermal Attributes                       |         |
| 9.3   | Flash memory module life specifications 74       | 14.1    | Description                              |         |
| 9.3.1 | Data retention vs program/erase cycles 75        | 14.2    | Thermal characteristics                  |         |
| 9.4   | Flash memory AC timing specifications75          | 15      | Dimensions                               |         |
| 9.5   | Flash memory read timing parameters 76           | 15.1    | Obtaining package dimensions             |         |
|       | , J                                              |         | · · · · · · · · · · · · · · · · · · ·    |         |

### 1 Overview

The S32K3xx product series further extends the highly-scalable portfolio of Arm <sup>®</sup> Cortex <sup>®</sup> - M0+/M4F S32K1xx chips in the automotive industry with the Arm Cortex-M7 core at higher frequency, more memory, ASIL-B and D rating and advanced security module. With a focus on automotive environment robustness, the S32K3xx product series devices are well suited to a wide range of applications in electrical harsh environments, and are optimized for cost-sensitive applications offering new, space saving package options. The S32K3xx series offers a broad range of memory, peripherals and performance options. Devices in this series share common peripherals and pin-out, allowing developers to migrate easily within a chip series or among other chip series to take advantage of more memory or feature integration.

#### **CAUTION**

S32K388 specific information is preliminary until this device is qualified and may change without notice.

# 2 Block diagram

The following figures show the S32K3xx product series block diagrams

















# 3 Feature comparison

The following table compares some of the prominent features related to memory and package options of these chips from the S32K3xx family/product series:

- S32K310
- S32K311
- S32K312
- S32K322
- S32K341
- S32K342
- S32K314
- S32K324
- S32K344
- S32K328
- S32K338
- S32K348
- S32K358
- S32K388

Table 1. S32K3xx chip's feature comparison

| Feature                      | Chip                            |                                 |                                 |             |              |         |                                      |         |                   |                                   |                                   |                                   |                                   |                                       |
|------------------------------|---------------------------------|---------------------------------|---------------------------------|-------------|--------------|---------|--------------------------------------|---------|-------------------|-----------------------------------|-----------------------------------|-----------------------------------|-----------------------------------|---------------------------------------|
|                              | S32K310                         | S32K311                         | S32K312                         | S32K322     | S32K341      | S32K342 | S32K314                              | S32K324 | S32K344           | S32K328                           | S32K338                           | S32K348                           | S32K358                           | S32K388 <sup>1</sup>                  |
| Safety/<br>ASIL              | В                               |                                 | В                               |             | Г            | D       | E                                    | 3       | D                 | В                                 | В                                 | D                                 | D                                 | D                                     |
| Program<br>flash<br>memory   | 512 KB                          | 1 MB                            | 2 N                             | ИВ          | 1 MB         | 2 MB    |                                      | 4 MB    |                   |                                   | 18                                | МВ                                |                                   | 8 MB                                  |
| Data flash<br>memory<br>(KB) | 64                              | 64                              |                                 |             |              |         |                                      |         |                   |                                   |                                   |                                   |                                   | 128                                   |
| Total<br>RAM (KB)            | 112KB<br>(incl.<br>96KB<br>TCM) | 128KB<br>(incl.<br>96KB<br>TCM) | 192KB<br>(incl.<br>96KB<br>TCM) | 256KB       | (incl. 192Kl | В ТСМ)  | 512KB<br>(includin<br>g 96KB<br>TCM) |         | ncl. 192KB<br>CM) | 1152KB<br>(incl.<br>192KB<br>TCM) | 1152KB<br>(incl.<br>384KB<br>TCM) | 1152KB<br>(incl.<br>192KB<br>TCM) | 1152KB<br>(incl.<br>384KB<br>TCM) | 1152KB<br>incl.<br>384KB<br>TCM)      |
| Standby<br>RAM               | 16 KB                           |                                 |                                 | 32 KB 64 KB |              |         |                                      |         |                   |                                   |                                   |                                   | 64 KB                             |                                       |
| Security                     |                                 |                                 |                                 |             |              |         | HSE_B                                |         |                   |                                   |                                   |                                   |                                   | HSE B +<br>AES_AC<br>CEL              |
| Core<br>quantity             |                                 | 1 x M7                          |                                 | 2 x M7      | 1 x M        | 17 LS   | 1 x M7                               | 2 x M7  | 1 x M7<br>LS      | 2 x M7                            | 3 x M7                            | 1 x M7<br>LS                      | 1xM7 LS<br>+ 1xM7                 | 1xM7<br>LS+3xM7<br>or 2xM7<br>LS+1xM7 |
| Frequenc<br>y (MHz)          |                                 | 120                             |                                 | 160 240     |              |         |                                      |         |                   |                                   |                                   |                                   | 320                               |                                       |
| DMA<br>channels              |                                 | 12 32 32                        |                                 |             |              |         |                                      |         |                   |                                   |                                   | 32                                |                                   |                                       |
| ASIL-B<br>DMIPS <sup>2</sup> |                                 |                                 |                                 |             |              |         |                                      |         |                   | 739-1033<br>-2028 <sup>4</sup>    |                                   |                                   |                                   |                                       |

Table 1. S32K3xx chip's feature comparison (continued)

| Feature                                    | e Chip  |         |         |         |              |         |         |         |                      |         |         |                      |                       |                                                                           |
|--------------------------------------------|---------|---------|---------|---------|--------------|---------|---------|---------|----------------------|---------|---------|----------------------|-----------------------|---------------------------------------------------------------------------|
|                                            | S32K310 | S32K311 | S32K312 | S32K322 | S32K341      | S32K342 | S32K314 | S32K324 | S32K344              | S32K328 | S32K338 | S32K348              | S32K358               | S32K388 <sup>1</sup>                                                      |
|                                            |         |         |         |         |              |         |         |         |                      |         |         |                      |                       | 2217-<br>3100-<br>6086 <sup>5</sup>                                       |
| ASIL-D<br>DMIPS <sup>2</sup><br>3          |         | _       | _       |         | 369–516-1014 |         | _       | _       | 369–<br>516-<br>1014 |         | _       | 554–<br>775-<br>1521 | 775-<br>1521-<br>1269 | 1478-<br>2066-<br>4057 <sup>4</sup><br>739-<br>1033-<br>2028 <sup>5</sup> |
| ASIL-B<br>CoreMark<br>score <sup>2 6</sup> |         | 634     |         | 1692    | _            | _       | 846     | 1692    | _                    | 2539    | 3808    | _                    | 1269                  | 1692 <sup>4</sup><br>5078 <sup>5</sup>                                    |
| ASIL-D<br>CoreMark<br>score <sup>2 6</sup> |         | _       | _       |         | 84           | 46      | _       | _       | 846                  | _       | _       | 1269                 | 1269                  | 3385 <sup>4</sup><br>1692 <sup>5</sup>                                    |
| FlexCAN instances                          | ;       | 3       | 6       |         | 4            |         |         | 6       |                      |         | }       | 3                    |                       | 8                                                                         |
| EMAC instances                             |         | _       |         |         |              |         | 1       |         |                      |         | _       | _                    |                       | _                                                                         |
| GMAC instances                             |         |         |         |         | _            |         |         |         |                      |         | ,       | 1                    |                       | 2                                                                         |
| SAI<br>instances                           |         | _       |         |         |              | ;       | 2       |         |                      |         | 2       | 2                    |                       | 2                                                                         |
| LPUART instances                           | 2       | 4       | 8       |         | 4            |         | 16      |         |                      | 1       | 16      |                      | 16                    |                                                                           |
| LPSPI instances                            | 4       |         |         |         |              |         | 6 6     |         |                      |         | 6       |                      |                       |                                                                           |

Table 1. S32K3xx chip's feature comparison (continued)

| Feature                                          | Chip    |         |         |         |         |         |         |         |         |         |         |         |                |                      |
|--------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------------|----------------------|
|                                                  | S32K310 | S32K311 | S32K312 | S32K322 | S32K341 | S32K342 | S32K314 | S32K324 | S32K344 | S32K328 | S32K338 | S32K348 | S32K358        | S32K388 <sup>1</sup> |
| I <sup>2</sup> C instances                       |         |         |         |         | 2       |         |         |         |         |         | 2       | 2       |                | 2                    |
| FlexIO<br>(incl.<br>SENT<br>support)<br>channels | 1       | 6       |         |         |         | 32      |         |         |         |         | 3       | 2       |                | 32                   |
| QuadSPI<br>instances                             |         | _       |         |         |         | 1       | 7       |         |         |         | 8       |         | 1 <sup>7</sup> |                      |
| uSDHC instances                                  |         |         |         |         | _       |         |         |         |         |         | ,       | I       |                | _                    |
| ADC instances                                    |         |         | 2       | 2       |         |         |         | 3       |         |         |         | 3       |                | 3                    |
| LPCMP instances                                  |         | 1       |         | 2       | 2       |         |         | 3       |         |         |         |         |                | 3                    |
| PIT instances                                    |         | 2       |         |         |         | ;       | 3       |         |         |         | ;       | 3       |                | 4                    |
| SWT instances                                    |         | 1       |         | 2       |         | 1       |         | 2       | 1       | 2       | 3       | 1       | 2              | 4                    |
| STM instances                                    |         | 1       |         |         |         | 2       | 2       |         |         |         | ;       | 3       |                | 4                    |
| LCU<br>instances                                 |         |         |         |         | 2       |         |         |         |         |         | 2       | 2       |                | 2                    |
| BCTU instances                                   |         |         |         |         | 1       |         | 1       |         |         |         |         | 1       |                | 1                    |
| TRGMUX instances                                 |         |         |         |         | 1       |         |         |         |         |         | ,       | 1       |                | 1                    |

Data Sheet: Technical Data

### Table 1. S32K3xx chip's feature comparison (continued)

| Feature                          | Chip    |           |         |         |         |         |         |         |         |         |         |         |         |                      |
|----------------------------------|---------|-----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|----------------------|
|                                  | S32K310 | S32K311   | S32K312 | S32K322 | S32K341 | S32K342 | S32K314 | S32K324 | S32K344 | S32K328 | S32K338 | S32K348 | S32K358 | S32K388 <sup>1</sup> |
| eMIOS<br>instances               |         |           | 2       | 2       |         |         |         | 3       |         |         | ;       | 3       |         | 3                    |
| RTC instances                    |         | 1         |         |         |         |         |         |         |         |         |         | 1       |         |                      |
| 289-ball<br>MAPBGA<br>package    |         | No Yes Ye |         |         |         |         |         |         |         |         |         |         | Yes     |                      |
| 257-ball<br>MAPBGA<br>package    |         |           | N       | 0       |         |         |         | Yes     |         |         |         | lo      |         | No                   |
| 172-<br>HDQFP<br>package         | N       | lo        |         |         |         | Yes     |         |         |         |         |         | lo      |         | No                   |
| 172-<br>HDQFP -<br>EP<br>package |         |           |         |         | No      |         |         |         |         |         | Y       | es      |         | No                   |
| 100-<br>HDQFP<br>package         |         |           | Υє      | es      |         |         |         |         |         | No      |         |         |         | No                   |
| 48-pin<br>LQFP<br>package        | Yes No  |           |         |         |         |         |         |         |         | No      |         |         |         |                      |

- 1. This feature set is under evaluation and subject to change.
- 2. ASIL-B and ASIL-D performance is available simultaneously. ASIL-D performance can also be used for ASIL-B performance.
- 3. The first result abides by all of the "ground rules" out in Dhrystone documentation, the second permits inlining of functions, not just permitted C strings libraries, while the third additionally permits simultaneous ("multi-file") compilation. All are with the original (K and R) v2.1 of Dhrystone. Arm Compiler 6.17. See https://developer.arm.com/Processors/Cortex-M7 for details.
- 4. Core configuration is 2xLS + 1 independent core
- 5. Core configuration is 1xLS + 3 independent cores
- 6. Results depends on specific compiler version, contact NXP sales representative for more details.
- 7. 4-bit data width, SDR mode only
- 8. 8-bit data width, SDR and DDR mode

# 4 Ordering information



### 4.1 Determining valid orderable parts

To determine the orderable part numbers for this device, please contact NXP sales representative.

### 5 General

### 5.1 Absolute maximum ratings

#### **CAUTION**

When the MCU is in an unpowered state, current injected through the chip pins may bias internal chip structures (for example, ESD diodes) and incorrectly power up these internal structures through inadvertent paths. The presence of such residual voltage may influence different chip-internal blocks in an unpredictable manner and may ultimately result in unpredictable chip behavior (for example, POR flag not set). Once in the illegal state, powering up the chip further and then applying reset will clear the illegal state. Injection current specified for the chip under the aspect of absolute maximum ratings represent the capability of the internal circuitry to withstand such condition without causing physical damage. Functional operation of the chip under conditions - specified as absolute maximum ratings - is not implied.

#### NOTE

Functional operating conditions appear in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed. See footnotes in the following table for specific conditions. Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device. All the limits defined in the datasheet specification must be honored together and any violation to any one or more will not guarantee desired operation. Unless otherwise specified, all maximum and minimum values in the datasheet are across process, voltage, and temperature.

The VDD\_HV\_B and V15 voltage supply domains are only present in certain devices and packages (S32K388, S32K358, S32K348, S32K338, S32K324, S32K344, S32K314, S32K342, S32K341, S32K322).

The VDD\_DCDC supply voltage is only present in certain devices and packages (S32K358, S32K348, S32K338, S32K328, S32K388).

Table 2. Absolute maximum ratings

| Symbol   | Description                                                          | Min  | Тур | Max  | Unit | Condition                                                                                  | Spec<br>Number |
|----------|----------------------------------------------------------------------|------|-----|------|------|--------------------------------------------------------------------------------------------|----------------|
| VDD_HV_A | Main I/O and analog supply voltage 1,2                               | -0.3 | _   | 6.0  | V    | _                                                                                          | _              |
| VDD_HV_B | Secondary I/O supply voltage 1,2                                     | -0.3 | _   | 6.0  | V    | _                                                                                          | _              |
| VDD_DCDC | Supply voltage for<br>the SMPS gate<br>driver <sup>1,2,3</sup>       | -0.3 | _   | 6.0  | V    | _                                                                                          | _              |
| V15      | Voltage sensing input <sup>1,2</sup>                                 | -0.3 | _   | 2.75 | V    | For S32K388                                                                                | _              |
| V15      | High-current logic supply voltage 1,2                                | -0.3 | _   | 2.75 | V    | For S32K358,<br>S32K348, S32K338<br>and S32K328                                            | _              |
| V15      | High-current logic supply voltage <sup>1,2</sup>                     | -0.3 | _   | 6.0  | V    | For all S32K3xx<br>variants except<br>S32K388, S32K358,<br>S32K348, S32K338<br>and S32K328 | _              |
| V25      | Flash memory<br>supply (2.5 V),<br>internally regulated <sup>1</sup> | -0.3 | _   | 2.9  | V    | _                                                                                          | _              |

Table 2. Absolute maximum ratings (continued)

| Symbol              | Description                                                                                         | Min  | Тур | Max  | Unit | Condition                                     | Spec<br>Number |
|---------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|------|-----------------------------------------------|----------------|
| V11                 | High-current core logic supply input <sup>1</sup>                                                   | -0.3 | _   | 1.26 | V    | For S32K388                                   | _              |
| V11                 | Core logic<br>voltage supply<br>(1.1 V), internally<br>regulated <sup>1</sup>                       | -0.3 | _   | 1.26 | V    | For all S32K3xx<br>variants except<br>S32K388 | _              |
| VREFH               | ADC high reference voltage <sup>1,2</sup>                                                           | -0.3 | _   | 6.0  | V    | _                                             | _              |
| VREFL               | ADC low reference voltage <sup>1</sup>                                                              | -0.3 | _   | 0.3  | V    | _                                             | _              |
| VGPIO_trans         | Transient overshoot voltage allowed on I/ O pin 1,2,4                                               | -    | _   | 6.0  | V    | _                                             | _              |
| I_INJPAD_DC_<br>ABS | Continuous DC input current (positive/negative) that can be injected into an I/O pin <sup>5</sup>   | -3   | _   | 3    | mA   | _                                             | _              |
| I_INJSUM_DC_<br>ABS | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) <sup>5,6</sup> | _    | _   | 30   | mA   |                                               | _              |
| TSTG                | Storage ambient temperature <sup>7</sup>                                                            | -55  | _   | 150  | °C   | _                                             | _              |

- 1. All voltages are referred to VSS unless otherwise specified.
- 2. 6.0 V maximum for 10 hours over lifetime; 7.0 V maximum for 60 seconds over lifetime.
- 3. Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A.
- 4. When a low impedance voltage source, without current limitation, is connected to one or more I/0 pins, the VGPIO\_trans absolute max rating must be honored. During current injection, the voltage at the I/0 pin or pins could go beyond this limit if (and ONLY IF) the injected current is being limited (I\_INJPAD\_DC\_ABS is respected).
- 5. When the input pad voltage levels are close to VDD\_HV\_A (respectively to VDD\_HV\_B) or VSS, plus /minus the forward voltage of ESD diodes, practically, no current is being injected. When these limits are exceeded, the maximum input current spec must be honored. See S32K3 Hardware Design Guidelines for more details and recommendations for protecting the devices against injection current.
- 6. If a positive injection current is present in one or more I/O pins when the device is in Low Speed RUN or STANDBY mode, the voltage in the respective I/O power domain (VDD\_HV\_A or VDD\_HV\_B) would increase and may cause damage to the MCU. It is recommended to add external circuitry (which are explained in the S32K3XX Hardware Design Guidelines) to protect the MCU against injection current.
- 7. TSTG specifies the storage temperature range. It is not the operating temperature range. Please refer to the Thermal operating characteristics table.

# 5.2 Voltage and current operating requirements

NOTE

Device functionality is guaranteed down to the LVR assert level, however electrical performance of 12-bit ADC, CMP with 8-bit DAC, IO electrical characteristics, and communication modules electrical characteristics will be degraded when voltage drops below 2.97 V.

The VDD\_HV\_B and V15 voltage supply domains are only present in certain devices and packages (S32K388, S32K358, S32K348, S32K338, S32K328, S32K344, S32K324, S32K341, S32K341, S32K341, S32K322).

The VDD\_DCDC supply voltage is only present in certain devices and packages (S32K358, S32K348, S32K338, S32K328, S32K388).

Table 3. Voltage and current operating requirements

| Symbol       | Description                                                                       | Min   | Тур        | Max  | Unit | Condition                                                         | Spec<br>Number |
|--------------|-----------------------------------------------------------------------------------|-------|------------|------|------|-------------------------------------------------------------------|----------------|
| VDD_HV_A     | Main I/O and analog supply voltage <sup>1</sup>                                   | 2.97  | 3.3 or 5.0 | 5.5  | V    | _                                                                 | _              |
| VDD_HV_B     | Secondary I/O supply voltage <sup>1</sup>                                         | 2.97  | 3.3 or 5.0 | 5.5  | V    | _                                                                 | _              |
| VDD_DCDC     | Supply voltage for<br>the SMPS gate<br>driver <sup>1,2</sup>                      | 2.97  | 3.3 or 5.0 | 5.5  | V    | _                                                                 | _              |
| V15          | Voltage sensing input <sup>1,3</sup>                                              | 1.425 | 1.5        | 1.65 | V    | For S32K388                                                       | _              |
| V15          | High-current logic supply input voltage <sup>1,3</sup>                            | 1.425 | 1.5        | 1.65 | V    | For all S32K3xx<br>variants except<br>S32K388                     | _              |
| V15_extended | High-current logic<br>supply input<br>voltage, extended<br>range 1,3,4,5          | 1.425 | 3.3 or 5.0 | 5.5  | V    | For S32K322,<br>S32K341, S32K342,<br>S32K314, S32K324,<br>S32K344 | _              |
| VREFH        | ADC high reference voltage <sup>1,6</sup>                                         | 2.97  | 3.3 or 5.0 | 5.5  | V    | _                                                                 | _              |
| VREFL        | ADC low reference voltage <sup>1</sup>                                            | -0.1  | 0          | 0.1  | V    | _                                                                 | _              |
| VSS_DCDC     | Power ground for the SMPS gate driver <sup>1</sup>                                | -0.1  | 0          | 0.1  | V    | _                                                                 | _              |
| V25          | Flash memory<br>and clock<br>supply (2.5 V),<br>internally regulated <sup>1</sup> | _     | 2.5        | _    | V    | _                                                                 | _              |
| V11          | High-current core logic supply input <sup>1</sup>                                 | _     | 1.14       | _    | V    | For S32K388                                                       | _              |
| V11          | Core logic supply (1.1 V), internally regulated <sup>1</sup>                      | _     | 1.14       | _    | V    | For all S32K3xx variants except S32K388.                          | _              |

Table 3. Voltage and current operating requirements (continued)

| Symbol        | Description                                                                                                    | Min  | Тур | Max                     | Unit  | Condition         | Spec<br>Number |
|---------------|----------------------------------------------------------------------------------------------------------------|------|-----|-------------------------|-------|-------------------|----------------|
| VGPIO         | Input voltage range<br>at any I/O or analog<br>pin <sup>1,7</sup>                                              | -0.3 | _   | VDD_HV<br>_A/B +<br>0.3 | V     | _                 | _              |
| VODPU         | Open-drain pull-up voltage <sup>1,8</sup>                                                                      | _    | _   | VDD_HV<br>_A/B          | V     | _                 | _              |
| IINJPAD_DC_OP | Continuous DC input<br>current (positive/<br>negative) that can be<br>injected into an I/O<br>pin <sup>9</sup> | -3   | _   | 3                       | mA    | VDD_HV_A >= 3.6V  | _              |
| IINJPAD_DC_OP | Continuous DC input<br>current (positive/<br>negative) that can be<br>injected into an I/O<br>pin <sup>9</sup> | -2   | _   | 3                       | mA    | VDD_HV_A >= 2.97V | _              |
| IINJSUM_DC_OP | Sum of<br>absolute value of<br>injected currents<br>on all the I/O<br>pins (continuous<br>DC limit) 9,10       | -30  | _   | 30                      | mA    | VDD_HV_A >= 3.6V  | _              |
| IINJSUM_DC_OP | Sum of<br>absolute value of<br>injected currents<br>on all the I/O<br>pins (continuous<br>DC limit) 9,10       | -20  | _   | 30                      | mA    | VDD_HV_A >= 2.97V | _              |
| Vramp_slow    | Supply ramp rate (slow) 1,11                                                                                   | 0.5  |     |                         | V/min | _                 | _              |
| Vramp_fast    | Supply ramp rate (fast) 1,11                                                                                   | _    | _   | 100                     | V/ms  | _                 | _              |

- 1. All voltages are referred to VSS unless otherwise specified.
- 2. Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A.
- 3. Min and Max values are applicable only for non-SMPS mode where V15 is sourced externally.
- 4. If total power dissipation and maximum junction temperature allows. Please refer to Thermal operating characteristics table for the maximum junction temperature, and Thermal characteristics table for the thermal characteristics, to determine the maximum power dissipation allowed for a given package.
- 5. You must ensure that the junction temperature in the application must not exceed the maximum specified Tj.
- 6. VREFH should always be equal to or less than VDD\_HV\_A +0.1. Any positive differential voltage between VREFH and VDD\_HV\_A i.e., VDD\_HV\_A < VREFH <= VDD\_HV\_A + 0.1V) is for RF-AC only. Appropriate decoupling capacitors should be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC
- 7. Keeping the input voltage between this range practically ensures that no (noticeable) current is being injected. When exceeding these limits, the current being injected must be lower than IINJPAD\_DC\_OP, all the time.
- 8. Open-drain outputs must be pulled respectively to their supply rail (VDD\_HV\_A or VDD\_HV\_B).
- 9. When the input pad voltage levels are close to VDD\_HV\_A (respectively to VDD\_HV\_B) or VSS, plus /minus the forward voltage of ESD diodes, practically, no current is being injected. When these limits are exceeded, the maximum input current spec must be honored. Refer to the S32K3 Hardware Design Guidelines AN for more details and recommendations for protecting the devices against injection current.

- 10. If a positive injection current is present in one or more I/O pins, and the device is in Low-Speed RUN or STANDBY mode, the VDD\_HV\_A (or respectively, VDD\_HV\_B) may lift and cause unexpected behavior. Therefore, it is recommended to add external protection hardware, to safely cover this scenario.
- 11. The MCU supply ramp rate parameter must be applicable to the MCU input/external supplies. The ramp rate assumes that the S32K3xx HW design guidelines available on www.nxp.com are followed.

### 5.3 Thermal operating characteristics

Table 4. Thermal operating characteristics

| Symbol | Description          | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------|-----|-----|-----|------|-----------|----------------|
| Tamb   | Ambient temperature  | -40 | _   | 105 | °C   | V- Grade  | _              |
| Tamb   | Ambient temperature  | -40 | _   | 125 | °C   | M- Grade  | _              |
| TJ     | Junction temperature | -40 | _   | 150 | °C   | _         | _              |

For S32K388, applications running at 125°C Tamb, thermal management schemes at PCB level will have to be deployed to keep TJ below 150°C.

### 5.4 ESD and Latch-up Protection Characteristics

Table 5. ESD and Latch-up Protection Characteristics

| Symbol | Description                                                                                              | Min   | Тур | Max  | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------------------------------------------------------|-------|-----|------|------|-----------|----------------|
| Vhbm   | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM) 1,2,3                                   | -2000 | _   | 2000 | V    | _         | _              |
| Vcdm   | Electrostatic<br>discharge voltage,<br>charged-device<br>model (CDM),<br>all pins except<br>corner 1,3,4 | -500  | _   | 500  | V    | _         | _              |
| Vcdm   | Electrostatic<br>discharge voltage,<br>charged-device<br>model (CDM), corner<br>pins 1,3,4               | -750  | _   | 750  | V    | _         | _              |
| llat   | Latch-up current at ambient temperature of 125°C <sup>5</sup>                                            | -100  | _   | 100  | mA   | _         | _              |

- 1. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet specification requirements."
- 2. This parameter is tested in conformity with AEC-Q100-002.
- 3. All ESD testing conforms with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.
- 4. This parameter is tested in conformity with AEC-Q100-011.
- 5. This parameter is tested in conformity with AEC-Q100-004.

# 6 Power management

# 6.1 Power mode transition operating behaviors

### 6.1.1 Power mode transition operating behavior

The values in the table below are provided for reference only.

Table 6. Power mode transition operating behavior

| Symbol                   | Description                                                                                                       | Min | Тур  | Max | Unit | Condition                                                                       | Spec<br>Number |
|--------------------------|-------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|---------------------------------------------------------------------------------|----------------|
| tMODE_<br>STDBYENTRY     | RUN> STANDBY transition time                                                                                      | _   | 955  | _   | ns   | _                                                                               | _              |
| tMODE_<br>STDBYENTRY     | RUN> STANDBY transition time                                                                                      | _   | 1035 | _   | ns   | For S32K388                                                                     | _              |
| tMODE_<br>STDBYEXIT_FAST | STANDBY> RUN transition time, Fast Recovery exit                                                                  | _   | 53   | _   | us   | FIRC ON @48MHz<br>in Standby mode, For<br>all S32K3xx devices<br>except S32K3x8 | _              |
| tMODE_<br>STDBYEXIT_FAST | STANDBY> RUN<br>transition time, Fast<br>Recovery, V15<br>External                                                | _   | 58.5 | _   | us   | For S32K328,<br>S32K338, S32K348<br>and S32K358                                 | _              |
| tMODE_<br>STDBYEXIT_FAST | STANDBY> RUN<br>transition time, Fast<br>Recovery, V15<br>SMPS with trickle<br>LDO disabled                       | _   | 85.5 | _   | us   | For S32K328,<br>S32K338, S32K348<br>and S32K358                                 | _              |
| tMODE_<br>STDBYEXIT_FAST | STANDBY> RUN<br>transition time, Fast<br>Recovery, V15<br>SMPS with trickle<br>LDO enabled                        | _   | 58.6 | _   | us   | For S32K328,<br>S32K338, S32K348<br>and S32K358                                 | _              |
| tMODE_<br>STDBYEXIT      | STANDBY> RUN transition time, normal recovery exit                                                                | _   | 80   | _   | us   | For all S32K3xx<br>devices except<br>S32K3x8                                    | _              |
| tMODE_<br>STDBYEXIT      | STANDBY> RUN<br>transition time,<br>Normal Recovery,<br>V15 External                                              | _   | 140  | _   | us   | For S32K328,<br>S32K338, S32K348<br>and S32K358                                 | _              |
| tMODE_<br>STDBYEXIT      | STANDBY> RUN<br>transition time, V15<br>External & With<br>SMPS <b>trickle LDO</b><br><b>enabled</b> <sup>1</sup> | _   | 186  | _   | us   | For S32K388                                                                     | _              |
| tMODE_<br>STDBYEXIT      | STANDBY> RUN transition time, with                                                                                | _   | 212  | _   | us   | For S32K388                                                                     | _              |

Table 6. Power mode transition operating behavior (continued)

| Symbol              | Description                                                      | Min | Тур | Max | Unit | Condition                                       | Spec<br>Number |
|---------------------|------------------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------|----------------|
|                     | SMPS trickle LDO disabled1                                       |     |     |     |      |                                                 |                |
| tMODE_<br>STDBYEXIT | STANDBY> RUN<br>transition, time<br>Normal Recovery,<br>V15 SMPS | _   | 154 | _   | us   | For S32K328,<br>S32K338, S32K348<br>and S32K358 | _              |

<sup>1.</sup> S32K388 doesn't support the FAST STANDBY EXIT recovery

### 6.1.2 Boot time, HSE firmware not installed

Table 7. Boot time, HSE firmware not installed

| Symbol      | Description                                                                                                                                                                                    | Min | Тур | Max | Unit | Condition                                                                          | Spec<br>Number |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------|----------------|
| tBOOT_noHSE | After a POR event,<br>amount of time to<br>execution of the<br>first instruction of<br>the application core,<br>when HSE firmware<br>is not installed. (HSE<br>FW feature flag is<br>disabled) |     | 2   |     | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. |                |

### 6.1.3 Boot time, HSE firmware installed

The following table provides the boot time of the S32K3 SBAF and Firmware initialization. To obtain the total boot time, the corresponding user code verification time must be added.

Table 8. Boot time, HSE firmware installed

| Symbol                  | Description                                                                                                                                                          | Min | Тур   | Max | Unit | Condition                                                                          | Spec<br>Number |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|------------------------------------------------------------------------------------|----------------|
| tBOOT_HSE_<br>NONSECURE | After a POR event,<br>amount of time to<br>execution of the<br>first instruction of<br>the application core,<br>when HSE firmware<br>is installed. (BOOT<br>SEQ = 0) | _   | _     | 3   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. |                |
| tBOOT_HSE               | After a POR event,<br>amount of time to<br>execution of the<br>first instruction of<br>the application core,                                                         | _   | 12.36 | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |

Table 8. Boot time, HSE firmware installed (continued)

| Symbol    | Description                                                                                                                                        | Min | Тур   | Max | Unit | Condition                                                                           | Spec<br>Number |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------|-------------------------------------------------------------------------------------|----------------|
|           | when HSE firmware is installed.                                                                                                                    |     |       |     |      |                                                                                     |                |
| tBOOT_HSE | After a POR event,<br>amount of time to<br>execution of the<br>first instruction of<br>the application core,<br>when HSE firmware<br>is installed. | _   | 9.51  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. |                |
| tBOOT_HSE | After a POR event,<br>amount of time to<br>execution of the<br>first instruction of<br>the application core,<br>when HSE firmware<br>is installed. | _   | 10.91 | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz.  | _              |

# 6.1.4 HSE firmware memory verification time examples

Table 9. HSE firmware memory verification time examples

| Symbol       | Description                                                                                    | Min | Тур  | Max | Unit | Condition                                                                          | Spec<br>Number |
|--------------|------------------------------------------------------------------------------------------------|-----|------|-----|------|------------------------------------------------------------------------------------|----------------|
| tCMAC_64KB   | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher.   | _   | 11.3 | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tCMAC_1024KB | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher. | _   | 176  | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tGMAC_64KB   | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher.   | _   | 3.2  | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tGMAC_1024KB | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher. | _   | 46.8 | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tHMAC_64KB   | Memory verification of 64 KB of                                                                | _   | 1.74 | _   | ms   | Device running from FIRC (clocking option                                          | _              |

Table 9. HSE firmware memory verification time examples (continued)

| Symbol               | Description                                                                                          | Min | Тур   | Max | Unit | Condition                                                                          | Spec<br>Number |
|----------------------|------------------------------------------------------------------------------------------------------|-----|-------|-----|------|------------------------------------------------------------------------------------|----------------|
|                      | application firmware,<br>using AES-128<br>HMAC cipher.                                               |     |       |     |      | D). CORE_CLK = 48<br>MHz; HSE_CLK = 48<br>MHz.                                     |                |
| tHMAC_1024KB         | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>HMAC cipher.       | _   | 22.87 | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tRSA_64KB            | Memory verification<br>of 64 KB of<br>application firmware,<br>using RSA 2048<br>cipher.             | _   | TBC   | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tRSA_1024KB          | Memory verification<br>of 1024 KB of<br>application firmware,<br>using RSA 2048<br>cipher.           | _   | TBC   | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tECDSA_64KB          | Memory verification<br>of 64 KB of<br>application firmware,<br>using ECDSA 521<br>bits cipher.       | _   | TBC   | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tECDSA_1024KB        | Memory verification<br>of 1024 KB of<br>application firmware,<br>using ECDSA 521<br>bits cipher.     | _   | TBC   | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tSHA2_256_64KB       | Memory verification<br>of 64 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher.   | _   | 1.62  | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tSHA2_256_<br>1024KB | Memory verification<br>of 1024 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher. | _   | 22.73 | _   | ms   | Device running from FIRC (clocking option D). CORE_CLK = 48 MHz; HSE_CLK = 48 MHz. | _              |
| tCMAC_64KB           | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher.         | _   | TBC   | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |

Table 9. HSE firmware memory verification time examples (continued)

| Symbol        | Description                                                                                    | Min | Тур | Max | Unit | Condition                                                                          | Spec<br>Number |
|---------------|------------------------------------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------|----------------|
| tCMAC_1024KB  | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher. | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tGMAC_64KB    | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher.   | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tGMAC_1024KB  | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher. | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tHMAC_64KB    | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>HMAC cipher.   | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tHMAC_1024KB  | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>HMAC cipher. | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tRSA_64KB     | Memory verification<br>of 64 KB of<br>application firmware,<br>using RSA 2048<br>cipher.       | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tRSA_1024KB   | Memory verification<br>of 1024 KB of<br>application firmware,<br>using RSA 2048<br>cipher.     | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tECDSA_64KB   | Memory verification<br>of 64 KB of<br>application firmware,<br>using ECDSA 521<br>bits cipher. | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz. | _              |
| tECDSA_1024KB | Memory verification of 1024 KB of application firmware,                                        | _   | TBC | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160                        | _              |

Table 9. HSE firmware memory verification time examples (continued)

| Symbol               | Description                                                                                          | Min | Тур  | Max | Unit | Condition                                                                           | Spec<br>Number |
|----------------------|------------------------------------------------------------------------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------|----------------|
|                      | using ECDSA 521 bits cipher.                                                                         |     |      |     |      | MHz; HSE_CLK = 80<br>MHz.                                                           |                |
| tSHA2_256_64KB       | Memory verification<br>of 64 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher.   |     | TBC  | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz.  | _              |
| tSHA2_256_<br>1024KB | Memory verification<br>of 1024 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher. | _   | TBC  | _   | ms   | Device running from PLL (clocking option A). CORE_CLK = 160 MHz; HSE_CLK = 80 MHz.  | _              |
| tCMAC_64KB           | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher.         | _   | 4.5  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tCMAC_1024KB         | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>CMAC cipher.       |     | 69.9 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tGMAC_64KB           | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher.         |     | 1.3  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tGMAC_1024KB         | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>GMAC cipher.       |     | 18.7 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tHMAC_64KB           | Memory verification<br>of 64 KB of<br>application firmware,<br>using AES-128<br>HMAC cipher.         |     | 0.7  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tHMAC_1024KB         | Memory verification<br>of 1024 KB of<br>application firmware,<br>using AES-128<br>HMAC cipher.       | _   | 9.12 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tRSA_64KB            | Memory verification of 64 KB of                                                                      | _   | 15.4 | _   | ms   | Device running from PLL (clocking option                                            | _              |

Table 9. HSE firmware memory verification time examples (continued)

| Symbol               | Description                                                                                          | Min | Тур  | Max | Unit | Condition                                                                           | Spec<br>Number |
|----------------------|------------------------------------------------------------------------------------------------------|-----|------|-----|------|-------------------------------------------------------------------------------------|----------------|
|                      | application firmware, using RSA 2048 cipher.                                                         |     |      |     |      | B). CORE_CLK = 120<br>MHz; HSE_CLK = 120<br>MHz.                                    |                |
| tRSA_1024KB          | Memory verification<br>of 1024 KB of<br>application firmware,<br>using RSA 2048<br>cipher.           | _   | 23.8 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tECDSA_64KB          | Memory verification<br>of 64 KB of<br>application firmware,<br>using ECDSA 521<br>bits cipher.       | _   | TBC  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tECDSA_1024KB        | Memory verification<br>of 1024 KB of<br>application firmware,<br>using ECDSA 521<br>bits cipher.     | _   | ТВС  | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tSHA2_256_64KB       | Memory verification<br>of 64 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher.   | _   | 0.64 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |
| tSHA2_256_<br>1024KB | Memory verification<br>of 1024 KB of<br>application firmware,<br>using SHA2 256 bits<br>bits cipher. | _   | 9.07 | _   | ms   | Device running from PLL (clocking option B). CORE_CLK = 120 MHz; HSE_CLK = 120 MHz. | _              |

# 6.2 Supply Monitoring

Certain monitors are present on certain devices. See Power Management chapter in reference manual.

Table 10. Supply Monitoring

| Symbol  | Description                                                                       | Min  | Тур  | Max  | Unit | Condition | Spec<br>Number |
|---------|-----------------------------------------------------------------------------------|------|------|------|------|-----------|----------------|
| LVD_V15 | Low Voltage Detect<br>(LVD) on V15,<br>deassert threshold<br>(in FPM)             | 1.34 | 1.38 | 1.42 | V    | _         | _              |
| HVD_V15 | High Voltage Detect<br>(HVD) on V15,<br>assert threshold (in<br>FPM) <sup>1</sup> | _    | 2.5  | _    | V    | _         | _              |

Table 10. Supply Monitoring (continued)

| Symbol        | Description                                                       | Min   | Тур   | Max   | Unit | Condition | Spec<br>Number |
|---------------|-------------------------------------------------------------------|-------|-------|-------|------|-----------|----------------|
| LVR_VDD_HV_A  | LVR on VDD_HV_A, assert threshold (in FPM)                        | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| LVR_VDD_HV_A  | LVR on VDD_HV_A, assert threshold (in RPM)                        | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| _             | VDD_HV_A LVR<br>monitor hysteresis                                | _     | 18.75 | _     | mV   | _         | _              |
| HVD_VDD_HV_A  | HVD on VDD_HV_A, assert threshold (in FPM)                        | 5.787 | 5.887 | 5.987 | V    | _         | _              |
| _             | VDD_HV_A HVD monitor hysteresis                                   | _     | 37.5  | _     | mV   | _         | _              |
| LVR_VDD_HV_B  | LVR on VDD_HV_B, assert threshold (in FPM)                        | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| LVR_VDD_HV_B  | LVR on VDD_HV_B, assert threshold (in RPM)                        | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| _             | VDD_HV_B LVR monitor hysteresis                                   | _     | 18.75 | _     | mV   | _         | _              |
| HVD_VDD_HV_B  | HVD on VDD_HV_B,<br>assert threshold (in<br>FPM)                  | 5.787 | 5.887 | 5.987 | V    | _         | _              |
| _             | VDD_HV_B HVD monitor hysteresis                                   | _     | 37.5  | _     | mV   | _         | -              |
| LVD_VDD_HV_A  | Low Voltage Detect (LVD5A) on VDD_HV_A, assert threshold (in FPM) | 4.33  | 4.41  | 4.49  | V    | _         | _              |
| _             | VDD_HV_A<br>LVD monitor<br>hysteresis                             | _     | 37.5  | _     | mV   | _         | _              |
| VPOR_VDD_HV_A | Power-On-Reset<br>(VPOR) on<br>VDD_HV_A,<br>deassert threshold    | 0.9   | 1.5   | 2.2   | V    | _         | _              |
| VREF12        | Bandgap reference, trimmed                                        | 1.18  | 1.2   | 1.22  | V    | _         | _              |

<sup>1.</sup> The HVD\_V15 monitor is provided to indicate if the V15 rail is far above the standard V15 operating range , to ensure failures in the V15 regulator are detected

### 6.3 Recommended Decoupling Capacitors

Table 11. Recommended Decoupling Capacitors

| Symbol       | Description                                                                                                                    | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| CDEC         | Decoupling capacitor<br>(one per supply<br>pin) 1,2,3                                                                          | 70  | 100 | _   | nF   | _         | _              |
| CBULK        | Input supply bulk capacitor <sup>2,4,5,6</sup>                                                                                 | _   | 4.7 | _   | μF   | _         | _              |
| COUT_V15_NPN | V15 (1.5V<br>Regulator) output<br>capacitor <sup>2,7</sup>                                                                     | _   | 2.2 | _   | μF   | _         | _              |
| COUT_V11     | V11 (1.1V<br>Regulator)<br>output capacitor (all<br>chips, except<br>S32K312, S32K311,<br>S32K310 and<br>S32K388) <sup>2</sup> | _   | 2.2 | _   | μF   | _         | _              |
| COUT_V11     | V11 (1.1V<br>Regulator)<br>output capacitor<br>(S32K312, S32K311<br>& S32K310) <sup>2</sup>                                    | _   | 1   | _   | μF   | _         | _              |
| COUT_V11     | V11 (1.1V<br>Regulator)<br>output capacitor<br>(S32K388) <sup>2</sup>                                                          | _   | 22  |     | uF   | _         | _              |
| COUT_V25     | V25 (2.5V<br>Regulator) output<br>capacitor <sup>2,3</sup>                                                                     | 140 | 220 | _   | nF   | _         | _              |

- 1. Optionally, 1 nF capacitors can be added in parallel to the decoupling capacitors.
- 2. All capacitors must be low ESR ceramic capacitors (for example, X7R). The minimum recommendation is after considering component aging and tolerance.
- 3. These capacitors must be placed as close as possible to the corresponding supply and ground pins. For BGA packages, the capacitors must be placed on the other side of the PCB to minimize the trace lengths.
- 4. For devices where the VDD\_HV\_B domain is present, if the VDD\_HV\_B supply is different supply from VDD\_HV\_A, a dedicated bulk capacitor is needed.
- 5. It is also possible to use higher capacitance values (for example, 10 μF) in place of the 4.7 μF capacitor.
- 6. These capacitors must be placed close to the source.
- 7. For devices where V15 is present, the V15 regulator output capacitor and the filter capacitors are required when using an NPN bipolar ballast transistor for the regulation stage. When V15 is supplied from an external regulator, these capacitance recommendations can be followed in addition to the capacitance requirements of the external voltage regulator.

# 6.3.1 Recommended Decoupling Capacitor diagams

























### 6.4 V15 regulator (SMPS option) electrical specifications

Some devices (S32K358, S32K348, S32K338, and S32K328) support a SMPS, DC-DC buck converter stage, with a dedicated pin to control an external Power P-channel MOSFET. In addition to the PMOS, an external inductor and a Schottky diode are required. See related figures in section "Recommended decoupling capacitors".

The chip hardware design guidelines document lists the recommended part numbers for PMOS, Schottky diode and inductor.

Table 12. V15 regulator (SMPS option) electrical specifications

| Symbol        | Description                                                | Min | Тур   | Max | Unit | Condition     | Spec<br>Number |
|---------------|------------------------------------------------------------|-----|-------|-----|------|---------------|----------------|
| V15           | V15 output                                                 | _   | 1.5   | _   | V    | _             | _              |
| L_SMPS        | External coil inductance                                   | _   | 4.7   | _   | uH   | _             | _              |
| COUT_V15_SMPS | External bypass capacitor                                  | _   | 20-22 | _   | uF   | _             | _              |
| D_SMPS        | External Schottky diode average forward current            | _   | 2     | _   | A    | _             | _              |
| VR            | Schottky diode reverse voltage                             | 5.0 | _     | _   | V    | _             | _              |
| IF            | Schottky diode forward current                             | 1.0 | _     | _   | Α    | _             | _              |
| _             | External P-channel<br>MOSFET total gate<br>charge          | _   | _     | 10  | nC   | VDD_DCDC = 5V | _              |
| _             | External P-channel<br>MOSFET threshold<br>voltage          | _   | _     | 2   | V    | _             | _              |
| CBULK_SMPS    | Input supply bulk capacitor for internal SMPS <sup>1</sup> | _   | 22    | _   | μF   | _             | _              |

1. Only needed when internal SMPS is used to generate V15 and VDD\_DCDC is supplied with isolated source from VDD\_HV\_A or VDD\_HV\_B.



### 6.5 V15 regulator (BJT option, NPN ballast transistor control) electrical specifications

Some devices (S32K358, S32K348, S32K338, S32K328, S32K344, S32K324, S32K314, S32K342, S32K342, S32K341) support a linear regulator stage, with a dedicated pin to control an external NPN bipolar transistor. The chip hardware design guidelines document lists the recommended part numbers for the external devices.

Table 13. V15 regulator (BJT option, NPN ballast transistor control) electrical specifications

| Symbol     | Description                                                              | Min | Тур      | Max | Unit | Condition | Spec<br>Number |
|------------|--------------------------------------------------------------------------|-----|----------|-----|------|-----------|----------------|
| V15        | V15 output                                                               | _   | 1.51     | _   | V    | _         | _              |
| V15        | V15 input                                                                | _   | 1.5      | _   | V    | _         | _              |
| IBCTL      | IBCTL (V15 reg) source                                                   | 10  | _        | _   | mA   | _         | _              |
| IBCTL      | IBCTL (V15 reg) sink                                                     | _   | _        | -50 | uA   | _         | _              |
| tsettle_lm | Required setting time from activating last mile regulator to load change | 2   | _        | _   | us   | _         | _              |
| VDD_HV_NPN | Input voltage supply<br>for NPN external<br>ballast transistor           | 2.5 | 3.3 or 5 | _   | V    | _         | _              |



## 6.6 V11 regulator (NMOS ballast transistor control) electrical specifications

The chip hardware design guidelines document lists the recommended part number for NMOS. The S32K388 supports a linear regulator stage for the V11 supply, with a dedicated pin to control an external NMOS transistor.

Table 14. V11 regulator (NMOS ballast transistor control) electrical specifications

| Symbol     | Description                                          | Min | Тур   | Max | Unit | Condition        | Spec<br>Number |
|------------|------------------------------------------------------|-----|-------|-----|------|------------------|----------------|
| V11        | V11 output                                           | _   | 1.155 | _   | _    | _                | _              |
| VTH_NMOS   | Vth of external NMOS                                 | _   | _     | 1.5 | V    | For 3.3 V supply | _              |
| VTH_NMOS   | Vth of external NMOS                                 | _   | _     | 2   | V    | For 5.0 V supply | _              |
| IDS_NMOS   | IDS of external NMOS                                 | 3   | _     | _   | А    | _                | _              |
| tsettle_lm | Required setting time from V11 in FPM to load change | 10  | _     | _   | us   | _                | _              |
| CNMOS      | NMOS gate stability capacitor                        | _   | 1     | _   | nF   | _                | _              |

# 6.7 Supply currents

| NOTE                                                            |     |
|-----------------------------------------------------------------|-----|
| All data in this table is preliminary and based on first sample | es. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C, and typical silicon process unless otherwise stated. In STANDBY configuration, no current flows through the V15 supply.

Table 15. STANDBY mode supply currents

|         |                          |                                   | STANDBY <sup>1</sup>  |                             |                       |  |  |  |  |  |
|---------|--------------------------|-----------------------------------|-----------------------|-----------------------------|-----------------------|--|--|--|--|--|
|         |                          |                                   | VDD_HV_A <sup>2</sup> |                             | VDD_HV_B <sup>2</sup> |  |  |  |  |  |
| Chip    | Ambient Temperature (°C) | All clocks & peripherals OFF (µA) | SIRC ON (µA)          | FIRC ON (24<br>MHz)<br>(mA) | All Config.<br>(μA)   |  |  |  |  |  |
| S32K388 | 25, typ <sup>3</sup>     | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |
|         | 25, max <sup>4</sup>     | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |
|         | 85, typ <sup>3</sup>     | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |
|         | 85, max <sup>4</sup>     | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |
|         | 105, typ <sup>3</sup>    | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |
|         | 105, max <sup>4</sup>    | TBD                               | TBD                   | TBD                         | TBD                   |  |  |  |  |  |

Table 15. STANDBY mode supply currents (continued)

|                              | mode cappiy carronte (continued) |        |        |        |      |
|------------------------------|----------------------------------|--------|--------|--------|------|
|                              | 125, typ <sup>3</sup>            | TBD    | TBD    | TBD    | TBD  |
|                              | 125, max <sup>4</sup>            | TBD    | TBD    | TBD    | TBD  |
| S32K358,                     | 25, typ <sup>3</sup>             | 64.9   | 67.1   | 1.5137 | 1.9  |
| S32K348,<br>S32K338, S32K328 | 25, max <sup>4</sup>             | 194.0  | 204.9  | 2.0132 | 3.9  |
|                              | 85, typ <sup>3</sup>             | 326.5  | 326.4  | 1.7222 | 6.1  |
|                              | 85, max <sup>4</sup>             | 1586.3 | 1621.4 | 3.2009 | 17.9 |
|                              | 105, typ <sup>3</sup>            | 617.8  | 621.6  | 2.0290 | 12.3 |
|                              | 105, max <sup>4</sup>            | 2977.6 | 2997.1 | 4.4926 | 33.8 |
|                              | 125, typ <sup>3</sup>            | 1179.5 | 1180.2 | 2.5613 | 32.0 |
|                              | 125, max <sup>4</sup>            | 4997.2 | 5067.0 | 6.4388 | 77.8 |
| S32K344,<br>S32K324, S32K314 | 25, typ <sup>3</sup>             | 50     | 52     | 0.91   | 1.8  |
|                              | 25, max <sup>4</sup>             | 153    | 153    | 1.09   | 3.8  |
|                              | 85, typ <sup>3</sup>             | 315    | 316    | 1.18   | 6.1  |
|                              | 85, max <sup>4</sup>             | 900    | 910    | 1.78   | 15.4 |
|                              | 105, typ <sup>3</sup>            | 498    | 530    | 1.40   | 8.5  |
|                              | 105, max <sup>4</sup>            | 1672   | 1682   | 2.55   | 26.2 |
|                              | 125, typ <sup>3</sup>            | 932    | 998    | 1.88   | 18.5 |
|                              | 125, max <sup>4</sup>            | 2638   | 2650   | 3.5    | 47.3 |
| S32K342,                     | 25, typ <sup>3</sup>             | 46.5   | 49     | 0.900  | 1.8  |
| S32K322, S32K341             | 25, max <sup>4</sup>             | 88     | 94     | 1.090  | 3.5  |
|                              | 85, typ <sup>3</sup>             | 220.5  | 239.4  | 1.1619 | 5.4  |
|                              | 85, max <sup>4</sup>             | 627.0  | 642.9  | 1.587  | 13.9 |
|                              | 105, typ <sup>3</sup>            | 428.3  | 456.5  | 1.3638 | 7.3  |
|                              | 105, max <sup>4</sup>            | 1272.6 | 1301.6 | 2.2098 | 22.5 |
|                              | 125, typ <sup>3</sup>            | 715.2  | 745    | 1.6279 | 16.7 |
|                              | 125, max <sup>4</sup>            | 2113.4 | 2160.6 | 3.0016 | 41.6 |

Table 15. STANDBY mode supply currents (continued)

| S32K312          | 25, typ <sup>3</sup>  | 40                         | 41     | 0.887 | NA |
|------------------|-----------------------|----------------------------|--------|-------|----|
|                  | 25, max <sup>4</sup>  | 79                         | 80     | 1.031 |    |
|                  | 85, typ <sup>3</sup>  | 178                        | 178    | 1.027 |    |
|                  | 85, max <sup>4</sup>  | 496                        | 497    | 1.422 |    |
|                  | 105, typ <sup>3</sup> | 350                        | 346    | 1.197 |    |
|                  | 105, max <sup>4</sup> | 994                        | 997    | 1.924 |    |
|                  | 125, typ <sup>3</sup> | 620                        | 611    | 1.457 |    |
|                  | 125, max <sup>4</sup> | 1788                       | 1792   | 2.761 |    |
| S32K311, S32K310 | 25, typ <sup>3</sup>  | 38.9                       | 39.8   | 1.365 | NA |
|                  | 25, max <sup>4</sup>  | 77.2                       | 79.8   | 1.823 |    |
|                  | 85, typ <sup>3</sup>  | 144.3 144.9<br>491.5 494.8 |        | 1.480 |    |
|                  | 85, max <sup>4</sup>  |                            |        | 2.263 |    |
|                  | 105, typ <sup>3</sup> | 263.8                      | 264.2  | 1.559 |    |
|                  | 105, max <sup>4</sup> | 937.4                      | 947.1  | 2.597 |    |
|                  | 125, typ <sup>3</sup> | 508.5                      | 510    | 1.811 |    |
|                  | 125, max <sup>4</sup> | 1740.1                     | 1760.3 | 3.488 |    |

- 1. See the configurations in Table 21.
- 2. IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 3. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, for the typical silicon process..
- 4. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, for the fast silicon process.

| NOTE                                                              |
|-------------------------------------------------------------------|
| All data in this table is preliminary and based on first samples. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C, and typical silicon process unless otherwise stated.

Table 16. Low speed RUN mode supply currents

|                      |                                                                 |               |                                     |                                                       |                         |                            | Lov                          | v Spee                              | d RUN M                                                    | lode (m                             | A) <sup>1</sup>            |                                     |                                                             |                                     |                           |
|----------------------|-----------------------------------------------------------------|---------------|-------------------------------------|-------------------------------------------------------|-------------------------|----------------------------|------------------------------|-------------------------------------|------------------------------------------------------------|-------------------------------------|----------------------------|-------------------------------------|-------------------------------------------------------------|-------------------------------------|---------------------------|
|                      | ture (°C)  BOOT Mode <sup>2</sup> Clock Ontion C1 EIDC @ 24 MU2 |               | [Last Mile Disabled]                | BOOT Mode <sup>2</sup> IClock Ontion C1 EIBC @ 24 MHz | [Last Mile Enabled]     | Low Speed RUN <sup>2</sup> | [Clock Option E] FIRC @3 MHz | [Last Mile Disabled]                | Low Speed RUN <sup>2</sup><br>[Clock Option E] FIRC @3 MHz | [Last Mile Enabled]                 | Low Speed RUN <sup>2</sup> | [Last Mile Disabled]                | Low Speed RUN <sup>2</sup><br>[Clock Option D] FIRC @48 MHz | [Last Mile Enabled]                 | All Config <sup>2</sup> . |
| Chip                 | Ambient Temperature (°C)                                        | VDD_HV_A 3, 4 | V15 <sup>5</sup> / V11 <sup>6</sup> | VDD_HV_A 3,4                                          | V15 5/ V11 <sup>6</sup> | VDD_HV_A 3,4               |                              | V15 <sup>5</sup> / V11 <sup>6</sup> | VDD_HV_A 3,4                                               | V15 <sup>5</sup> / V11 <sup>6</sup> | VDD_HV_A 3, 4              | V15 <sup>5</sup> / V11 <sup>6</sup> | VDD_HV_A 3,4                                                | V15 <sup>5</sup> / V11 <sup>6</sup> | VDD_HV_B 3                |
| S32K388              | 25, typ <sup>7</sup>                                            | ı             | NA                                  | TBD                                                   | TBD                     |                            | N                            | A                                   | TBD                                                        | TBD                                 | ı                          | NA                                  | TBD                                                         | TBD                                 | TBD                       |
|                      | 25, max <sup>8</sup>                                            |               |                                     | TBD                                                   | TBD                     |                            |                              | TBD                                 | TBD                                                        |                                     |                            | TBD                                 | TBD                                                         | TBD                                 |                           |
|                      | 85, typ <sup>7</sup>                                            |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
|                      | 85, max <sup>8</sup>                                            |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
|                      | 105, typ <sup>7</sup>                                           |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
|                      | 105, max <sup>8</sup>                                           |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
|                      | 125, typ <sup>7</sup>                                           |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
|                      | 125,<br>max <sup>8, 9</sup>                                     |               |                                     | TBD                                                   | TBD                     |                            |                              |                                     | TBD                                                        | TBD                                 |                            |                                     | TBD                                                         | TBD                                 | TBD                       |
| S32K358,             | 25, typ <sup>7</sup>                                            | ı             | NA                                  | 3.1                                                   | 34.1                    |                            | N                            | A                                   | 3.0                                                        | 8.5                                 | ı                          | NA                                  | 3.2                                                         | 63.3                                | 1.6                       |
| S32K348,<br>S32K338, | 25, max <sup>8</sup>                                            |               |                                     | 3.6                                                   | 52.7                    |                            |                              |                                     | 3.5                                                        | 26.4                                |                            |                                     | 3.7                                                         | 83.0                                | 2.4                       |
| S32K328              | 85, typ <sup>7</sup>                                            |               |                                     | 3.1                                                   | 60.6                    |                            |                              |                                     | 3.1                                                        | 34.9                                |                            |                                     | 3.2                                                         | 90.2                                | 1.6                       |
|                      | 85, max <sup>8</sup>                                            |               |                                     | 3.7                                                   | 182.9                   |                            |                              |                                     | 3.7                                                        | 155.5                               |                            |                                     | 3.8                                                         | 212.3                               | 2.4                       |
|                      | 105, typ <sup>7</sup>                                           |               |                                     | 3.2                                                   | 88.4                    |                            |                              |                                     | 3.2                                                        | 62.4                                |                            |                                     | 3.3                                                         | 117.8                               | 1.6                       |
|                      | 105, max <sup>8</sup>                                           |               |                                     | 3.9                                                   | 297.2                   |                            |                              |                                     | 3.9                                                        | 273.9                               |                            |                                     | 4.0                                                         | 323.4                               | 2.4                       |
|                      | 125, typ <sup>7</sup>                                           |               |                                     | 3.5                                                   | 136.6                   |                            |                              |                                     | 3.4                                                        | 110.5                               |                            |                                     | 3.5                                                         | 166.3                               | 1.6                       |

Table 16. Low speed RUN mode supply currents (continued)

|                                 | 125,<br>max <sup>8, 9</sup> |      |    | 4.5 | 494.9 |      |    | 4.4 | 468.6 |       |    | 4.7 | 521.0 | 2.4 |
|---------------------------------|-----------------------------|------|----|-----|-------|------|----|-----|-------|-------|----|-----|-------|-----|
| S32K344,                        | 25, typ <sup>7</sup>        | 20.5 | -  | 2.8 | 17.9  | 6.4  | -  | 2.8 | 4.5   | 37.2  | -  | 2.9 | 34    | 0.6 |
| S32K324,<br>S32K314             | 25, max <sup>8</sup>        | 29.4 | -  | 3.3 | 27.2  | 14.8 | -  | 3.3 | 12.6  | 46.8  | -  | 3.4 | 46.6  | 0.8 |
|                                 | 85, typ <sup>7</sup>        | 34.2 | -  | 2.9 | 31.2  | 19.7 | -  | 2.9 | 17.5  | 50.4  | -  | 2.9 | 47.3  | 0.6 |
|                                 | 85, max <sup>8</sup>        | 71.6 | -  | 3.5 | 68.7  | 56.2 | -  | 3.4 | 54    | 89.1  | -  | 3.5 | 86.2  | 0.8 |
|                                 | 105, typ <sup>7</sup>       | 46.1 | -  | 2.9 | 43.1  | 31.7 | -  | 2.9 | 29.3  | 62.2  | -  | 2.9 | 59.2  | 0.6 |
|                                 | 105, max <sup>8</sup>       | 114  | -  | 3.7 | 111   | 99.1 | -  | 3.6 | 96.1  | 131   | -  | 3.9 | 128   | 0.8 |
|                                 | 125, typ <sup>7</sup>       | 69.9 | -  | 3.0 | 66.8  | 55.8 | -  | 3.0 | 53.1  | 86    | -  | 3.1 | 83    | 0.6 |
|                                 | 125,<br>max <sup>8, 9</sup> | 161  | -  | 4.2 | 159   | 148  | -  | 4.1 | 145   | 178   | -  | 4.3 | 176   | 0.8 |
| S32K342,<br>S32K322,<br>S32K341 | 25, typ <sup>7</sup>        | 19.6 | -  | 2.8 | 17.6  | 6.0  | -  | 2.8 | 4.0   | 36.2  | -  | 2.9 | 33    | 0.5 |
|                                 | 25, max <sup>8</sup>        | 25   | -  | 3.3 | 24.9  | 8.8  | -  | 3.3 | 8.2   | 41.4  | -  | 3.4 | 40.8  | 0.8 |
|                                 | 85, typ <sup>7</sup>        | 28.8 | -  | 2.9 | 26.8  | 15.2 | -  | 2.9 | 13.4  | 45.7  | -  | 2.9 | 42.4  | 0.5 |
|                                 | 85, max <sup>8</sup>        | 41.8 | -  | 3.5 | 39.6  | 27.7 | -  | 3.4 | 25.9  | 58.7  | -  | 3.5 | 55.3  | 0.8 |
|                                 | 105, typ <sup>7</sup>       | 38.6 | -  | 2.9 | 36.9  | 25   | -  | 2.9 | 23.3  | 55.6  | -  | 2.9 | 52.4  | 0.5 |
|                                 | 105, max <sup>8</sup>       | 63.1 | -  | 3.7 | 61.5  | 49   | -  | 3.7 | 46.5  | 80.1  | -  | 3.9 | 77.2  | 0.8 |
|                                 | 125, typ <sup>7</sup>       | 50.7 | -  | 2.9 | 49.6  | 37.2 | -  | 2.9 | 35.5  | 67.9  | -  | 3.0 | 64.7  | 0.5 |
|                                 | 125,<br>max <sup>8, 9</sup> | 88.2 | -  | 4.1 | 88.5  | 75.3 | -  | 4.0 | 73.3  | 105.2 | -  | 4.2 | 103.1 | 0.8 |
| S32K312                         | 25, typ <sup>7</sup>        | 15   | NA | N   | IA    | 5    | NA | N   | IA    | 26    | NA | N   | IA    | NA  |
|                                 | 25, max <sup>8</sup>        | 20   |    |     |       | 10   |    |     |       | 32    |    |     |       |     |
|                                 | 85, typ <sup>7</sup>        | 20   |    |     |       | 10   |    |     |       | 31    |    |     |       |     |
|                                 | 85, max <sup>8</sup>        | 35.2 |    |     |       | 24.6 |    |     |       | 46.4  |    |     |       |     |
|                                 | 105, typ <sup>7</sup>       | 26.1 |    |     |       | 16.2 |    |     |       | 37    |    |     |       |     |
|                                 | 105, max <sup>8</sup>       | 52.9 |    |     |       | 42.6 |    |     |       | 64.2  |    |     |       |     |
|                                 | 125, typ <sup>7</sup>       | 35.3 |    |     |       | 25.3 |    |     |       | 46.4  |    |     |       |     |

Table 16. Low speed RUN mode supply currents (continued)

|                     | 125,<br>max <sup>8, 9, 10</sup> | 79.8 |    |    | 66.9 |    |    | 90.1 |    |    |    |
|---------------------|---------------------------------|------|----|----|------|----|----|------|----|----|----|
| S32K311,<br>S32K310 | 25, typ <sup>7</sup>            | 12.9 | NA | NA | 4.4  | NA | NA | 22.4 | NA | NA | NA |
| 332K310             | 25, max <sup>8</sup>            | 14.9 |    |    | 6.0  |    |    | 24.8 |    |    |    |
|                     | 85, typ <sup>7</sup>            | 16.0 |    |    | 7.5  |    |    | 25.6 |    |    |    |
|                     | 85, max <sup>8</sup>            | 31.0 |    |    | 22.2 |    |    | 41.1 |    |    |    |
|                     | 105, typ <sup>7</sup>           | 19.1 |    |    | 10.5 |    |    | 28.7 |    |    |    |
|                     | 105, max <sup>8</sup>           | 45.8 |    |    | 36.8 |    |    | 55.6 |    |    |    |
|                     | 125, typ <sup>7</sup>           | 25.2 |    |    | 16.5 |    |    | 34.7 |    |    |    |
|                     | 125,<br>max <sup>8, 9, 10</sup> | 73.2 |    |    | 64.3 |    |    | 82.4 |    |    |    |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the example configurations in Table 21
- 3. IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 4. RUN IDD @ VDD\_HV\_A includes Flash memory read current from the V25 voltage rail.
- 5. RUN IDD @ V15 includes Flash memory read current from the V11 voltage rail
- 6. For S32K388, the current from a V15 supply will flow through the external NMOS for the V11 regulation stage, and into the V11 pins of the device.
- 7. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 8. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon process.
- 9. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification, T<sub>.I</sub> < 150°C, to avoid self-heating.
- 10. If the total power dissipation would cause the junction temperature to be exceeded when VDD\_HV\_A is at 5V, then VDD\_HV\_A should be limited to operate at 3.3V.

| NOTE                                                              |
|-------------------------------------------------------------------|
| All data in this table is preliminary and based on first samples. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C and typical silicon process unless otherwise stated.

Table 17. RUN mode supply currents (peripherals disabled) for S32K3x8, S32K34x, S32K32x and S32K314



Table 17. RUN mode supply currents (peripherals disabled) for S32K3x8, S32K34x, S32K32x and S32K314 (continued)

|                      |                          | Min. Config. <sup>2</sup> [Clock Option F]<br>Single Core @80 MHz | Min. Config. <sup>2</sup> [Clock Option B]<br>Single Core @120 MHz | Min. Config. <sup>2</sup> [Clock Option A]<br>Single Core @160 MHz | Min. Config. <sup>2</sup> [Clock Option F]<br>Dual Core @80 MHz | Min. Config. <sup>2</sup> [Clock Option B]<br>Dual Core @120 MHz | Min. Config. <sup>2</sup> [Clock Option A]<br>Dual Core @160 MHz | Min. Config. <sup>2</sup> [Clock Option A+]<br>Triple Core @240 MHz | Min. Config. <sup>2</sup> [Clock Option A++]<br>1xLS + 3xCores @320 MHz | All. Config. <sup>2</sup> | All. Config. <sup>2</sup> |
|----------------------|--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------|---------------------------|
|                      |                          | V15 3/ V11 4                                                      | V15 <sup>3</sup> / V11 <sup>4</sup>                                | V15 3/ V114                                                        | V15 3/ V114                                                     | V15 3/ V114                                                      | V15 3/ V114                                                      | V15 3/ V114                                                         | V15 3/ V114                                                             | VDD_HV_B 5                | VDD_HV_A 5.6              |
| S32K388              | 25, typ <sup>7</sup>     | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 25, max <sup>8</sup>     | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 85, typ <sup>7</sup>     | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 85, max <sup>8</sup>     | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 105, typ <sup>7</sup>    | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 105, max <sup>8</sup>    | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 125, typ <sup>7</sup>    | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
|                      | 125, max <sup>8, 9</sup> | TBD                                                               | TBD                                                                | TBD                                                                | TBD                                                             | TBD                                                              | TBD                                                              | TBD                                                                 | TBD                                                                     | TBD                       | TBD                       |
| S32K358,             | 25, typ <sup>7</sup>     | 100.6                                                             | 118.9                                                              | 144.8                                                              | 103.3                                                           | 124.1                                                            | 166.6                                                            | NA                                                                  | NA                                                                      | 1.8                       | 4.8                       |
| S32K348,<br>S32K338, | 25, max <sup>8</sup>     | 119.8                                                             | 138.9                                                              | 165.6                                                              | 122.8                                                           | 144.4                                                            | 186.3                                                            |                                                                     |                                                                         | 3.0                       | 5.4                       |
| S32K328              | 85, typ <sup>7</sup>     | 126.9                                                             | 145.3                                                              | 171.6                                                              | 129.8                                                           | 150.9                                                            | 193.8                                                            |                                                                     |                                                                         | 1.8                       | 6.1                       |
|                      | 85, max <sup>8</sup>     | 248.1                                                             | 267.7                                                              | 294.4                                                              | 250.8                                                           | 274.3                                                            | 317.6                                                            |                                                                     |                                                                         | 3.0                       | 6.7                       |
|                      | 105, typ <sup>7</sup>    | 153.4                                                             | 172.0                                                              | 198.4                                                              | 156.6                                                           | 178.0                                                            | 221.2                                                            |                                                                     |                                                                         | 1.8                       | 6.1                       |
|                      | 105, max <sup>8</sup>    | 349.5                                                             | 371.6                                                              | 398.2                                                              | 358.3                                                           | 381.4                                                            | 423.7                                                            |                                                                     |                                                                         | 3.0                       | 6.9                       |
|                      | 125, typ <sup>7</sup>    | 199.3                                                             | 218.2                                                              | 245.0                                                              | 203.3                                                           | 225.0                                                            | 268.3                                                            |                                                                     |                                                                         | 1.8                       | 6.4                       |
|                      | 125, max <sup>8, 9</sup> | 529.7                                                             | 551.2                                                              | 580.9                                                              | 538.0                                                           | 563.3                                                            | 603.0                                                            |                                                                     |                                                                         | 3.0                       | 7.4                       |

Table 17. RUN mode supply currents (peripherals disabled) for S32K3x8, S32K34x, S32K32x and S32K314 (continued)

| S32K344,            | 25, typ <sup>7</sup>     | 51.3  | 54.8  | 69.6  | 62.7  | 75.1  | 97.5  | NA | NA | 0.6 | 3.1 |
|---------------------|--------------------------|-------|-------|-------|-------|-------|-------|----|----|-----|-----|
| S32K324,<br>S32K314 | 25, max <sup>8</sup>     | 60.2  | 64.5  | 80.4  | 73.3  | 86.8  | 110   |    |    | 0.8 | 3.6 |
|                     | 85, typ <sup>7</sup>     | 64.5  | 68.1  | 83.1  | 76.2  | 89    | 111   |    |    | 0.6 | 3.2 |
|                     | 85, max <sup>8</sup>     | 104   | 108   | 124   | 117   | 131   | 155   |    |    | 0.8 | 3.9 |
|                     | 105, typ <sup>7</sup>    | 75.4  | 79    | 93.9  | 87.3  | 100   | 122.6 |    |    | 0.6 | 3.2 |
|                     | 105, max <sup>8</sup>    | 145   | 149   | 166   | 159   | 173   | 197   |    |    | 0.8 | 4.0 |
|                     | 125, typ <sup>7</sup>    | 97.4  | 101.2 | 116.4 | 110   | 122.9 | 145.7 |    |    | 0.6 | 3.3 |
|                     | 125, max <sup>8, 9</sup> | 191   | 196   | 212   | 206   | 220   | 245   |    |    | 0.8 | 4.3 |
| S32K342,            | 25, typ <sup>7</sup>     | 49.5  | 52.2  | 66.3  | 58.9  | 72.7  | 93.7  |    |    | 0.5 | 3.0 |
| S32K322,<br>S32K341 | 25, max <sup>8</sup>     | 58.5  | 62.4  | 75.9  | 68.1  | 82.9  | 104.6 | NA | NA | 0.8 | 3.6 |
|                     | 85, typ <sup>7</sup>     | 58.6  | 63.6  | 75.7  | 67.9  | 82.3  | 106.1 |    |    | 0.5 | 3.0 |
|                     | 85, max <sup>8</sup>     | 89.6  | 102.3 | 110.8 | 105.4 | 124.1 | 155   |    |    | 0.8 | 3.8 |
|                     | 105, typ <sup>7</sup>    | 68.3  | 76    | 85.6  | 80    | 92.3  | 119.3 |    |    | 0.5 | 3.1 |
|                     | 105, max <sup>8</sup>    | 124   | 143.4 | 157.5 | 150.5 | 164.5 | 191.6 |    |    | 0.8 | 4.0 |
|                     | 125, typ <sup>7</sup>    | 79.8  | 85.1  | 97.1  | 89.1  | 103.8 | 140.1 |    |    | 0.5 | 3.2 |
|                     | 125, max <sup>8, 9</sup> | 146.7 | 164.7 | 178   | 171.3 | 188.7 | 235.6 |    |    | 0.8 | 4.2 |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the configurations in Table 22.
- 3. RUN IDD @ V15 includes Flash memory read current from the V11 voltage rail.
- 4. For S32K388, the current from a V15 supply will flow through the external NMOS for the V11 regulation stage, and into the V11 pins of the device.
- 5. IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 6. RUN IDD @ VDD\_HV\_A includes Flash memory read current from the V25 voltage rail.
- 7. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 8. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15= 1.65V, for the fast silicon process.
- 9. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification,  $T_J < 150$ °C, to avoid self-heating.

| NOTE                                                              |
|-------------------------------------------------------------------|
| The data in this table is preliminary and based on first samples. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C and typical silicon process unless otherwise stated.

Table 18. RUN mode supply currents (peripherals disabled) for S32K312, S32K311, S32K310

|                   |                             |                         | RUN Mode               | (mA) <sup>1</sup> |                                              |
|-------------------|-----------------------------|-------------------------|------------------------|-------------------|----------------------------------------------|
|                   |                             | Min. Cor<br>Single Core | @80 MHz                | Single Core       | onfig. <sup>2</sup><br>@120 MHz<br>Option B] |
| Chip              | Ambient<br>Temperature (°C) | VDD_HV_A 3,4            | V15 <sup>5</sup> / V11 | VDD_HV_A 3,4      | V15 5/ V11                                   |
| S32K312           | 25, typ <sup>6</sup>        | 37                      | NA                     | 37                | NA                                           |
|                   | 25, max <sup>7</sup>        | 44                      |                        | 47                |                                              |
|                   | 85, typ <sup>6</sup>        | 42                      |                        | 43                |                                              |
|                   | 85, max <sup>7</sup>        | 58.5                    |                        | 59.7              |                                              |
|                   | 105, typ <sup>6</sup>       | 48.1                    |                        | 48.7              |                                              |
|                   | 105, max <sup>7</sup>       | 76.4                    |                        | 77.8              |                                              |
|                   | 125, typ <sup>6</sup>       | 56.5                    |                        | 57                |                                              |
|                   | 125, max <sup>7, 8, 9</sup> | 98.7                    |                        | 99.9              |                                              |
| S32K311 , S32K310 | 25, typ <sup>6</sup>        | 34.9                    | NA                     | 36.5              | NA                                           |
|                   | 25, max <sup>7</sup>        | 39.1                    |                        | 41.1              |                                              |
|                   | 85, typ <sup>6</sup>        | 38.1                    |                        | 39.8              |                                              |
|                   | 85, max <sup>7</sup>        | 54.2                    |                        | 55.9              |                                              |
|                   | 105, typ <sup>6</sup>       | 41.5                    |                        | 43.2              |                                              |
|                   | 105, max <sup>7</sup>       | 69.1                    |                        | 71.1              |                                              |
|                   | 125, typ <sup>6</sup>       | 47.7                    |                        | 49.4              |                                              |
|                   | 125, max <sup>7, 8, 9</sup> | 97                      |                        | 99.1              |                                              |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the configurations in Table 22.
- 3. IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 4. RUN IDD @ VDD HV A includes Flash memory read current from the V25 voltage rail.
- 5. RUN IDD @ V15 includes Flash memory read current from the V11 voltage rail.
- 6. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 7. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon process.

- 8. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification,  $T_J < 150$ °C, to avoid self-heating.
- 9. If the total power dissipation would cause the junction temperature to be exceeded when VDD\_HV\_A is at 5V, then VDD\_HV\_A should be limited to operate at 3.3V.

**NOTE**The data in this table is preliminary and based on first samples.

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C and typical silicon process unless otherwise stated.

Table 19. Example RUN mode configuration supply currents for S32K3x8, S32K34x, S32K32x and S32K314

|                      |                                |                                           | RUN Mode (mA) <sup>1</sup>                     |                                           |                                                |                                               |                                                |                                                  |                                                   |                          |                          |  |  |
|----------------------|--------------------------------|-------------------------------------------|------------------------------------------------|-------------------------------------------|------------------------------------------------|-----------------------------------------------|------------------------------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------|--------------------------|--|--|
|                      |                                | Config. 1 <sup>2</sup> Dual Core @160 MHz | Config. 2 <sup>2</sup><br>Single Core @160 MHz | Config. 3 <sup>2</sup> Dual Core @120 MHz | Config. 4 <sup>2</sup><br>Single Core @120 MHz | Config. 5 <sup>2</sup><br>Single Core @80 MHz | Config. 6-1 <sup>2</sup><br>Dual Core @240 MHz | Config. 6-2 <sup>2</sup><br>Triple Core @240 MHz | Config. 7 <sup>2</sup><br>1xLS + 3x Core @320 MHz | All Config. <sup>2</sup> | All Config. <sup>2</sup> |  |  |
| Chip                 | Ambient<br>Temperature<br>(°C) | V15 3W114                                 | V15 3/ V114                                    | V15 3/ V114                               | V15 3/ V114                                    | V15 3/ V114                                   | V15 3/ V114                                    | V15 3/ V114                                      | V15 3/ V114                                       | VDD_HV_B 5               | VDD_HV_A 5,6             |  |  |
| S32K388              | 25, typ <sup>7</sup>           | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 25, max <sup>8</sup>           | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 85, typ <sup>7</sup>           | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 85, max <sup>8</sup>           | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 105, typ <sup>7</sup>          | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 105, max <sup>8</sup>          | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 125, typ <sup>7</sup>          | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
|                      | 125, max <sup>8, 9</sup>       | TBD                                       | TBD                                            | TBD                                       | TBD                                            | TBD                                           | TBD                                            | TBD                                              | TBD                                               | TBD                      | TBD                      |  |  |
| S32K358,             | 25, typ <sup>7</sup>           | 207.6                                     | 168.6                                          | 177.5                                     | 146.8                                          | 114.9                                         | 313                                            | 380.2                                            | NA                                                | 2.1                      | 5.3                      |  |  |
| S32K348,<br>S32K338, | 25, max <sup>8</sup>           | 229.4                                     | 188.3                                          | 197.4                                     | 167.9                                          | 135.3                                         | 340                                            | 395.9                                            |                                                   | 3.2                      | 6.0                      |  |  |
| S32K328              | 85, typ <sup>7</sup>           | 235.5                                     | 195.9                                          | 205.1                                     | 174.0                                          | 141.6                                         | 333.4                                          | 413.6                                            |                                                   | 2.1                      | 6.3                      |  |  |

Table 19. Example RUN mode configuration supply currents for S32K3x8, S32K34x, S32K32x and S32K314 (continued)

|                     | 85, max <sup>8</sup>     | 363.7 | 322.1 | 331.3 | 299.2 | 263.2 | 418.5 | 552.8 |    | 3.2 | 7.1 |
|---------------------|--------------------------|-------|-------|-------|-------|-------|-------|-------|----|-----|-----|
|                     | 105, typ <sup>7</sup>    | 263.5 | 223.5 | 233.0 | 201.5 | 168.9 | 360.4 | 446.1 |    | 2.1 | 6.4 |
|                     | 105, max <sup>8</sup>    | 472.4 | 429.8 | 438.8 | 407.1 | 369.8 | 516.5 | 682.8 |    | 3.2 | 7.1 |
|                     | 125, typ <sup>7</sup>    | 311.9 | 271.3 | 281.0 | 249.0 | 216.2 | 413.8 | 501.0 |    | 2.1 | 6.7 |
|                     | 125, max <sup>8, 9</sup> | 661.0 | 618.2 | 624.6 | 588.8 | 554.2 | 707   | 844.0 |    | 3.2 | 7.9 |
| S32K344,            | 25, typ <sup>7</sup>     | 119   | 102   | 106   | 80    | 68    | NA    | NA    | NA | 0.6 | 3.1 |
| S32K324,<br>S32K314 | 25, max <sup>8</sup>     | 133   | 115   | 119   | 92    | 79    |       |       |    | 0.8 | 3.6 |
|                     | 85, typ <sup>7</sup>     | 134   | 116   | 120   | 94    | 81.8  |       |       |    | 0.6 | 3.2 |
|                     | 85, max <sup>8</sup>     | 180   | 160   | 165   | 137   | 123   |       |       |    | 0.8 | 3.9 |
|                     | 105, typ <sup>7</sup>    | 145   | 128   | 132   | 105   | 93    |       |       |    | 0.6 | 3.2 |
|                     | 105, max <sup>8</sup>    | 222   | 203   | 208   | 179   | 165   |       |       |    | 0.8 | 4.0 |
|                     | 125, typ <sup>7</sup>    | 169   | 151   | 155   | 128   | 116   |       |       |    | 0.6 | 3.3 |
|                     | 125, max <sup>8, 9</sup> | 271   | 250   | 256   | 226   | 213   |       |       |    | 0.8 | 4.5 |
| S32K342,            | 25, typ <sup>7</sup>     | 115.3 | 93.2  | 96.1  | 79.6  | 64.1  | NA    | NA    | NA | 0.5 | 3.0 |
| S32K322,<br>S32K341 | 25, max <sup>8</sup>     | 128.9 | 109.3 | 109.8 | 90.9  | 74.5  |       |       |    | 0.8 | 3.6 |
|                     | 85, typ <sup>7</sup>     | 125.0 | 102.7 | 105.8 | 89.2  | 73.6  |       |       |    | 0.5 | 3.0 |
|                     | 85, max <sup>8</sup>     | 178.8 | 126.5 | 132.0 | 105.0 | 92.5  |       |       |    | 0.8 | 3.6 |
|                     | 105, typ <sup>7</sup>    | 135.2 | 111.9 | 115.5 | 98.6  | 83.4  | 1     |       |    | 0.5 | 3.1 |
|                     | 105, max <sup>8</sup>    | 219.6 | 184.6 | 188.5 | 168.5 | 152.5 |       |       |    | 0.8 | 3.8 |
|                     | 125, typ <sup>7</sup>    | 145.8 | 123.8 | 127.3 | 110.2 | 94.7  |       |       |    | 0.5 | 3.1 |
|                     | 125, max <sup>8, 9</sup> | 258.1 | 235.2 | 243.9 | 206.9 | 183.7 | 1     |       |    | 0.8 | 4.3 |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the configurations in Table 22.
- 3. RUN IDD @ V15 includes Flash memory read current from the V11 voltage rail.
- 4. For S32K388, the current from a V15 supply will flow through the external NMOS for the V11 regulation stage, and into the V11 pins of the device.
- 5. IO current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 6. RUN IDD @ VDD\_HV\_A includes Flash memory read current from the V25 voltage rail.
- 7. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 8. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon process.
- 9. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification, T<sub>J</sub> < 150°C, to avoid self-heating.

Table 20. Example RUN mode configuration supply currents for S32K312, S32K311, S32K311

|                  |                             |              | RUN Mo                                 | de (mA) <sup>1</sup> |                                       |
|------------------|-----------------------------|--------------|----------------------------------------|----------------------|---------------------------------------|
|                  |                             | Singl        | fig. 4 <sup>2</sup><br>e Core<br>0 MHz | Single               | ig. 5 <sup>2</sup><br>e Core<br>I MHz |
| Chip             | Ambient<br>Temperature (°C) | VDD_HV_A 3,4 | V15 <sup>5</sup> /V11                  | VDD_HV_A 3,4         | V15 5/ V11                            |
| S32K312          | 25, typ <sup>6</sup>        | 54           | NA                                     | 44                   | NA                                    |
|                  | 25, max <sup>7</sup>        | 62           | 1                                      | 54                   |                                       |
|                  | 85, typ <sup>6</sup>        | 60           |                                        | 49                   |                                       |
|                  | 85, max <sup>7</sup>        | 76.4         |                                        | 66.3                 |                                       |
|                  | 105, typ <sup>6</sup>       | 65.8         |                                        | 55                   | -                                     |
|                  | 105, max <sup>7</sup>       | 94.4         |                                        | 84.4                 | -                                     |
|                  | 125, typ <sup>6</sup>       | 78.6         |                                        | 64.7                 | -                                     |
|                  | 125, max <sup>7, 8, 9</sup> | 120.7        |                                        | 110.5                |                                       |
| S32K311, S32K310 | 25, typ <sup>6</sup>        | 53.4         | NA                                     | 43                   | NA                                    |
|                  | 25, max <sup>7</sup>        | 57.7         |                                        | 51.2                 |                                       |
|                  | 85, typ <sup>6</sup>        | 56.8         |                                        | 50.8                 |                                       |
|                  | 85, max <sup>7</sup>        | 73.2         | 1                                      | 66                   |                                       |
|                  | 105, typ <sup>6</sup>       | 60.1         | 1                                      | 54                   |                                       |
|                  | 105, max <sup>7</sup>       | 88.5         | 1                                      | 81.9                 | 1                                     |
|                  | 125, typ <sup>6</sup>       | 66.3         | 1                                      | 60.2                 | 1                                     |
|                  | 125, max <sup>7, 8,9</sup>  | 115.3        |                                        | 109.3                | 1                                     |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the configurations in Table 22.
- 3. IO current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 4. RUN IDD @ VDD HV A includes Flash memory read current from the V25 voltage rail.
- 5. RUN IDD @ V15 includes Flash memory read current from the V11 voltage rail.
- 6. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process
- 7. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon proce

- 8. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification, T<sub>.I</sub> < 150°C, to avoid self-heating.
- 9. If the total power dissipation would cause the junction temperature to be exceeded when VDD\_HV\_A is at 5V, then VDD\_HV\_A should be limited to operate at 3.3V.

## 6.8 Operating mode

Table 21. STANDBY and low speed RUN configuration options

| MODULE      | STANDBY<br>All OFF | STANDBY<br>SIRC ON | STANDBY<br>FIRC ON | BOOT Mode<br>(OptionC <sup>1</sup> , FIRC<br>@24 MHz) | Low Speed RUN<br>(OptionE <sup>1</sup> , FIRC<br>@ 3MHz) | FIRC Mode<br>(OptionD <sup>1</sup> , FIRC<br>@48 MHz) |
|-------------|--------------------|--------------------|--------------------|-------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------|
| Core M7_0/1 | OFF                | OFF                | OFF                | 24 MHz                                                | 3 MHz                                                    | 48 MHz                                                |
| HSE_B       | OFF                | OFF                | OFF                | 24 MHz                                                | 3 MHz                                                    | 48 MHz                                                |
| FIRC        | OFF                | OFF                | 24 MHz             | 24 MHz                                                | 3 MHz                                                    | 48 MHz                                                |
| FXOSC       | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                      | OFF                                                   |
| SIRC        | OFF                | ON                 | OFF                | ON                                                    | ON                                                       | ON                                                    |
| PLL         | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                      | OFF                                                   |
| Flash       | OFF                | OFF                | OFF                | ON                                                    | ON                                                       | ON                                                    |
| eDMA        | OFF                | OFF                | OFF                | ON                                                    | ON                                                       | ON                                                    |
| FlexCAN     | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| LPUART      | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| LPSPI       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| LPI2C       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| EMAC/GMAC   | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                      | OFF                                                   |
| eMIOS       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| SAR_ADC     | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |
| LPCMP       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                                  | All OFF                                               |

<sup>1.</sup> See clocking use case examples in the Clocking chapter of the S32K3xx Reference Manual.

Table 22. RUN mode configuration options

| MODU<br>LE | Min.<br>Config.<br>(Optio<br>nF <sup>1</sup> ),<br>PLL@ | Min.<br>Config.<br>(Optio<br>nB <sup>1</sup> ),<br>PLL@ | Min.<br>Config.<br>(Optio<br>nA <sup>1</sup> ),<br>PLL@ | Min.<br>Config.<br>(Optio<br>nA+1),<br>PLL@ | Min.<br>Config.<br>(Optio<br>nA+<br>+1),<br>PLL@ | Config.<br>1<br>Dual<br>Core | Config.<br>2<br>Single<br>Core | Config.<br>3<br>Dual<br>Core | Config.<br>4<br>Single<br>Core | Config.<br>5<br>Single<br>Core | Config.<br>6-1<br>Dual<br>Core | Config.<br>6-2<br>Triple<br>Core | Config.<br>7<br>1xLS +<br>3x |  |
|------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------|--------------------------------|------------------------------|--------------------------------|--------------------------------|--------------------------------|----------------------------------|------------------------------|--|
|------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------|--------------------------------------------------|------------------------------|--------------------------------|------------------------------|--------------------------------|--------------------------------|--------------------------------|----------------------------------|------------------------------|--|

Table 22. RUN mode configuration options (continued)

|                          | 80<br>MHz  | 120<br>MHz | 160<br>MHz | 240<br>MHz | 320<br>MHz | @160<br>MHz | @160<br>MHz | @120<br>MHz | @120<br>MHz | @80M<br>Hz | @240<br>MHz | @240<br>MHz | cores<br>@320<br>MHz |
|--------------------------|------------|------------|------------|------------|------------|-------------|-------------|-------------|-------------|------------|-------------|-------------|----------------------|
| Core<br>M7_0             | 80<br>MHz  | 120<br>MHz | 160<br>MHz | 240<br>MHz | 320<br>MHz | 160<br>MHz  | 160<br>MHz  | 120<br>MHz  | 120<br>MHz  | 80<br>MHz  | 240<br>MHz  | 240<br>MHz  | 320<br>MHz           |
| Core<br>M7_1             | 80<br>MHz  | 120<br>MHz | 160<br>MHz | 240<br>MHz | 320<br>MHz | 160<br>MHz  | -           | 120<br>MHz  | -           | -          | 240<br>MHz  | 240<br>MHz  | 320<br>MHz           |
| Core<br>M7_2             | -          | -          | -          | 240<br>MHz | 320<br>MHz | -           | -           | -           | -           | -          | -           | 240<br>MHz  | 320<br>MHz           |
| Core<br>M7_3             | -          | -          | -          | -          | 320<br>MHz | -           | -           | -           | -           | -          | -           | -           | 320<br>MHz           |
| HSE_B                    | 80<br>MHz  | 120<br>MHz | 80<br>MHz  | 120<br>MHz | 160<br>MHz | 80<br>MHz   | 80<br>MHz   | 120<br>MHz  | 120<br>MHz  | 80<br>MHz  | 120<br>MHz  | 120<br>MHz  | 160<br>MHz           |
| FIRC                     | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| FXOS<br>C                | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| SIRC                     | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| PLL                      | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| Flash                    | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| eDMA                     | ON         | ON         | ON         | ON         | ON         | ON          | ON          | ON          | ON          | ON         | ON          | ON          | ON                   |
| FlexC<br>AN <sup>3</sup> | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 6x          | 2x          | 4x          | 6x          | 1x         | 8x          | 8x          | 8x                   |
| LPUA<br>RT <sup>4</sup>  | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 16x         | 4x          | 10x         | 8x          | 7x         | 16x         | 16x         | 16x                  |
| LPSPI<br>5               | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 6x          | 4x          | 4x          | 4x          | 3x         | 5x          | 5x          | 5x                   |
| LPI2C <sup>6</sup>       | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF  | 2x          | 2x          | 2x          | All<br>OFF | 1x          | 1x          | 1x                   |
| EMAC/<br>GMAC<br>7       | OFF        | OFF        | OFF        | OFF        | OFF        | ON          | OFF         | ON          | OFF         | OFF        | ON          | ON          | ON                   |
| SAI                      | OFF        | OFF        | OFF        | OFF        | OFF        | OFF         | OFF         | OFF         | OFF         | OFF        | OFF         | OFF         | OFF                  |
| QSPI                     | OFF        | OFF        | OFF        | OFF        | OFF        | OFF         | OFF         | OFF         | OFF         | OFF        | ON          | ON          | ON                   |

Table 22. RUN mode configuration options (continued)

| eMIOS<br>8               | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 3x | 3x | 2x         | 2x         | 2x  | 2x  | 2x  |
|--------------------------|------------|------------|------------|------------|------------|------------|----|----|------------|------------|-----|-----|-----|
| SAR_A<br>DC <sup>9</sup> | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 3x | 3x | 2x         | 2x         | 3x  | 3x  | 3x  |
| LPCM<br>P <sup>10</sup>  | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | All<br>OFF | 2x | 3x | All<br>OFF | All<br>OFF | OFF | OFF | OFF |

- 1. See clocking use case examples in the Clocking chapter of the S32K3xx Reference Manual.
- HSE\_B: After start-up, the HSE core is in WFI.
- FlexCAN0: Transmitting an 8-byte CAN-FD data frame at 5 Mbps, every 10 ms.
  - FlexCAN1: Transmitting a 64-byte CAN-FD data frame at 2 Mbps, every 20 ms.
  - FlexCAN2-5: Transmitting an 8-byte CAN data frame at 500 Kbps, every 20 ms.
- 4. LPUART0-15: Transmitting at 19200 bps, every 100ms.
- 5. LPSPI0: Transmitting 32 bits at 20 Mbps (GPIO Fast pads), every 5 ms.
  - LPSPI1-5: Transmitting 32 bits at 1 Mbps, every 5 ms.
- 6. LPI2C0-1: Transmitting 3 bytes at 400 Kbps, every 100ms.
- 7. EMAC: ON for MII interface.
- eMIOS0: 6 channels in PWM mode @ 20 KHz.
  - eMIOS1-2: 8 channels in PWM mode @ 400 Hz.
- 9. SAR ADC0: 16 channels at 400 Hz rate, BCTU triggered.
  - SAR\_ADC1-2: 4 channels at 20 KHz rate, BCTU triggered.
- 10. LPCMP0: 8 channels enabled; LPCMP1-2: 4 channels enabled.

#### 6.9 Cyclic wake-up current

The cyclic wake-up current is the calculated average current consumption during the periodic switching between RUN mode and STANDBY mode. This average current can be calculated with the following formula:

ICYCL = RUN Current According to Ratio + STANDBY Current According to Ratio

Where the Current According to Ratio value is calculated as follows:

Current According to Ratio = Supply Current × Ratio of Duration

As an example, the following data was obtained with an application that periodically (every 40ms) alternates between RUN mode, for approximately 200µs to scan several GPIO inputs (51 GPIOS), and spends the rest of the time in STANDBY mode.

Table 23. Cyclic wake-up current example

| Chip    | Device<br>Operating Mode | Supply Current <sup>1</sup><br>[µA] | Duration <sup>2</sup> [ms] | Ratio of<br>Duration <sup>3</sup> | Current<br>According to<br>Ratio <sup>4</sup> [μΑ] | ICYCL -<br>Average current<br><sup>5</sup> [µA] |
|---------|--------------------------|-------------------------------------|----------------------------|-----------------------------------|----------------------------------------------------|-------------------------------------------------|
| S32K314 | RUN                      | 20000                               | 0.2                        | 0.005                             | 100                                                | 159.7                                           |
|         | STANDBY                  | 60                                  | 39.8                       | 0.995                             | 59.7                                               |                                                 |

- 1. The supply current is obtained through the measurements of the current during the corresponding operating mode.
- 2. The duration is defined by the application (how much time will the device spend in the according operating mode).
- The ratio of duration is obtained by dividing the duration of the corresponding operating mode by the total duration of the application.
- The current according to ratio is obtained by multiplying the supply current and the ratio of duration related to the proper operating mode.
- 5. The average current is calculated by the addition of each device operating mode's current according to ratio.

# 7 I/O parameters

## 7.1 GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

The leakage current on the GPIO pins is specified as a function of the pad type (Standard, Standard Plus, Medium, Fast, or GPI) and the number of Analog functions (CMP and ADC channels) multiplexed per pin.

For S32K388, see the ILKG column in the Pinout section of the IOMUX file attached to the Reference Manual.

For other devices, the "Analog Function Count" is defined from the number of CMP and ADC channels multiplexed to a given pin. This information can be obtained from the "Direct Signals" column in the IOMUX files attached to the Reference Manual. The "Analog Function Count" is shown in the Condition column of the following table.

Table 24. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

| Symbol          | Description                                                                          | Min                      | Тур | Max                      | Unit | Condition                                                   | Spec<br>Number |
|-----------------|--------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|-------------------------------------------------------------|----------------|
| VIH             | Input high level DC voltage threshold                                                | 0.70 x<br>VDD_HV<br>_A/B | _   | VDD_HV<br>_A/B +<br>0.3  | V    | VDD_HV_A/B = 3.3V                                           | _              |
| VIL             | Input low level DC voltage threshold                                                 | VSS - 0.3                | _   | 0.30 x<br>VDD_HV<br>_A/B | V    | VDD_HV_A/B = 3.3V                                           | _              |
| WFRST           | RESET Input<br>Filtered pulse width <sup>1</sup>                                     | _                        | _   | 33                       | ns   | _                                                           | _              |
| WNFRST          | RESET Input not filtered pulse width <sup>2</sup>                                    | 100                      | _   | _                        | ns   | _                                                           | _              |
| ILKG_33_\$0     | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -133                     | _   | 300                      | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_33_S1      | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -545                     | _   | 445                      | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_33_S2      | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -749                     | _   | 517                      | nA   | Pins with Analog<br>Function Count = 2,<br>plus PTA12, PTD1 | _              |
| ILKG_33_S3      | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -1288                    | _   | 679                      | nA   | Pins with Analog<br>Function Count = 3,<br>plus PTD0        | _              |
| ILKG_33_S_PTE13 | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -1935                    | _   | 483                      | nA   | PMC VRC_CTRL pin                                            | _              |
| ILKG_33_SP0     | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -370                     | _   | 575                      | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_33_SP1     | 3.3V input leakage current for Standard                                              | -660                     | _   | 659                      | nA   | Pins with Analog<br>Function Count = 1                      | _              |

Table 24. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) (continued)

| Symbol      | Description                                                                          | Min                      | Тур | Max  | Unit | Condition                                                       | Spec<br>Number |
|-------------|--------------------------------------------------------------------------------------|--------------------------|-----|------|------|-----------------------------------------------------------------|----------------|
|             | Plus GPIO and<br>RESET IO <sup>3</sup>                                               |                          |     |      |      |                                                                 |                |
| ILKG_33_SP2 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1094                    | _   | 794  | nA   | Pins with Analog<br>Function Count = 2                          | _              |
| ILKG_33_M0  | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -792                     | _   | 750  | nA   | Pins with Analog<br>Function Count = 0                          | _              |
| ILKG_33_M1  | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -989                     | _   | 824  | nA   | Pins with Analog<br>Function Count = 1,<br>plus PTC16, PTD5     | _              |
| ILKG_33_M2  | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -1233                    | _   | 1248 | nA   | Pins PTD6 and PTE8                                              | _              |
| ILKG_33_F0  | 3.3V GPIO input leakage current for Fast GPIO <sup>3</sup>                           | -1139                    | _   | 1178 | nA   | Pins with Analog<br>Function Count = 0                          | _              |
| ILKG_33_F1  | 3.3V GPIO input leakage current for Fast GPIO <sup>3</sup>                           | -1464                    | _   | 1239 | nA   | Pins with Analog<br>Function Count = 1                          | _              |
| ILKG_33_I   | 3.3V input leakage current for GPI <sup>3</sup>                                      | -120                     | _   | 120  | nA   | _                                                               | _              |
| VHYS_33     | Input hysteresis voltage                                                             | 0.06 x<br>VDD_HV<br>_A/B | _   | _    | mV   | Always enabled.                                                 | _              |
| CIN         | GPIO Input capacitance                                                               | 2                        | 4   | 6    | pF   | add 2pF for package/<br>parasitic                               | _              |
| IPU_33      | 3.3V GPIO pull up/<br>down resistance                                                | 20                       | _   | 60   | kΩ   | pull up @ 0.3 x VDD_<br>HV_A/B, pull down @<br>0.7 x VDD_HV_A/B | _              |
| IOH_33_S    | 3.3V output<br>high current for<br>Standard GPIO <sup>4,5</sup>                      | 1.0                      | _   | _    | mA   | VOH >= VDD_HV_A/B<br>- 0.7V                                     | _              |
| IOH_33_SP   | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 1.5                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |
| IOH_33_M    | 3.3V output high<br>current for Medium<br>GPIO <sup>4,5</sup>                        | 3                        | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |

Table 24. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) (continued)

| Symbol     | Description                                                                          | Min | Тур | Max | Unit | Condition                            | Spec<br>Number |
|------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------|----------------|
| IOH_33_F   | 3.3V output high<br>current for Fast<br>GPIO <sup>4,5</sup>                          | 4.5 | _   | _   | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOH_33_SP  | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 3   | -   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOH_33_M   | 3.3V output high<br>current for Medium<br>GPIO <sup>4,5</sup>                        | 6   | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOH_33_F   | 3.3V output high current for Fast GPIO <sup>4,5</sup>                                | 9   | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOL_33_S   | 3.3V output low<br>current for Standard<br>GPIO <sup>4,5</sup>                       | 1.0 | -   | _   | mA   | VOL <= 0.7V                          | _              |
| IOL_33_SP  | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5             | 1.5 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_M   | 3.3V output low<br>current for Medium<br>GPIO <sup>4,5</sup>                         | 3.0 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_F   | 3.3V output low current for Fast GPIO <sup>4,5</sup>                                 | 4.5 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_SP  | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5             | 3   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_33_M   | 3.3V output low<br>current for Medium<br>GPIO <sup>4,5</sup>                         | 6   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_33_F   | 3.3V output low<br>current for Fast<br>GPIO <sup>4,5</sup>                           | 9   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| FMAX_33_S  | 3.3V maximum<br>frequency for<br>Standard GPIO <sup>4,6</sup>                        | _   | _   | 10  | MHz  | 2.9V - 3.6V CL(max) = 25pF           | _              |
| FMAX_33_SP | 3.3V maximum frequency for                                                           | _   | _   | 25  | MHz  | 2.9V - 3.6V CL (max) = 25pF          | _              |

| Table 24. GPIO DC ele | ctrical specifications. | 3.3V Range | (2.97V - 3.63V | (continued) |
|-----------------------|-------------------------|------------|----------------|-------------|
|                       |                         |            |                |             |

| Symbol    | Description                                                 | Min | Тур | Max | Unit | Condition                   | Spec<br>Number |
|-----------|-------------------------------------------------------------|-----|-----|-----|------|-----------------------------|----------------|
|           | Standard Plus<br>GPIO <sup>4,6</sup>                        |     |     |     |      |                             |                |
| FMAX_33_M | 3.3V maximum<br>frequency for<br>Medium GPIO <sup>4,6</sup> | _   | _   | 50  | MHz  | 2.9V - 3.6V CL (max) = 25pF | _              |
| FMAX_33_F | 3.3V maximum<br>frequency for Fast<br>GPIO <sup>4,6</sup>   | _   | _   | 120 | MHz  | 2.9V - 3.6V CL (max) = 25pF | _              |
| FMAX_33_F | 3.3V maximum<br>frequency for Fast<br>GPIO <sup>4,6</sup>   | _   | _   | 125 | MHz  | 2.9V - 3.6V CL (max) = 25pF | _              |
| IOHT      | Output high current total for all ports <sup>7</sup>        | _   | _   | 100 | mA   | _                           | _              |

- 1. Maximum length of RESET pulse will be filtered by an internal filter on this pin.
- 2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.
- 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
- 4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
- 6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- 7. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



### 7.2 GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

The leakage current on the GPIO pins is specified as a function of the pad type (Standard, Standard Plus, Medium, Fast, or GPI) and the number of Analog functions (CMP and ADC channels) multiplexed per pin.

For S32K388, see the ILKG column in the Pinout section of the IOMUX file attached to the Reference Manual.

For other devices, the "Analog Function Count" is defined from the number of CMP and ADC channels multiplexed to a given pin. This information can be obtained from the "Direct Signals" column in the IOMUX files attached to the Reference Manual. The "Analog Function Count" is shown in the Condition column of the following table.

Table 25. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

| Symbol          | Description                                                                          | Min                      | Тур | Max                      | Unit | Condition                                                   | Spec<br>Number |
|-----------------|--------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|-------------------------------------------------------------|----------------|
| VIH             | Input high level DC voltage threshold                                                | 0.65 x<br>VDD_HV<br>_A/B | _   | VDD_HV<br>_A/B +<br>0.3  | V    | VDD_HV_A/B = 5.0V                                           | _              |
| VIL             | Input low level DC voltage threshold                                                 | VSS - 0.3                | _   | 0.35 x<br>VDD_HV<br>_A/B | V    | VDD_HV_A/B = 5.0V                                           | _              |
| WFRST           | RESET Input filtered pulse width <sup>1</sup>                                        | _                        | _   | 33                       | ns   | _                                                           | _              |
| WNFRST          | RESET Input not filtered pulse width <sup>2</sup>                                    | 100                      | _   | _                        | ns   | _                                                           | _              |
| ILKG_50_S0      | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -193                     | _   | 389                      | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_S1      | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -691                     | _   | 580                      | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_S2      | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -947                     | _   | 673                      | nA   | Pins with Analog<br>Function Count = 2,<br>plus PTA12, PTD1 | _              |
| ILKG_50_S3      | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -1614                    | _   | 879                      | nA   | Pins with Analog<br>Function Count = 3,<br>plus PTD0        | _              |
| ILKG_50_S_PTE13 | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -2335                    | _   | 619                      | nA   | PMC VRC_CTRL pin                                            | _              |
| ILKG_50_SP0     | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -553                     | _   | 736                      | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_SP1     | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -855                     | _   | 846                      | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_SP2     | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1389                    | _   | 1017                     | nA   | Pins with Analog<br>Function Count = 2                      | _              |

Table 25. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol     | Description                                                                          | Min                      | Тур | Max  | Unit | Condition                                                   | Spec<br>Number |
|------------|--------------------------------------------------------------------------------------|--------------------------|-----|------|------|-------------------------------------------------------------|----------------|
| ILKG_50_M0 | 5.0V input leakage<br>current for Medium<br>GPIO <sup>3</sup>                        | -1036                    | _   | 951  | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_M1 | 5.0V input leakage<br>current for Medium<br>GPIO <sup>3</sup>                        | -1284                    | _   | 1057 | nA   | Pins with Analog<br>Function Count = 1,<br>plus PTC16, PTD5 | _              |
| ILKG_50_M2 | 5.0V input leakage<br>current for Medium<br>GPIO <sup>3</sup>                        | -1518                    | _   | 1298 | nA   | Pins PTD6 and PTE8                                          | _              |
| ILKG_50_F0 | 5.0V input leakage current for Fast GPIO <sup>3</sup>                                | -1675                    | _   | 1497 | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_F1 | 5.0V input leakage current for Fast GPIO <sup>3</sup>                                | -1805                    | _   | 1573 | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_I  | 5.0V input leakage current for GPI <sup>3</sup>                                      | -150                     | _   | 150  | nA   | _                                                           | _              |
| VHYS_50    | input hysteresis voltage                                                             | 0.06 x<br>VDD_HV<br>_A/B | _   | _    | mV   | Always enabled.                                             | _              |
| CIN        | GPIO Input capacitance                                                               | 2                        | 4   | 6    | pF   | add 2pF for package/<br>parasitic                           | _              |
| IPU_50     | 5.0V GPIO pull up/<br>down resistance                                                | 20                       | _   | 55   | kΩ   | pull up @ 0.3 * VDD_<br>HV_*, pull down @ 0.7<br>* VDD_HV_* | _              |
| IOH_50_S   | 5.0V output<br>high current<br>Standard GPIO <sup>4,5</sup>                          | 1.6                      | _   | _    | mA   | VOH >= VDD_HV_A/B<br>- 0.7V                                 | _              |
| IOH_50_SP  | 5.0V output high<br>current Standard<br>Plus GPIO and<br>RESET IO 4,5                | 2.5                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_M   | 5.0V output high current for Medium GPIO <sup>4,5</sup>                              | 4.0                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_F   | 5.0V output high current for Fast GPIO <sup>4,5</sup>                                | 6.0                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_SP  | 5.0V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 5.0                      | _   | -    | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |

Table 25. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol     | Description                                                              | Min  | Тур | Max | Unit | Condition                            | Spec<br>Number |
|------------|--------------------------------------------------------------------------|------|-----|-----|------|--------------------------------------|----------------|
| IOH_50_M   | 5.0V output high<br>current for Medium<br>GPIO <sup>4,5</sup>            | 8.0  | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOH_50_F   | 5.0V GPIO output<br>high current for Fast<br>GPIO <sup>4,5</sup>         | 12.0 | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOL_50_S   | 5.0V output<br>low current for<br>Standard GPIO <sup>4,5</sup>           | 1.6  | _   | _   | mA   | VOL <= 0.7V                          | _              |
| IOL_50_SP  | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 2.5  | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_50_M   | 5.0V output low<br>current for Medium<br>GPIO <sup>4,5</sup>             | 4.0  | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_50_F   | 5.0V output low current for Fast GPIO <sup>4,5</sup>                     | 6.0  | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_50_SP  | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 5.0  | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_50_M   | 5.0V output low<br>current for medium<br>GPIO <sup>4,5</sup>             | 8.0  | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_50_F   | 5.0V output low current for Fast GPIO 4,5                                | 12.0 | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| FMAX_50_S  | 5.0V maximum<br>frequency for<br>Standard GPIO <sup>4,6</sup>            | _    | _   | 10  | MHz  | 3.6V - 5.5V CL (max) = 25pF          | _              |
| FMAX_50_SP | 5.0V maximum<br>frequency for<br>Standard Plus<br>GPIO <sup>4,6</sup>    | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF          | _              |
| FMAX_50_M  | 5.0V maximum<br>frequency for<br>Medium GPIO <sup>4,6</sup>              | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF          | _              |
| FMAX_50_F  | 5.0V maximum frequency for Fast GPIO <sup>4,6</sup>                      | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF          | _              |

Table 25. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol | Description                                          | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| IOHT   | Output high current total for all ports <sup>7</sup> | _   | _   | 100 | mA   |           | _              |

- 1. Maximum length of RESET pulse will be filtered by an internal filter on this pin.
- 2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.
- 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
- 4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
- 6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch.. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- 7. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



# 7.3 5.0V (4.5V - 5.5V) GPIO Output AC Specification

Table 26. 5.0V (4.5V - 5.5V) GPIO Output AC Specification

| Symbol      | Description                                          | Min | Тур | Max  | Unit | Condition             | Spec<br>Number |
|-------------|------------------------------------------------------|-----|-----|------|------|-----------------------|----------------|
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time <sup>1,2,3</sup>   | 5   | _   | 21   | ns   | CL (max) = 25pF       | _              |
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time <sup>1,2,3,4</sup> | 8.5 | _   | 31   | ns   | CL (max) = 50pF       | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3   | 3   | _   | 13.2 | ns   | DSE=0 CL (max) = 25pF | _              |

Table 26. 5.0V (4.5V - 5.5V) GPIO Output AC Specification (continued)

| Symbol      | Description                                          | Min  | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|-------------|------------------------------------------------------|------|-----|------|------|---------------------------------|----------------|
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3   | 1    |     | 7.1  | ns   | DSE=1 CL (max) = 25pF           | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4 | 6.4  | _   | 18.8 | ns   | DSE=0 CL (max) = 50pF           | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4 | 3.4  | _   | 11   | ns   | DSE=1 CL (max)<br>=50pF         | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>     | 1.8  | _   | 8.2  | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3                | 2.5  | _   | 9.8  | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>     | 0.7  | _   | 4.5  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>     | 1.8  | _   | 7.2  | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3,4              | 3.95 | _   | 13.2 | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3,4              | 4.3  | _   | 13.8 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3,4              | 1.6  | _   | 7.1  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3,4              | 2.7  | _   | 9.6  | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.4  | _   | 3.15 | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 1.5  | _   | 6.7  | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.3  | _   | 2.02 | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.9  | _   | 4.85 | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.0  | _   | 5.8  | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | -              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.9  | _   | 8.5  | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_F  | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 0.9  | _   | 3.0  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |

Table 26. 5.0V (4.5V - 5.5V) GPIO Output AC Specification (continued)

| Symbol     | Description                                          | Min | Тур | Max | Unit | Condition                       | Spec<br>Number |
|------------|------------------------------------------------------|-----|-----|-----|------|---------------------------------|----------------|
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.3 | _   | 6.1 | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |

- I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below.
   A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 3. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.
- 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load).



# 7.4 3.3V (2.97V - 3.63V) GPIO Output AC Specification

Table 27. 3.3V (2.97V - 3.63V) GPIO Output AC Specification

| Symbol      | Description                                                   | Min | Тур | Max  | Unit | Condition             | Spec<br>Number |
|-------------|---------------------------------------------------------------|-----|-----|------|------|-----------------------|----------------|
| TR_TF_33_S  | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup>            | 5   | _   | 28   | ns   | CL (max) = 25pF       | _              |
| TR_TF_33_S  | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup>            | 9.5 | _   | 43   | ns   | CL (max) = 25pF       | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 4   | _   | 17.5 | ns   | DSE=0 CL (max) = 25pF | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 1.9 | _   | 10   | ns   | DSE=1 CL (max) = 25pF | _              |

Table 27. 3.3V (2.97V - 3.63V) GPIO Output AC Specification (continued)

| Symbol      | Description                                            | Min | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|-------------|--------------------------------------------------------|-----|-----|------|------|---------------------------------|----------------|
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4   | 7.5 | _   | 27   | ns   | DSE=0 CL (max) = 50pF           | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4   | 3.5 | _   | 15   | ns   | DSE=1 CL (max) = 50pF           | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>       | 2.2 | _   | 12.3 | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>       | 3.0 | _   | 14   | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium<br>GPIO rise/fall<br>time <sup>1,2,3</sup> | 0.8 | _   | 6.6  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>       | 2.4 | _   | 10.5 | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time 1,2,3,4                | 4.5 | _   | 17.3 | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time 1,2,3,4                | 5   | _   | 19.8 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time 1,2,3,4                | 2.2 | _   | 10   | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time 1,2,3,4                | 3.6 | _   | 13.9 | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>     | 0.5 | _   | 4.9  | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>     | 2.1 | _   | 10   | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>     | 0.4 | _   | 2.2  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>     | 1.2 | _   | 7.1  | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup>   | 1.1 | _   | 8    | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup>   | 2.6 | _   | 12.1 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup>   | 0.8 | _   | 4.2  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_F  | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup>   | 1.5 | _   | 8.6  | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |

<sup>1.</sup> I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/

inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.

- GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.
- 3. GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load).



#### 8 Glitch Filter

The glitch filter parameters in the following table apply to the filters of WKPU pins and TRGMUX inputs 60-63.

Table 28. Glitch Filter

| Symbol  | Description                                                     | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|---------|-----------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| TFILT   | Glitch filter max<br>filtered pulse<br>width <sup>1,2,3</sup>   | _   | _   | 20  | ns   | _         | _              |
| TUNFILT | Glitch filter min<br>unfiltered pulse<br>width <sup>2,3,4</sup> | 400 | _   | _   | ns   | _         | _              |

- 1. Pulses shorter than defined by the maximum value are guaranteed to be filtered (not passed).
- 2. An input signal pulse is defined by the duration between the input signal's crossing of a Vil/Vih threshold voltage level, and the next crossing of the opposite level.
- 3. Pulses in between the max filtered and min unfiltered may or may not be passed through.
- 4. Pulses larger than defined by the minimum value are guaranteed to not be filtered (passed).

# 9 Flash memory specification

# 9.1 Flash memory program and erase specifications

Table 29. Flash memory program and erase specifications

| Symbol                | Symbol Characteristic <sup>1</sup> |      | Factory<br>Programmin         | ng <sup>3</sup> , <sup>4</sup>  | Field Updat                            |                           | Unit             |    |
|-----------------------|------------------------------------|------|-------------------------------|---------------------------------|----------------------------------------|---------------------------|------------------|----|
|                       |                                    |      | Initial Max                   | Initial Max,<br>Full Temp       | Typical<br>End of<br>Life <sup>5</sup> | Lifetime Max <sup>6</sup> |                  |    |
|                       |                                    |      | 20°C ≤T <sub>A</sub><br>≤30°C | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C        | ≤ 1,000 cycles            | ≤ 100,000 cycles |    |
| t <sub>dwpgm</sub>    | Doubleword (64 bits) program time  | 102  | 122                           | 129                             | 111                                    | 150                       |                  | μs |
| t <sub>ppgm</sub>     | Page (256 bits) program time       | 142  | 171                           | 180                             | 157                                    | 200                       |                  | μs |
| t <sub>qppgm</sub>    | Quad-page (1024 bits) program time | 314  | 377                           | 396                             | 341                                    | 450                       |                  | μs |
| t <sub>8kpgm</sub>    | 8 KB Sector program time           | 20   | 24                            | 26                              | 22                                     | 30                        |                  | ms |
| t <sub>8kers</sub>    | 8 KB Sector erase time             | 4.8  | 8.5                           | 10.6                            | 6.5                                    | 30                        |                  | ms |
| t <sub>256kbers</sub> | 256KB Block erase time             | 22.8 | 27.4                          | 28.8                            | 24.4                                   | 40                        | _                | ms |
| t <sub>512kbers</sub> | 512KB Block erase time             | 25.4 | 30.5                          | 32.1                            | 27.9                                   | 45                        | _                | ms |
| t <sub>1mbers</sub>   | 1MB Block erase time               | 30.6 | 36.8                          | 38.7                            | 33.6                                   | 50                        | _                | ms |
| t <sub>2mbers</sub>   | 2MB Block erase time               | 41.1 | 49.3                          | 51.8                            | 45.2                                   | 60                        | _                | ms |

- 1. Program times are actual hardware programming times and do not include software overhead. Sector program times assume quad-page programming.
- 2. Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.
- 3. Conditions: ≤ 25 cycles, nominal voltage.
- 4. Plant Programing times provide guidance for timeout limits used in the factory.
- 5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.
- 6. Conditions: -40°C ≤T<sub>J</sub> ≤150°C, full spec voltage.

# 9.2 Flash memory Array Integrity and Margin Read specifications

Table 30. Flash memory Array Integrity and Margin Read specifications

| Symbol                 | Characteristic                                                                          | Min | Typical | Max <sup>1 2</sup>                                                          | Units <sup>3</sup> |
|------------------------|-----------------------------------------------------------------------------------------|-----|---------|-----------------------------------------------------------------------------|--------------------|
| <sup>t</sup> ai256kseq | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 256KB block. | _   | _       | 8192 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |

Table 30. Flash memory Array Integrity and Margin Read specifications (continued)

| Symbol                  | Characteristic                                                                          | Min | Typical | Max <sup>1 2</sup>                                                           | Units <sup>3</sup> |
|-------------------------|-----------------------------------------------------------------------------------------|-----|---------|------------------------------------------------------------------------------|--------------------|
| <sup>t</sup> ai512kseq  | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 512KB block. | _   | _       | 16384 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai1mseq</sub>    | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 1MB block.   | _   | _       | 32768 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai2mseq</sub>    | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 2MB block.   | _   | _       | 65536 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai256kprop</sub> | Array Integrity time for proprietary sequence on 256KB block.                           | _   | _       | 106496<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai512kprop</sub> | Array Integrity time for proprietary sequence on 512KB block.                           | _   | _       | 229376<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai1mprop</sub>   | Array Integrity time for proprietary sequence on 1MB block.                             | _   | _       | 491520<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai2mprop</sub>   | Array Integrity time for proprietary sequence on 2MB block.                             | _   | _       | 1048576<br>x Tperiod x Nread                                                 | _                  |

- 1. Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including single read, dual read, quad read contribution. Thus for a read setup that requires 6 clocks to read Nread would equal 6.
- 2. Array Integrity times are actual hardware execution times and do not include software overhead or system code execution overhead.
- 3. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

# 9.3 Flash memory module life specifications

Table 31. Flash memory module life specifications

| Symbol              | Characteristic                                                                            | Conditions | Min     | Typical | Units         |
|---------------------|-------------------------------------------------------------------------------------------|------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block for 256 KB and 512 KB blocks using Sector Erase. | _          | 100,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 1 MB and 2 MB blocks using Sector Erase.     | _          | 1,000   | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block using Block Erase <sup>1</sup>                   | _          | 25      | _       | P/E<br>cycles |

Table 31. Flash memory module life specifications (continued)

| Symbol         | Characteristic | Conditions                         | Min | Typical | Units |
|----------------|----------------|------------------------------------|-----|---------|-------|
| Data retention |                | Blocks with 0 - 1,000 P/E cycles.  | 20  | _       | Years |
|                |                | Blocks with 100,000<br>P/E cycles. | 10  | _       | Years |

<sup>1.</sup> Program and erase supported for factory conditions. Nominal supply values and operation at 25°C.

# 9.3.1 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure.

The spec window represents qualified limits.



# 9.4 Flash memory AC timing specifications

Table 32. Flash memory AC timing specifications

| Symbol             | Characteristic                                                                                                  | Min                                                   | Typical                                    | Max                                                  | Units |
|--------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|------------------------------------------------------|-------|
| t <sub>done</sub>  | Time from 0 to 1 transition on the MCR[EHV] bit initiating a program/erase until the MCR[DONE] bit is cleared.  | _                                                     | _                                          | 5                                                    | ns    |
| t <sub>dones</sub> | Time from 1 to 0 transition on the MCR[EHV] bit aborting a program/erase until the MCR[DONE] bit is set to a 1. | 5 plus four<br>system clock<br>periods                | _                                          | 22 plus four<br>system clock<br>periods <sup>1</sup> | μs    |
| t <sub>drcv</sub>  | Time to recover once exiting low power mode.                                                                    | 14 plus seven<br>system clock<br>periods <sup>2</sup> | 17.5 plus<br>seven system<br>clock periods | 21 plus seven<br>system clock<br>periods             | μs    |

Table 32. Flash memory AC timing specifications (continued)

| Symbol               | Characteristic                                                                                                                                                                                                                           | Min | Typical | Max                                  | Units |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|--------------------------------------|-------|
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0[AIE] initiating a Margin Read or Array Integrity until the UT0[AID] bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing UT0[AISUS] or clearing UT0[NAIBP] | _   | _       | 5                                    | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0[AIE] initiating an Array Integrity abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Array Integrity suspend request.               | _   | _       | 50<br>system clock<br>periods        | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0[AIE] initiating a Margin Read abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Margin Read suspend request.                        | _   | _       | 26 plus fifteen system clock periods | μѕ    |

- 1. For Block Erase, Tdones times may be 3x max spec.
- 2. In extreme cases (1 block configurations) Tdrcv min may be faster (12uS plus seven system clocks)

# 9.5 Flash memory read timing parameters

Table 33. Flash Read Wait State Settings (S32K344, S32K324, S32K314, S32K342, S32K322, S32K341, S32K312, S32K311 and S32K310)

| Flash Frequency          | RWSC setting |
|--------------------------|--------------|
| 250 KHz < Freq ≤ 66 MHz  | 1            |
| 66 MHz < Freq ≤ 100 MHz  | 2            |
| 100 MHz < Freq ≤ 133 MHz | 3            |
| 133 MHz < Freq ≤ 167 MHz | 4            |
| 167 MHz < Freq ≤ 200 MHz | 5            |
| 200 MHz < Freq ≤ 233 MHz | 6            |
| 233 MHz < Freq ≤ 250 MHz | 7            |

Table 34. Flash Read Wait State Settings (S32K358, S32K348, S32K338, S32K328 and S32K388)

| Flash Frequency         | RWSC setting |
|-------------------------|--------------|
| 250 KHz < Freq ≤ 60 MHz | 1            |
| 60 MHz < Freq ≤ 90 MHz  | 2            |
| 90 MHz < Freq ≤ 120 MHz | 3            |

Table 34. Flash Read Wait State Settings (S32K358, S32K348, S32K338, S32K328 and S32K388) (continued)

| Flash Frequency          | RWSC setting |
|--------------------------|--------------|
| 120 MHz < Freq ≤ 150 MHz | 4            |
| 150 MHz < Freq ≤ 180 MHz | 5            |
| 180 MHz < Freq ≤ 210 MHz | 6            |
| 210 MHz < Freq ≤ 240 MHz | 7            |
| 240 MHz < Freq ≤ 250 MHz | 8            |

# 10 Analog modules

# 10.1 SAR ADC

All below specs are applicable only when one ADC instance is in operation and averaging is used or multiple ADC instances are operational at the same time but sampling different channels. Best performance can be achieved if only one ADC is operational at a time sampling one channel

Table 35. SAR\_ADC

| Symbol    | Description                                                                                                    | Min   | Тур | Max   | Unit | Condition     | Spec<br>Number |
|-----------|----------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|---------------|----------------|
| VDD_HV_A  | ADC Supply<br>Voltage <sup>1</sup>                                                                             | 2.97  | _   | 5.5   | V    | _             | _              |
| DVREFL    | VSS / VREFL<br>Voltage Difference <sup>2</sup>                                                                 | -100  | _   | 100   | mV   | _             | _              |
| VAD_INPUT | ADC Input Voltage <sup>3</sup>                                                                                 | VREFL | _   | VREFH | V    | _             | _              |
| fAD_CK    | ADC Clock<br>Frequency<br>(S32K344,<br>S32K324, S32K314,<br>S32K342, S32K341,<br>S32K322)                      | 10    | _   | 80    | MHz  | _             | _              |
| fAD_CK    | ADC Clock<br>Frequency<br>(S32K312,<br>S32K311, S32K310,<br>S32K358, S32K348,<br>S32K338, S32K328,<br>S32K388) | 10    | _   | 120   | MHz  |               | _              |
| tSAMPLE   | ADC Input Sampling Time                                                                                        | 275   | _   | _     | ns   | _             | _              |
| tCONV     | ADC Total<br>Conversion Time                                                                                   | 1     | _   | _     | us   | 12-bit result | _              |

Table 35. SAR\_ADC (continued)

| Symbol    | Description                                      | Min                                         | Тур                                           | Max                                         | Unit | Condition                                                            | Spec<br>Number |
|-----------|--------------------------------------------------|---------------------------------------------|-----------------------------------------------|---------------------------------------------|------|----------------------------------------------------------------------|----------------|
| tCONV     | ADC Total<br>Conversion Time                     | 0.9                                         | _                                             | _                                           | us   | 10-bit result                                                        | _              |
| CAD_INPUT | ADC Input<br>Capacitance                         | _                                           | _                                             | 13.8                                        | pF   | ADC component plus pad capacitance (~2pF)                            | _              |
| RAD_INPUT | ADC Input<br>Resistance                          | _                                           | _                                             | 4.6                                         | ΚΩ   | ADC + mux+SOC routing                                                | _              |
| RS        | Source Impedance, precision channels             | _                                           | 20                                            | _                                           | Ω    | _                                                                    | _              |
| RS        | Source Impedance, standard channels              | _                                           | 20                                            | _                                           | Ω    | _                                                                    | _              |
| TUE       | ADC Total<br>Unadjusted Error <sup>4,5</sup>     | _                                           | +/-4                                          | +/-6                                        | LSB  | without adjacent pin current injection                               | _              |
| TUE       | ADC Total<br>Unadjusted Error <sup>5</sup>       | _                                           | +/-4                                          | +/-8                                        | LSB  | with up to +/-3mA<br>of current injection on<br>adjacent pins        | _              |
| IAD_REF   | Current Consumption on ADC Reference pin, VREFH. | _                                           | _                                             | 200                                         | uA   | Per ADC for dedicated or shared reference pins                       | _              |
| IDDA      | Current Consumption on ADC Supply, VDD_HV_A      | _                                           | 2.1                                           | _                                           | mA   | Current consumption<br>per ADC module, ADC<br>enabled and converting | _              |
| CS        | Sampling<br>Capacitance                          | 6.4<br>(gain=0)<br>9.72<br>pF(gain=<br>max) | 7.36<br>(gain=0)<br>11.12<br>pF(gain=<br>max) | 8.32<br>(gain=0)<br>12.52<br>(gain=ma<br>x) | pF   | all channels                                                         | _              |
| RAD       | Sampling Switch Impedance                        | 80                                          | 170                                           | 520                                         | Ohm  | all channels                                                         | _              |
| CP1       | Pin capacitance                                  | 1.42                                        | _                                             | 5.30                                        | pF   | all channels                                                         | _              |
| CP1       | Pin capacitance                                  | 1.42                                        | _                                             | 4.38                                        | pF   | Precision channels                                                   | _              |
| CP1       | Pin capacitance                                  | 1.61                                        | _                                             | 5.30                                        | pF   | Standard channels                                                    | _              |
| CP2       | Analog Bus<br>Capacitance                        | 0.32                                        | _                                             | 4.18                                        | pF   | all channels                                                         | _              |
| CP2       | Analog Bus<br>Capacitance                        | 0.32                                        | _                                             | 1.42                                        | pF   | Precision channels                                                   | _              |
| CP2       | Analog Bus<br>Capacitance                        | 0.497                                       | _                                             | 4.18                                        | pF   | Standard channels                                                    | _              |

Table 35. SAR\_ADC (continued)

| Symbol | Description                           | Min  | Тур | Max  | Unit | Condition          | Spec<br>Number |
|--------|---------------------------------------|------|-----|------|------|--------------------|----------------|
| RSW1   | Channel selection<br>Switch impedance | 65.9 | _   | 1410 | Ohm  | all channels       | _              |
| RSW1   | Channel selection<br>Switch impedance | 65.9 | _   | 712  | Ohm  | Precision channels | _              |
| RSW1   | Channel selection<br>Switch impedance | 65.9 | _   | 1410 | Ohm  | Standard channels  | _              |

- Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC.
- 2. VSS and VREFL should be shorted on PCB. 100mV difference between VSS and VREFL is for transient only (not for DC).
- 3. This is ADC Input range for ADC accuracy guaranteed in this input range only. For SoC Pin capability, see Operation Condition Section.
- 4. Spec valid if potential difference between VDD\_HV\_A and VREFH should follow VDD\_HV\_A +0.1V >=VREFH >= VDD\_HV\_A -1.5V
- 5. TUE spec for precision and standard channels is based on 12-bit level resolution.



# 10.2 Supply Diagnosis

The table below gives the specification for the on die supply diagnosis.

Table 36. Supply Diagnosis

| Symbol    | Description                                                         | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|-----------|---------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| AN_ACC    | Offset to internally monitored supply at ADC input <sup>1,2,3</sup> | -5  | 0   | 5   | %    | _         | _              |
| AN_T_on   | Switching time from closed (OFF) to conducting (ON) <sup>1</sup>    | _   | 2.5 | 12  | ns   | _         | _              |
| AN_TADCSA | Required ADC sampling time <sup>2</sup>                             | 1.2 | _   | _   | μs   | _         | _              |

- 1. These specs will have degraded performance when used in extended supply voltage operation range, i.e. normal supply voltage range specification is exceeded.
- 2. Required ADC sampling time specified by parameter AN\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
- 3. If V15 > VDD\_HV\_A +100mV then the V15 measurement via anamux may be imprecise.

# 10.3 Low Power Comparator (LPCMP)

Table 37. Low Power Comparator (LPCMP)

| Symbol      | Description                                                       | Min | Тур    | Max | Unit | Condition           | Spec<br>Number |
|-------------|-------------------------------------------------------------------|-----|--------|-----|------|---------------------|----------------|
| idda(IDHSS) | vdda Supply<br>Current, High Speed<br>Mode <sup>1,2</sup>         | _   | 240    | _   | uA   | _                   | _              |
| idda(IDLSS) | vdda Supply<br>Current, Low Speed<br>Mode <sup>1,2</sup>          | _   | 17     | _   | uA   | _                   | _              |
| idda(IDHSS) | vdda Supply<br>Current, high speed<br>mode, DAC only <sup>2</sup> | _   | 10     | _   | uA   | _                   | _              |
| idda_lkg    | vdda Supply<br>Current, module<br>disabled <sup>2</sup>           | _   | 2      | _   | nA   | vdda=5.5V, T=25C    | _              |
| TDHSB       | Propagation Delay,<br>High Speed Mode <sup>3</sup>                | _   | _      | 200 | ns   | _                   | _              |
| TDLSB       | Propagation Delay,<br>Low Speed mode <sup>3</sup>                 | _   | _      | 2   | us   | _                   | _              |
| TDHSS       | Propagation Delay,<br>High Speed Mode <sup>4</sup>                | _   | _      | 400 | ns   | _                   | _              |
| TDLSS       | Propagation Delay,<br>Low Speed mode <sup>4</sup>                 | _   | _      | 5   | us   | _                   | _              |
| TIDHS       | Initialization Delay,<br>High Speed Mode <sup>5</sup>             | _   | _      | 3   | us   | _                   | _              |
| TIDLS       | Initialization Delay,<br>Low Speed mode <sup>5</sup>              | _   | _      | 30  | us   | _                   | _              |
| VAIO        | Analog Input Offset<br>Voltage, High Speed<br>Mode                | -25 | +/-1   | 25  | mV   | _                   | _              |
| VAIO        | Analog Input Offset<br>Voltage, Low Speed<br>mode                 | -40 | + /- 5 | 40  | mV   | _                   | _              |
| VAHYST0     | Analog Comparator<br>Hysteresis, High<br>Speed Mode               | _   | 0      | _   | mV   | HYSTCTR[1:0]= 2'b00 | _              |

Table 37. Low Power Comparator (LPCMP) (continued)

| Symbol  | Description                                         | Min  | Тур | Max  | Unit | Condition                            | Spec<br>Number |
|---------|-----------------------------------------------------|------|-----|------|------|--------------------------------------|----------------|
| VAHYST1 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _    | 14  | 41   | mV   | HYSTCTR[1:0]= 2'b01                  | _              |
| VAHYST2 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _    | 27  | 76   | mV   | HYSTCTR[1:0]= 2'b10                  | _              |
| VAHYST3 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _    | 40  | 111  | mV   | HYSTCTR[1:0]= 2'b11                  | _              |
| VAHYST0 | Analog Comparator<br>Hysteresis, Low<br>Speed mode  | _    | 0   | _    | mV   | HYSTCTR[1:0]= 2'b00                  | _              |
| VAHYST1 | Analog Comparator<br>Hysteresis, Low<br>Speed mode  | _    | 8   | 60   | mV   | HYSTCTR[1:0]= 2'b01                  | _              |
| VAHYST2 | Analog Comparator<br>Hysteresis, Low<br>Speed mode  | _    | 15  | 113  | mV   | HYSTCTR[1:0]= 2'b10                  | _              |
| VAHYST3 | Analog Comparator<br>Hysteresis, Low<br>Speed mode  | _    | 23  | 165  | mV   | HYSTCTR[1:0]= 2'b11                  | _              |
| INL     | DAC integral linearity <sup>2,6,7</sup>             | -1   | _   | 1    | LSB  | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _              |
| INL     | DAC integral linearity <sup>2,6,7</sup>             | -1.5 | _   | 1.5  | LSB  | vrefh_cmp < vdda                     | _              |
| DNL     | DAC differential linearity <sup>2,6</sup>           | -1   | _   | 1    | LSB  | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _              |
| DNL     | DAC differential linearity <sup>2,6</sup>           | -1.5 | _   | 1.5  | LSB  | vrefh_cmp < vdda                     | _              |
| tDDAC   | DAC<br>Initialization time                          | _    | _   | 30   | us   | _                                    | _              |
| VAIN    | Analog input voltage                                | 0    | _   | VDDA | V    | _                                    | _              |

- 1. Difference at input > 200mV
- 2. vdda is comparator HV supply and internally shorted to VDD\_HV\_A pin. vss is comparator ground
- 3. Applied +/- (100 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point
- 4. Applied +/- (30 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point
- 5. Applied  $\pm$  (100 mV + VAHYST0/1/2/3).
- 6. 1 LSB = (vrefh\_cmp vrefl\_cmp) /256. vrefh\_cmp and vrefl\_cmp are comparator reference high and low
- 7. Calculation method used: Linear Regression Least Square Method

For Comparator IN signals adjacent to VDD\_HV\_A/VDD\_HV\_B/VSS or XTAL/EXTAL or switching pins cross coupling may happen and hence hysteresis settings can be used to obtain the desired Comparator performance. Additionally an external capacitor to ground (1nF) should be used to filter noise on input signal. Also source drive should not be weak (Signal with <50K pull up/down is recommended).

For devices where the VDD\_HV\_B domain is present, LPCMP0 channels must only be selected/enabled when VDD\_HV\_A >= VDD\_HV\_B. These channels must be disabled when VDD\_HV\_A goes below VDD\_HV\_B.











# 10.4 Temperature Sensor

The table below gives the specification for the MCU on-die temperature sensor.

Table 38. Temperature Sensor

| Symbol  | Description                                                | Min | Тур | Max | Unit | Condition             | Spec<br>Number |
|---------|------------------------------------------------------------|-----|-----|-----|------|-----------------------|----------------|
| TS_TJ   | Junction<br>temperature<br>monitoring range                | -40 | _   | 150 | °C   | _                     | _              |
| TS_IV25 | ON state current consumption on V25                        | _   | 400 | _   | μΑ   | ETS_EN=1              | _              |
| TS_ACC1 | Temperature output error at circuit output (Voltage) 1,2,3 | -5  | 0   | +5  | °C   | 100 °C < Tj <= 150 °C | _              |

Table 38. Temperature Sensor (continued)

| Symbol    | Description                                                | Min | Тур | Max | Unit | Condition             | Spec<br>Number |
|-----------|------------------------------------------------------------|-----|-----|-----|------|-----------------------|----------------|
| TS_ACC2   | Temperature output error at circuit output (Voltage) 1,2,3 | -10 | 0   | +10 | °C   | -40 °C <= Tj <=100 °C | _              |
| TS_TSTART | Circuit start up time                                      | _   | 4   | 30  | μs   | _                     | _              |
| TS_TADCSA | Required ADC sampling time <sup>1</sup>                    | 1.2 | _   | _   | μs   | _                     | _              |

- 1. Required ADC sampling time specified by parameter TS\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
- 2. Note: The temperature sensor measures the junction temperature Tj at the location where it is placed on die. The local Tj is modulated by current and previous active state of the circuit elements on die.
- 3. The error caused by ADC conversion and provided temperature calculation formula is not included.

# 11 Clocking modules

# 11.1 FIRC

Table 39. FIRC

| Symbol | Description                                                                                  | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| fFIRC  | FIRC nominal Frequency                                                                       | _   | 48  | _   | MHz  | _         | _              |
| FACC   | FIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -5  | _   | 5   | %    | _         | _              |
| TSTART | Startup Time <sup>1</sup>                                                                    | _   | 10  | 25  | us   | _         | _              |

<sup>1.</sup> Startup time is for reference only.

# 11.2 SIRC

Table 40. SIRC

| Symbol      | Description                                                                                  | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|-------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| fSIRC       | SIRC nominal Frequency                                                                       | _   | 32  | _   | KHz  | _         | _              |
| fSIRC_ACC   | SIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -10 | _   | 10  | %    | _         | _              |
| TSIRC_start | SIRC Startup Time <sup>1</sup>                                                               | _   | _   | 3   | ms   | _         | _              |
| TSIRC_DC    | SIRC duty cycle                                                                              | 30  | _   | 70  | %    | _         | _              |

1. Startup time is for information only.

# 11.3 PLL

FPLL\_DS, FPLL\_FM and all fractional mode jitter specifications are not applicable to Auxiliary PLL on S32K328, S32K338, S32K348, S32K358 and S32K388 devices.

Jitter values specified in this table are applicable for FXOSC reference clock input only.

Table 41. PLL

| Symbol        | Description                               | Min  | Тур      | Max  | Unit | Condition                                                        | Spec<br>Number |
|---------------|-------------------------------------------|------|----------|------|------|------------------------------------------------------------------|----------------|
| FPLL_in       | PLL input frequency                       | 8    | _        | 40   | MHz  | This is the frequency after the Reference Divider within the PLL | _              |
| FPLL_out      | PLL output<br>frequency(PLL_PHIn<br>_CLK) | 25   | _        | 320  | MHz  | _                                                                | _              |
| FPLL_vcoRange | VCO Frequency range                       | 640  | _        | 1280 | MHz  | _                                                                | _              |
| FPLL_DS       | Modulation Depth (down spread)            | -0.5 | _        | -3   | %    | _                                                                | _              |
| FPLL_FM       | Modulation frequency                      | _    | _        | 32   | KHz  | _                                                                | _              |
| TPLL_start    | PLL lock time                             | _    | <u> </u> | 1    | ms   | _                                                                | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 237  | ps   | FPLL_out = 240MHz,<br>Integer Mode                               | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 487  | ps   | FPLL_out = 240MHz,<br>Fractional Mode                            | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _        | 840  | ps   | FPLL_out = 240MHz,<br>Integer Mode                               | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _        | 1680 | ps   | FPLL_out = 240MHz,<br>Fractional Mode                            | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 295  | ps   | FPLL_out = 160MHz,<br>Integer Mode                               | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 670  | ps   | FPLL_out = 160MHz,<br>Fractional Mode                            | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _        | 840  | ps   | FPLL_out = 160MHz,<br>Integer Mode                               | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _        | 1680 | ps   | FPLL_out = 160MHz,<br>Fractional Mode                            | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 353  | ps   | FPLL_out = 120MHz,<br>Integer Mode                               | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _        | 853  | ps   | FPLL_out = 120MHz,<br>Fractional Mode                            | _              |

Table 41. PLL (continued)

| Symbol   | Description                          | Min | Тур | Max  | Unit | Condition                             | Spec<br>Number |
|----------|--------------------------------------|-----|-----|------|------|---------------------------------------|----------------|
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 840  | ps   | FPLL_out = 120MHz,<br>Integer Mode    | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 1680 | ps   | FPLL_out = 120MHz,<br>Fractional Mode | _              |

- 1. For SSCG, jitter due to systematic modulation needs to be added as per applied modulation. Accumulated jitter specification?is not valid with SSCG
- 2. Jitter numbers calculated by extrapolating RMS jitter numbers to +/- 7 sigma .
- 3. Jitter numbers are valid only at IP boundary and does not include any degradation due to IO pad for clock measurement.

# 11.4 FXOSC

Table 42. FXOSC

| Symbol                | Description                                                                                  | Min  | Тур | Max  | Unit | Condition                        | Spec<br>Number |
|-----------------------|----------------------------------------------------------------------------------------------|------|-----|------|------|----------------------------------|----------------|
| FREQ_BYPASS           | Input clock<br>frequency in bypass<br>mode <sup>1</sup>                                      | _    | _   | 50   | MHz  | _                                | _              |
| TRF_BYPASS            | Input clock rise/fall time in bypass mode <sup>1</sup>                                       | _    | _   | 5    | ns   | _                                | _              |
| CLKIN_DUTY_<br>BYPASS | Input clock duty cycle in bypass mode <sup>1</sup>                                           | 47.5 | _   | 52.5 | %    | _                                | _              |
| FXOSC_CLK             | output clock<br>frequency in crystal<br>mode                                                 | 8    | _   | 40   | MHz  | _                                | _              |
| TFXOSC                | Fxosc start up time (ALC enabled) <sup>2</sup>                                               | _    | _   | 2    | ms   | _                                | _              |
| IFXOSC                | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC enable)                   | _    | _   | 1    | mA   | using 8, 16 or 40 MHz<br>crystal | _              |
| IFXOSC                | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC disabled)                 | _    | _   | 2.7  | mA   | using 8, 16 or 40 MHz<br>crystal | _              |
| EXTAL_SWING_<br>PP    | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>enabled) | 0.3  | _   | 1.4  | V    | _                                | _              |

Table 42. FXOSC (continued)

| Symbol                     | Description                                                                                                | Min      | Тур | Max          | Unit | Condition                | Spec<br>Number |
|----------------------------|------------------------------------------------------------------------------------------------------------|----------|-----|--------------|------|--------------------------|----------------|
| EXTAL_SWING_<br>PP         | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>disabled) <sup>3</sup> | 1.2      | _   | 2.75         | V    | _                        | _              |
| CLKIN_VIL_<br>EXTAL_BYPASS | Input clock low level in bypass mode                                                                       | 0        | _   | vref-0.5     | V    | vref=0.5*VDD_HV_A        | _              |
| CLKIN_VIH_<br>EXTAL_BYPASS | Input clock high level in bypass mode                                                                      | vref+0.5 | _   | VDD_HV<br>_A | V    | vref=0.5*VDD_HV_A        | _              |
| VSB                        | Self Bias Voltage                                                                                          | 350      | _   | 850          | mV   | _                        | _              |
| GM                         | Amplifier<br>Transconductance                                                                              | 9.7      | _   | 18.5         | mA/V | GM_SEL[3:0] =<br>4`b1111 | _              |

- 1. For bypass mode applications, the EXTAL pin should be driven low when FXOSC is in off/disabled state.
- 2. The startup time specification is valid only when the recommended crystal and load capacitors are used. For higher load capacitances, the actual startup time might be higher.
- 3. The recommended gm setting to ensure extal swing < 2.75V at 8MHz in ALC-disabled mode is gm=4'b0010.

  Recommended gm settings in ALC-disabled mode for all other supported frequencies and crystals remain the same.

To ensure stable oscillations, FXOSC incorporates the feedback resistance internally.

Drive level is a crystal specification and if crystal load capacitance is increased beyond the recommended value, it may violate the crystal drive level rating. In such cases, contact NXP sales representative for selecting the correct crystal.

Crystal oscillator circuit provides stable oscillations when gmXOSC > 5 \* gm\_crit. The gm\_crit is defined as:  $gm_crit = 4 * (ESR + RS) * (2\pi F)^2 * (C0 + CL)^2$ 

#### where

- gmXOSC is the transconductance of the internal oscillator circuit
- ESR is the equivalent series resistance of the external crystal
- RS is the series resistance connected between XTAL pin and external crystal for current limitation
- F is the external crystal oscillation frequency
- C0 is the shunt capacitance of the external crystal
- CL is the external crystal total load capacitance. CL = Cs+ [C1\*C2/(C1+C2)]
- Cs is stray or parasitic capacitance on the pin due to any PCB traces
- C1, C2 external load capacitances on EXTAL and XTAL pins

See manufacture datasheet for external crystal component values

Figure 40. Oscillation build-up equation

#### NOTE

To improve the FXOSC & PLL jitter performance in S32K328, S32K338, S32K348, S32K358 the functionality of the pins (namely - PTG0,PTG3,PTF11,PTF19,PTF30, PMOS\_CTRL in BGA289 package) cannot be toggling edge aligned.

#### NOTE

To improve the FXOSC jitter & duty cycle performance in S32K310, S32K311, S32K312, S32K322, S32K341 S32K342, S32K314,S32K324 and S32K344, the functionality of the pin next to the Oscillator (namely, PTE14 in 172-HDQFP and PTE3 in 100-HDQFP package) must be limited to static GPIO operation.



# 11.5 SXOSC

Table 43. Slow Crystal Oscillator (SXOSC)

| Symbol   | Description                                  | Min | Тур    | Max | Unit  | Condition                                                      | Spec<br>Number |
|----------|----------------------------------------------|-----|--------|-----|-------|----------------------------------------------------------------|----------------|
| Fsxosc   | Oscillator Crystal<br>Frequency <sup>1</sup> | _   | 32.768 | _   | KHz   | IP in crystal mode                                             | _              |
| Tstart   | SXOSC startup time                           | _   | _      | 2   | s     | start up time is<br>dependent upon board<br>and crystal model. | _              |
| ISXOSC   | Oscillator Analog circuit supply current     | _   | 2.1    | 10  | uA    | _                                                              | _              |
| gm_sxocs | NMOS Amplifier<br>Transconductance           | 3   | _      | 40  | u A/V | _                                                              | _              |

1. Supports single frequency

# 12 Communication interfaces

# **12.1 LPSPI**

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following table provides timing characteristics for classic LPSPI timing modes.

- 1. All timing is shown with respect to 50% VDD\_HV\_A/B thresholds.
- 2. All measurements are with maximum output load of 30pF (except 50pF support on K3x8 with Fast/Medium/Standard-Plus IOs), input transition of 1 ns and pad configured DSE = 1, SRC = 0.

Table 44. LPSPI

| Symbol  | Description                                                | Min     | Тур | Max | Unit | Condition       | Spec<br>Number |
|---------|------------------------------------------------------------|---------|-----|-----|------|-----------------|----------------|
| fperiph | Peripheral Frequenc y 1,2,3                                | _       | _   | 40  | MHz  | Master          | _              |
| fperiph | Peripheral Frequenc y 1,2,3                                | _       | _   | 40  | MHz  | Slave           | _              |
| fperiph | Peripheral Frequenc y 1,3,4                                | _       | _   | 80  | MHz  | Master Loopback | _              |
| fop     | Operating frequency                                        | _       | _   | 15  | MHz  | Slave           | 1              |
| fop     | Operating frequency                                        | _       | _   | 15  | MHz  | Master          | 1              |
| fop     | Operating frequency <sup>5</sup>                           | _       | _   | 10  | MHz  | Slave_10Mbps    | 1              |
| fop     | Operating frequency <sup>5</sup>                           | _       | _   | 10  | MHz  | Master_10Mbps   | 1              |
| fop     | Operating frequency <sup>4,6</sup>                         | _       | _   | 20  | MHz  | Master Loopback | 1              |
| tSPSCK  | SPSCK period                                               | 66      | _   | _   | ns   | Slave           | 2              |
| tSPSCK  | SPSCK period                                               | 66      | _   | _   | ns   | Master          | 2              |
| tSPSCK  | SPSCK period <sup>4</sup>                                  | 50      | _   | _   | ns   | Master Loopback | 2              |
| tSPSCK  | SPSCK period                                               | 100     | _   | _   | ns   | Master_10Mbps   | 2              |
| tSPSCK  | SPSCK period                                               | 100     | _   | _   | ns   | Slave_10Mbps    | 2              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup>   | tSPCK/2 | _   | _   | ns   | Slave           | 3              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup>   | 30      | _   | _   | ns   | Master          | 3              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>4,7</sup> | 30      | _   | _   | ns   | Master Loopback | 3              |

Table 44. LPSPI (continued)

| Symbol | Description                                                | Min              | Тур | Max              | Unit | Condition       | Spec<br>Number |
|--------|------------------------------------------------------------|------------------|-----|------------------|------|-----------------|----------------|
| tLAG   | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup>     | tSPCK/2          | _   | _                | ns   | Slave           | 4              |
| tLAG   | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup>     | 30               | _   | _                | ns   | Master          | 4              |
| tLAG   | Enable lag time<br>(After SPSCK<br>delay) <sup>4,8</sup>   | 30               | _   | _                | ns   | Master Loopback | 4              |
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup>   | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2 + 3 | ns   | Slave           | 5              |
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup>   | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2 + 3 | ns   | Master          | 5              |
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>4,9</sup> | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2 + 3 | ns   | Master Loopback | 5              |
| tSU    | Data setup time(inputs)                                    | 6                | _   | _                | ns   | Slave           | 6              |
| tSU    | Data setup time(inputs)                                    | 25               | _   | _                | ns   | Master          | 6              |
| tSU    | Data setup time(inputs)                                    | 5                | _   | _                | ns   | Slave_10Mbps    | 6              |
| tSU    | Data setup time(inputs)                                    | 36               | _   | _                | ns   | Master_10Mbps   | 6              |
| tSU    | Data setup time(inputs) 4                                  | 6                | _   | _                | ns   | Master_Loopback | 6              |
| tHI    | Data hold time(inputs)                                     | 3                | _   | _                | ns   | Slave           | 7              |
| tHI    | Data hold time(inputs)                                     | 0                | _   | _                | ns   | Master          | 7              |
| tHI    | Data hold time(inputs)                                     | 4                | _   | _                | ns   | Slave_10Mbps    | 7              |
| tHI    | Data hold time(inputs)                                     | 0                | _   | _                | ns   | Master_10Mbps   | 7              |
| tHI    | Data hold time(inputs) <sup>4</sup>                        | 3                | _   | _                | ns   | Master Loopback | 7              |
| tA     | Slave access time                                          | -                | _   | 50               | ns   | Slave           | 8              |

Table 44. LPSPI (continued)

| Symbol | Description                                      | Min  | Тур | Max  | Unit | Condition                                                              | Spec<br>Number |
|--------|--------------------------------------------------|------|-----|------|------|------------------------------------------------------------------------|----------------|
| tDIS   | Slave MISO (SOUT) disable time                   | _    | _   | 50   | ns   | Slave                                                                  | 9              |
| tV     | Data valid (after SPSCK edge) 10                 | _    | _   | 26   | ns   | Slave                                                                  | 10             |
| tV     | Data valid (after SPSCK edge) 10                 | _    | _   | 14   | ns   | Master                                                                 | 10             |
| tV     | Data valid (after SPSCK edge) 10                 | _    | _   | 36   | ns   | Slave_10Mbps                                                           | 10             |
| tV     | Data valid (after SPSCK edge) 10                 | _    | _   | 21   | ns   | Master_10Mbps, for<br>all S32K3xx variants<br>except S32K3x8           | 10             |
| tV     | Data valid (after<br>SPSCK edge) <sup>10</sup>   | _    | _   | 24   | ns   | Master_10Mbps, for S32K3x8                                             | 10             |
| tV     | Data valid (after SPSCK edge) 4,10               | _    | _   | 8    | ns   | Master Loopback,<br>applies to S32K388<br>LPSPI2 and LPSPI5<br>@20MHz  | 10             |
| tV     | Data valid (after<br>SPSCK edge) <sup>4,10</sup> | _    | _   | 17.5 | ns   | Master Loopback,<br>applies to all devices<br>LPSPI0 @20 MHz           | 10             |
| tHO    | Data hold time (outputs) 10                      | 3    | _   | _    | ns   | Slave                                                                  | 11             |
| tHO    | Data hold time (outputs) 10                      | -8   | _   | _    | ns   | Master                                                                 | 11             |
| tHO    | Data hold time (outputs) 10                      | 3    | _   | _    | ns   | Slave_10Mbps                                                           | 11             |
| tHO    | Data hold time (outputs) 10                      | -15  | _   | _    | ns   | Master_10Mbps, for<br>all S32K3xx variants<br>except S32K3x8           | 11             |
| tHO    | Data hold time (outputs) 10                      | -18  | _   | _    | ns   | Master_10Mbps, for S32K3x8                                             | 11             |
| tHO    | Data hold time (outputs) 4,10                    | -4.5 | _   | _    | ns   | Master Looopback,<br>applies to S32K388<br>LPSPI2 and LPSPI5<br>@20MHz | 11             |
| tHO    | Data hold time (outputs) 4,10                    | -2   | _   | _    | ns   | Master Loopback,<br>applies to all devices<br>LPSPI0 @20 MHz           | 11             |
| tRI/FI | Rise/Fall time input <sup>11</sup>               | _    | _   | 1    | ns   | Slave                                                                  | -              |

Table 44. LPSPI (continued)

| Symbol | Description                          | Min | Тур | Max | Unit | Condition       | Spec<br>Number |
|--------|--------------------------------------|-----|-----|-----|------|-----------------|----------------|
| tRI/FI | Rise/Fall time input <sup>11</sup>   | _   | _   | 1   | ns   | Master          | -              |
| tRI/FI | Rise/Fall time input <sup>4,11</sup> | _   | _   | 1   | ns   | Master Loopback | -              |

- 1. tperiph = 1/fperiph
- 2. For LPSPI0 instance, max. peripheral frequency is equal to AIPS\_PLAT\_CLK.
- 3. fperiph = LPSPI peripheral clock
- 4. Master Loopback mode: In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1.
- 5. These specifications apply to the SPI operation, as master or slave, at up to 10 Mbps for the combinations not indicated in the table below. Unless otherwise noted, all other 'master' and 'slave' specifications are also applicable in the 10Mbps configurations. See table "LPSPI 20 MHz and 15 MHz Combinations.
- 6. LPSPI0 support up to 20MHz on fast pin.
- 7. Minimum configuration value for CR[PCSSCK] field is 3(0x00000011).
- 8. Minimum configuration value for CCR[SCKPCS] field is 3(0x00000011).
- 9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter.
- 10. Output rise/fall time is determined by the output load and GPIO pad drive strength setting. See the GPIO specifications for detail.
- 11. The input rise/fall time specification applies to both clock and data, and is required to guarantee related timing parameters.









# 12.2 LPSPI0 20 MHz and 15 MHz Combinations

| NOTE                                        |
|---------------------------------------------|
| 15 and 20 Mbps is supported on LPSPI0 only. |

All measurements are with maximum output load of 25pF (except 30pF support on K358 with Standard-Plus IOs, and 50pF support on K388 with Standard-Plus IOs). S32K31x devices support only 15 MHz modes and all other devices support both 15 and 20 MHz combinations.

Table 45. LPSPI0 20 MHz and 15 MHz Combinations

| PORT  | SPI Signal  | 20Mbps (In loopback mode only) | 15 Mbps     |
|-------|-------------|--------------------------------|-------------|
| PTB1  | LPSPI0_SOUT |                                | LPSPI0_SOUT |
| PTB0  | LPSPI0_PCS0 |                                | LPSPI0_PCS0 |
| PTC9  | LPSPI0_SIN  |                                | LPSPI0_SIN  |
| PTC8  | LPSPI0_SCK  |                                | LPSPI0_SCK  |
| PTD6  | LPSPI0_PCS0 | LPSPI0_PCS0                    |             |
| PTD5  | LPSPI0_PCS1 | LPSPI0_PCS1                    |             |
| PTD12 | LPSPI0_SOUT | LPSPI0_SOUT                    |             |
| PTD11 | LPSPI0_SCK  | LPSPI0_SCK                     |             |
| PTD10 | LPSPI0_SIN  | LPSPI0_SIN                     |             |

NOTE

Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode.

# 12.3 LPSPI2 and LPSPI5 20MHz combination for S32K388

NOTE

LPSPI running at 20MHz speed is possible only on specific pads as per table below.

All measurements are with maximum output load of 25pF.

Table 46. LPSPI2 and LPSPI5 20MHz combination for S32K388

| LPSPI Instance         | Signal Type | PIN   | LPSPI Signal |
|------------------------|-------------|-------|--------------|
| LPSPI2 Master Loopback | PCS         | PTF7  | LPSPI2_PCS0  |
|                        | SCK         | PTA11 | LPSPI2_SCK   |
|                        | SOUT        | PTF4  | LPSPI2_SOUT  |
|                        | SIN         | PTE24 | LPSPI2_SIN   |
| LPSPI5 Master Loopback | PCS         | PTG23 | LPSPI5_PCS0  |
|                        | SCK         | PTD31 | LPSPI5_SCK   |
|                        | SOUT        | PTG25 | LPSPI5_SOUT  |
|                        | SIN         | PTD28 | LPSPI5_SIN   |

Table 47. LPSPI2 and LPSPI0 20MHz combination for S32K388

| LPSPI Instance         | Signal Type | PIN   | LPSPI Signal |
|------------------------|-------------|-------|--------------|
| LPSPI2 Master Loopback | PCS         | PTD17 | LPSPI2_PCS0  |
|                        | SCK         | PTD14 | LPSPI2_SCK   |
|                        | SOUT(MOSI)  | PTE9  | LPSPI2_SOUT  |
|                        | SIN(MISO)   | PTD13 | LPSPI2_SIN   |
| LPSPI0 Master Loopback | PCS         | PTD6  | LPSPI0_PCS0  |
|                        | SCK         | PTD11 | LPSPI0_SCK   |
|                        | SOUT(MOSI)  | PTD12 | LPSPI0_SOUT  |
|                        | SIN(MISO)   | PTD10 | LPSPI0_SIN   |

# 12.4 Communication between two S32K388 devices

S32K388 devices supports fast data sending between two of them. Interface uses is four data lines at frequency of 6.6MHz in one direction and four data lines at frequency of 6.6MHz in opposite direction. Configuration of LPSPI interface is 4x data lines half duplex mode. For purpose of this communication LPSPI2, LPSPI5 and set of PINs was designed. Below figure shows diagram of connection between two S32K388 devices. Left device will use LPSPI2 in Master 4x data line half duplex mode to send data to LPSPI2 in Slave 4x dataline half duplex mode on second device. Similarly LPSPI5, but for in opposite direction than LPSPI2 do.



Table 48. Pins and signals assignment for this communication.

| K388 Left      | K388 Left      |     |              | K388 Right     |                |     |              |  |
|----------------|----------------|-----|--------------|----------------|----------------|-----|--------------|--|
| LPSPI instance | Signal<br>type | PIN | LPSPI signal | LPSPI instance | Signal<br>type | PIN | LPSPI signal |  |

Table 48. Pins and signals assignment for this communication. (continued)

|                       |                     |       |             | _      |                       |             |       |             |
|-----------------------|---------------------|-------|-------------|--------|-----------------------|-------------|-------|-------------|
|                       | PCS                 | PTF7  | LPSPI2_PCS0 |        |                       | PCS         | PTF7  | LPSPI2_PCS0 |
|                       | SCK                 | PTA11 | LPSPI2_SCK  |        |                       | SCK         | PTA11 | LPSPI2_SCK  |
| mode.                 | D0                  | PTF4  | LPSPI2_SOUT | 2      | Slave mode            | D0          | PTF4  | LPSPI2_SOUT |
| LPSPI2<br>Master mode | D1                  | PTE24 | LPSPI2_SIN  | LPSP12 |                       | D1          | PTE24 | LPSPI2_SIN  |
|                       | D2 PTH0 LPSPI2_PCS2 |       |             | D2     | PTH0                  | LPSPI2_PCS2 |       |             |
|                       | D3                  | PTH1  | LPSPI2_PCS3 |        |                       | D3          | PTH1  | LPSPI2_PCS3 |
|                       | PCS                 | PTG23 | LPSPI5_PCS0 |        |                       | PCS         | PTG28 | LPSPI5_PCS0 |
|                       | SCK                 | PTD31 | LPSPI5_SCK  |        | LPSPI5<br>Master mode | SCK         | PTG31 | LPSPI5_SCK  |
| LPSPI5<br>Slave mode  | D0                  | PTG25 | LPSPI5_SOUT | 5      |                       | D0          | PTG30 | LPSPI5_SOUT |
| LPSP15<br>Slave m     | D1                  | PTD28 | LPSPI5_SIN  | PSPI   |                       | D1          | PTG29 | LPSPI5_SIN  |
|                       | D2                  | PTG24 | LPSPI5_PCS2 |        |                       | D2          | PTG13 | LPSPI5_PCS2 |
|                       | D3                  | PTD30 | LPSPI5_PCS3 |        |                       | D3          | PTG8  | LPSPI5_PCS3 |

# 12.4.1 Timing specification for S32K388 to S32K388 communication

Below table lists the timing parameters for this communication. This parameters is valid only on set of pins preselected for this device to device communication. All timing is shown with respect to 50% VDD\_HV\_A/B thresholds. All measurements are with maximum output load of 50 pF, input transition of 1 ns and pad configured with fastest slew setting (DSE = 1'b1).

Table 49. Timing specification for S32K388 to S32K388 communication

| Symbol | Description                                             | Min | Тур | Max | Unit | Condition         | Spec<br>Number |
|--------|---------------------------------------------------------|-----|-----|-----|------|-------------------|----------------|
| fcom   | Communication frequency                                 | _   | _   | 6.6 | MHz  | _                 | _              |
| tWSPCK | Clock (SPSCK) high<br>or low time (SPSCK<br>duty cycle) | 69  | _   | 79  | ns   | _                 | _              |
| tSU    | Data setup time                                         | 34  | _   | _   | ns   | Master mode       | 6              |
| tSU    | Data setup time                                         | 5   | _   | _   | ns   | Slave mode        | 6              |
| tV     | Data valid (after SPSCK edge)                           | _   | _   | 21  | ns   | Master mode       | 10             |
| tV     | Data valid (after SPSCK edge)                           | _   | _   | 34  | ns   | Slave mode        | 10             |
| tHO    | Input hold time                                         | 0   | _   | _   | ns   | Master mode input | 7              |
| tHO    | Input hold time                                         | 4   | _   | _   | ns   | slave mode input  | 7              |
| tHO    | Output hold time                                        | 3   | _   | _   | ns   | Slave mode output | 11             |

Table 49. Timing specification for S32K388 to S32K388 communication (continued)

| Symbol | Description                                 | Min | Тур | Max | Unit | Condition          | Spec<br>Number |
|--------|---------------------------------------------|-----|-----|-----|------|--------------------|----------------|
| tHO    | Output hold time                            | -15 | _   | _   | ns   | Master mode output | 11             |
| tLEAD  | Enable lead time<br>(PCS to SPSCK<br>delay) | 30  | _   | _   | ns   | Master mode        | 3              |
| tA     | Slave access time                           | _   | _   | 50  | ns   | _                  | _              |
| tDIS   | Slave MISO (SOUT) disable time              | _   | _   | 50  | ns   | _                  | _              |
| tLAG   | Enable lag time<br>(After SPSCK delay)      | 30  | _   | _   | ns   | _                  | _              |

# $12.5 I^2C$

See I/O parameters for I<sup>2</sup>C specification.

#### 12.6 FlexCAN characteristics

See I/O parameters for FlexCAN specification.

"For supported baud rate, see section 'Protocol timing' of the Reference Manual."

# 12.7 SAI electrical specifications

# 12.7.1 SAI Electrical Characteristics, Slave Mode

The following table describes the SAI electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 50. SAI Electrical Characteristics, Slave Mode

| Symbol | Description                                              | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| S13    | SAI_BCLK cycle time (input)                              | 80  | _   | _   | ns   | _         | _              |
| S14    | SAI_BCLK pulse<br>width high/low<br>(input) <sup>1</sup> | 45  | _   | 55  | %    | _         | _              |
| S15    | SAI_RXD input<br>setup before<br>SAI_BCLK                | 8   | _   | _   | ns   | _         | _              |
| S16    | SAI_RXD input hold after SAI_BCLK                        | 2   | _   | _   | ns   | _         | _              |

<sup>&</sup>quot;For supported baud rate see section 'Chip-specific LPI2C information' of the Reference Manual."

Table 50. SAI Electrical Characteristics, Slave Mode (continued)

| Symbol | Description                              | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|------------------------------------------|-----|-----|-----|------|-----------|----------------|
| S17    | SAI_BCLK to<br>SAI_TXD output<br>valid   | _   | _   | 28  | ns   | _         | _              |
| S18    | SAI_BCLK to<br>SAI_TXD output<br>invalid | 0   | _   | _   | ns   | _         | _              |
| S19    | SAI_FS input setup before SAI_BCLK       | 8   | _   | _   | ns   | _         | _              |
| S20    | SAI_FS input hold after SAI_BCLK         | 2   | _   | _   | ns   | _         | _              |
| S21    | SAI_BCLK to<br>SAI_FS output valid       | _   | _   | 28  | ns   | _         | _              |
| S22    | SAI_BCLK to<br>SAI_FS output<br>invalid  | 0   | _   | _   | ns   | _         | _              |

1. The slave mode parameters (S15 - S22) assume 50% duty cycle on SAI\_BCLK input. Any change in SAI\_BCLK duty cycle input must be taken care during the board design or by the master timing.



# 12.7.2 SAI Electrical Characteristics, Master Mode

The following table describes the SAI electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b 0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 51. SAI Electrical Characteristics, Master Mode

| Symbol | Description                               | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-------------------------------------------|-----|-----|-----|------|-----------|----------------|
| S1     | SAI_MCLK cycle time                       | 40  | _   | _   | ns   | _         | _              |
| S2     | SAI_MCLK pulse width high/low             | 45  | _   | 55  | %    | _         | _              |
| S3     | SAI_BCLK cycle time                       | 80  | _   | _   | ns   | _         | _              |
| S4     | SAI_BCLK pulse width high/low             | 45  | _   | 55  | %    | _         | _              |
| S5     | SAI_RXD input<br>setup before<br>SAI_BCLK | 28  | _   | _   | ns   | _         | _              |
| S6     | SAI_RXD input hold after SAI_BCLK         | 0   | _   | _   | ns   | _         | _              |
| S7     | SAI_BCLK to<br>SAI_TXD output<br>valid    | _   | _   | 8   | ns   | _         | _              |
| S8     | SAI_BCLK to<br>SAI_TXD output<br>invalid  | -2  | _   | _   | ns   | _         | _              |
| S9     | SAI_FS input setup<br>before SAI_BCLK     | 28  | _   | _   | ns   | _         | _              |
| S10    | SAI_FS input hold after SAI_BCLK          | 0   | _   | _   | ns   | _         | _              |
| S11    | SAI_BCLK to<br>SAI_FS output valid        | _   | _   | 8   | ns   | _         | _              |
| S12    | SAI_BCLK to<br>SAI_FS output<br>invalid   | -2  | _   | _   | ns   | _         | _              |



# 12.8 Ethernet characteristics

# 12.8.1 Ethernet MII (10/100 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/ constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 52. Ethernet MII (10/100 Mbps)

| Symbol  | Description                               | Min | Тур      | Max | Unit             | Condition   | Spec<br>Number |
|---------|-------------------------------------------|-----|----------|-----|------------------|-------------|----------------|
| _       | RXCLK frequency                           | _   | 2.5/25   | _   | MHz              | 10/100 Mbps | _              |
| MII1    | RXCLK pulse width high                    | 35  | _        | 65  | %RXCLK period    | _           | _              |
| MII2    | RXCLK pulse width low                     | 35  | _        | 65  | %RXCLK period    | _           | _              |
| MII3    | RXD[3:0], RXDV,<br>RXER to RXCLK<br>setup | 5   | _        | _   | ns               | 10/100 Mbps | _              |
| MII4    | RXCLK to RXD[3:0],<br>RXDV, RXER hold     | 5   | _        | _   | ns               | 10/100 Mbps | _              |
| tCYC_TX | TXCLK frequency                           | _   | 2.5 / 25 | _   | MHz              | 10/100 Mbps | _              |
| MII5    | TXCLK pulse width high                    | 35  | _        | 65  | %TXCLK<br>period | _           | _              |

Table 52. Ethernet MII (10/100 Mbps) (continued)

| Symbol | Description                            | Min | Тур | Max | Unit             | Condition | Spec<br>Number |
|--------|----------------------------------------|-----|-----|-----|------------------|-----------|----------------|
| MII6   | TXCLK pulse width low                  | 35  | _   | 65  | %TXCLK<br>period | _         | _              |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid  | 2   | _   | _   | ns               | _         | _              |
| MII8   | TXCLK to TXD[3:0],<br>TXEN, TXER valid | _   | _   | 25  | ns               | _         | _              |





# 12.8.2 Ethernet MII (200 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 53. Ethernet MII (200 Mbps)

| Symbol | Description                                    | Min | Тур | Max | Unit                 | Condition | Spec<br>Number |
|--------|------------------------------------------------|-----|-----|-----|----------------------|-----------|----------------|
| _      | RXCLK frequency                                | _   | _   | 50  | MHz                  | _         | _              |
| MII1   | RXCLK pulse width high                         | 35  | _   | 65  | %<br>RXCLK<br>period | _         | _              |
| MII2   | RXCLK pulse width low                          | 35  | _   | 65  | %<br>RXCLK<br>period | _         | _              |
| MII3   | RXD[3:0], RXDV,<br>RXER to RXCLK<br>setup time | 4   | _   | _   | ns                   | _         | _              |
| MII4   | RXCLK to RXD[3:0],<br>RXDV, RXER hold<br>time  | 2   | _   | _   | ns                   | _         | _              |
| _      | TXCLK frequency                                | _   | _   | 50  | MHz                  | _         | _              |

Table 53. Ethernet MII (200 Mbps) (continued)

| Symbol | Description                            | Min | Тур | Max | Unit                 | Condition | Spec<br>Number |
|--------|----------------------------------------|-----|-----|-----|----------------------|-----------|----------------|
| MII5   | TXCLK pulse width high                 | 35  | _   | 65  | %<br>TXCLK<br>period | _         | _              |
| MII6   | TXCLK pulse width low                  | 35  | _   | 65  | %<br>TXCLK<br>period | _         | _              |
| MII7   | TXCLK to TXD[3:0], TXDV, TXER invalid  | 2   | _   | _   | ns                   | _         | _              |
| MII8   | TXCLK to TXD[3:0],<br>TXDV, TXER valid | _   | _   | 15  | ns                   | _         | _              |





# 12.8.3 Ethernet RMII (10/100 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 54. Ethernet RMII (10/100 Mbps)

| Symbol      | Description                                    | Min | Тур | Max | Unit                 | Condition   | Spec<br>Number |
|-------------|------------------------------------------------|-----|-----|-----|----------------------|-------------|----------------|
| _           | RMII input<br>clock frequency<br>(RMII_CLK)    | _   | _   | 50  | MHz                  | 10/100 Mbps | _              |
| RMII1,RMII5 | RMII_CLK pulse width high                      | 35  | _   | 65  | %RMII_C<br>LK period | _           | _              |
| RMII2,RMII6 | RMII_CLK pulse width low                       | 35  | _   | 65  | %RMII_C<br>LK period | _           | _              |
| RMII3       | RXD[1:0], CRS_DV,<br>RXER to RMII_CLK<br>setup | 4   | _   | _   | ns                   | _           | _              |
| RMII4       | RMII_CLK to<br>RXD[1:0], CRS_DV,<br>RXER hold  | 2   | _   | _   | ns                   | _           | _              |

Table 54. Ethernet RMII (10/100 Mbps) (continued)

| Symbol | Description                                   | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------|-----|-----|-----|------|-----------|----------------|
| RMII8  | RMII_CLK to<br>TXD[1:0], TXEN<br>data valid   | _   | _   | 15  | ns   | _         | _              |
| RMII7  | RMII_CLK to<br>TXD[1:0], TXEN<br>data invalid | 2   | _   | _   | ns   | _         | _              |





#### 12.8.4 Ethernet RGMII

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. Measurements are with maximum output load of 13.5pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 55. Ethernet RGMII

| Symbol  | Description                                                   | Min  | Тур | Max | Unit | Condition | Spec<br>Number |
|---------|---------------------------------------------------------------|------|-----|-----|------|-----------|----------------|
| Тсус    | Clock cycle duration <sup>1,2</sup>                           | 7.2  | _   | 8.8 | ns   | SRC = 0   | _              |
| TskewT  | Data to clock<br>output skew (at<br>transmitter) <sup>2</sup> | -500 | _   | 500 | ps   | SRC=0     | _              |
| TskewRi | Data to clock input skew (at receiver) <sup>2</sup>           | 1    | _   | 2.6 | ns   | SRC=0     | _              |
| TskewRo | Data to clock output skew (at receiver) <sup>2</sup>          | -650 | _   | 650 | ps   | SRC=0     | _              |
| Duty_G  | Clock duty cycle for Gigabit <sup>2</sup>                     | 45   | _   | 55  | %    | SRC=0     | _              |
| Duty_T  | Clock duty cycle for 10/100T <sup>2</sup>                     | 40   | _   | 60  | %    | SRC=0     | _              |
| Tr      | Output rise time <sup>3</sup>                                 | _    | _   | 1   | ns   | SRC=0     | _              |
| Tf      | Output fall time <sup>3</sup>                                 | _    | _   | 1   | ns   | SRC=0     | _              |

- 1. For 10 Mbps and 100 Mbps, Tcyc will scale to 400 ns ±40 ns and 40 ns ±4 ns respectively.
- 2. RGMII timing specifications is valid for 3.3V nominal I/O pad supply voltage.

3. Output timing valid for maximum external load CL = 13.5 pF (includes PCB trace, package trace (around 2pF) and flash input load).





# 12.8.5 MDIO timing specifications

The following table describes the MDIO electrical characteristics. Measurements are with maximum output load of 25 pF, input transition of 1 ns and pad configured with fastest slew settings (DSE = 1'b1 and SRE = 1'b0). I/O operating voltage ranges from 2.97 V to 3.63 V. MDIO pin must have external Pull-up. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Table 56. MDIO timing specifications

| Symbol | Description                                                               | Min | Тур | Max | Unit           | Condition | Spec<br>Number |
|--------|---------------------------------------------------------------------------|-----|-----|-----|----------------|-----------|----------------|
| _      | MDC clock<br>frequency                                                    | _   | _   | 2.5 | MHz            | _         | _              |
| MDC1   | MDC pulse width high                                                      | 40  | _   | 60  | %MDC<br>period | _         | MDC1           |
| MDC2   | MDC pulse width low                                                       | 40  | _   | 60  | %MDC<br>period | _         | MDC2           |
| MDC5   | MDC falling edge<br>to MDIO output<br>valid(maximum<br>propagation delay) | _   | _   | 25  | ns             | _         | MDC5           |
| MDC6   | MDC falling edge to MDIO output                                           | -10 | _   | _   | ns             | _         | MDC6           |

Table 56. MDIO timing specifications (continued)

| Symbol | Description                                      | Min  | Тур | Max | Unit | Condition                                                                                                                                         | Spec<br>Number |
|--------|--------------------------------------------------|------|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|        | invalid(minimum propagation delay)               |      |     |     |      |                                                                                                                                                   |                |
| MDC3   | MDIO (input) to<br>MDC rising edge<br>setup time | 25   | _   | _   | ns   | Applies to S32K3x4,<br>S32K342, S32K341,<br>S32K322, S32K328,<br>S32K338, S32K348,<br>S32K358 and all GPIO<br>pads of S32K388<br>except GPIO[113] | MDC3           |
| MDC3   | MDIO (input) to<br>MDC rising edge<br>setup time | 29.5 | _   | _   | ns   | Applies to GPIO[113]<br>pad of S32K388                                                                                                            | MDC3           |
| MDC4   | MDIO (input) to<br>MDC rising edge<br>hold time  | 0    | _   | _   | ns   | _                                                                                                                                                 | MDC4           |



#### 12.9 QuadSPI

# 12.9.1 QuadSPI Quad 3.3V SDR 120MHz

The following table applies to S32K344, S32K324, S32K314, S32K342, S32K341, S32K322, S32K328, S32K338, S32K348, and S32K358.

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Program register value QuadSPI\_FLSHCR[TCSS] = 4`h3.

Program register value QuadSPI\_FLSHCR[TCSH] = 4`h3.

Program register value QuadSPI\_DLLCRA[SLV\_FINE\_OFFSET] to 4'b0001.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 57. QuadSPI Quad 3.3V SDR 120MHz

| Symbol | Description                         | Min    | Тур      | Max  | Unit | Condition         | Spec<br>Number |
|--------|-------------------------------------|--------|----------|------|------|-------------------|----------------|
| fSCK   | SCK clock<br>frequency <sup>1</sup> | _      | _        | 120  | MHz  | Pad Loopback      | _              |
| fSCK   | SCK clock<br>frequency <sup>1</sup> | _      | _        | 60   | MHz  | Internal Loopback | _              |
| tSCK   | SCK clock period                    | 1/fSCK | -        | _    | ns   | Pad Loopback      | _              |
| tSCK   | SCK clock period                    | 1/fSCK | -        | _    | ns   | Internal Loopback | _              |
| tSDC   | SCK duty cycle <sup>2</sup>         | 45     | -        | 55   | %    | Internal Loopback | _              |
| tSDC   | SCK duty cycle <sup>2</sup>         | 45     | -        | 55   | %    | Pad Loopback      | _              |
| tIS    | Data input setup time               | 1.75   | _        | -    | ns   | Pad Loopback      | _              |
| tIS    | Data input setup time               | 9      | _        | _    | ns   | Internal Loopback | _              |
| tIH    | Data input hold time                | 1      | <u> </u> | _    | ns   | Pad Loopback      | _              |
| tIH    | Data input hold time                | 1      | -        | _    | ns   | Internal Loopback | _              |
| tOV    | Data output valid time              | _      | _        | 1.75 | ns   | Pad Loopback      | _              |
| tOV    | Data output valid time              | _      | _        | 1.75 | ns   | Internal Loopback | _              |
| tIV    | Data output invalid time            | -1.5   | _        | _    | ns   | Pad Loopback      | _              |
| tIV    | Data output invalid time            | -1.5   | _        | _    | ns   | Internal Loopback | _              |
| tCSSCK | CS to SCK time                      | 5      | _        | _    | ns   | Pad Loopback      | _              |
| tCSSCK | CS to SCK time                      | 5      | _        | -    | ns   | Internal Loopback | _              |
| tSCKCS | SCK to CS time                      | 3      | _        | -    | ns   | Pad Loopback      | _              |
| tSCKCS | SCK to CS time                      | 3      | -        | -    | ns   | Internal Loopback | _              |

<sup>1.</sup> This frequency specification is valid only if output valid time of external flash is ≤ 5.5ns, and if output valid time of external flash is more than 5.5ns but ≤ 6.5ns, then maximum fSCK is 104MHz.

<sup>2.</sup> For S32K342 100HDQFP, tSDC spec would be 44%-56% when ENET and SAI active along with QuadSPI at 120MHZ





#### 12.9.2 QuadSPI Octal 3.3V DDR 100MHz

The following table applies to S32K328, S32K338, S32K348, S32K358.

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Set FLSHCR[TCSS]=2 and FLSHCR[TCSH]=5.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 58. QuadSPI Octal 3.3V DDR 100MHz

| Symbol      | Description                                   | Min                | Тур | Max                | Unit | Condition | Spec<br>Number |
|-------------|-----------------------------------------------|--------------------|-----|--------------------|------|-----------|----------------|
| fSCK_DQS    | SCK / DQS<br>frequency <sup>1</sup>           | _                  | _   | 100                | MHz  | _         | _              |
| tSDC        | SCK duty cycle                                | 45                 | _   | 55                 | %    | _         | _              |
| tCL_SCK_DQS | SCK / DQS low time <sup>1</sup>               | 4.500              | _   | _                  | ns   | _         | _              |
| tCH_SCK_DQS | SCK / DQS high time <sup>1</sup>              | 4.500              | _   | _                  | ns   | _         | _              |
| tOD_DATA    | Data output delay (w.r.t. SCK)                | 1.016              | _   | 3.484              | ns   | _         | _              |
| tOD_CS      | CS output delay (w.r.t. SCK) <sup>2</sup>     | 3.016 - n/<br>fSCK | _   | -0.016 +<br>m/fSCK | ns   | _         | _              |
| tDVW        | Input data valid window <sup>1</sup>          | 3.284              | _   | _                  | ns   | _         | _              |
| tISU_DQS    | Input setup time<br>(w.r.t. DQS) <sup>1</sup> | -0.816             | _   | _                  | ns   | _         | _              |
| tlH_DQS     | Input hold time (w.r.t. DQS) <sup>1</sup>     | 3.684              | _   | _                  | ns   | _         | _              |

<sup>1.</sup> Input timing assumes maximum input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash.

#### 12.9.3 QuadSPI Quad 3.3V SDR 103.33MHz

The following table applies only to S32K388.

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 59. QuadSPI Quad 3.3V SDR 103.33MHz

| Symbol  | Description                      | Min   | Тур | Max    | Unit | Condition | Spec<br>Number |
|---------|----------------------------------|-------|-----|--------|------|-----------|----------------|
| fSCK    | SCK clock frequency              | _     | _   | 103.33 | MHz  | _         | _              |
| tCL_SCK | SCK clock low time <sup>1</sup>  | 4.327 | _   | _      | ns   | _         | _              |
| tCH_SCK | SCK clock high time <sup>1</sup> | 4.327 | _   | _      | ns   | _         | _              |

<sup>2.</sup> Where m=TCSS and n=TCSH-1.

Table 59. QuadSPI Quad 3.3V SDR 103.33MHz (continued)

| Symbol   | Description                                   | Min                | Тур | Max               | Unit | Condition | Spec<br>Number |
|----------|-----------------------------------------------|--------------------|-----|-------------------|------|-----------|----------------|
| tOD_DATA | Data output delay (w.r.t. SCK)                | -2.330             | _   | 2.880             | ns   | _         | _              |
| tOD_CS   | CS output delay (w.r.t. SCK) <sup>2</sup>     | 3.391 - n/<br>fSCK | _   | 5.901 +<br>m/fSCK | ns   | _         | _              |
| tDVW     | Input data valid window <sup>1</sup>          | 5.5                | _   | _                 | ns   | _         | _              |
| tISU_SCK | Input setup time<br>(w.r.t. SCK) <sup>1</sup> | 2.152              | _   | _                 | ns   | _         | _              |
| tIH_SCK  | Input hold time (w.r.t. SCK) <sup>1</sup>     | 2.0                | _   | _                 | ns   | _         | _              |

- 1. Input timing assumes maximum input signal transition of 1ns (20%/80%).
- 2. Where m=TCSS and n=TCSH-1.

#### 12.9.4 QuadSPI Octal 3.3V DDR 120MHz

The following table applies to S32K328, S32K338, S32K348, S32K358.

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Set FLSHCR[TCSS]=2 and FLSHCR[TCSH]=5.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 60. QuadSPI Octal 3.3V DDR 120MHz

| Symbol      | Description                         | Min                | Тур | Max | Unit | Condition        | Spec<br>Number |
|-------------|-------------------------------------|--------------------|-----|-----|------|------------------|----------------|
| fSCK_DQS    | SCK / DQS<br>frequency <sup>1</sup> | _                  | _   | 120 | MHz  | DLL enabled      | _              |
| fSCK_DQS    | SCK / DQS<br>frequency <sup>1</sup> | _                  | _   | 120 | MHz  | DLL mode enabled | _              |
| tSCK        | SCK clock period                    | 1/<br>fSCK_D<br>QS | _   | _   | ns   | External DQS     | _              |
| tSDC        | SCK / DQS duty cycle                | 45                 | _   | 55  | %    | External DQS     | _              |
| tCL_SCK_DQS | SCK / DQS low time <sup>1</sup>     | 3.75               | _   | _   | ns   | _                | _              |

Table 60. QuadSPI Octal 3.3V DDR 120MHz (continued)

| Symbol      | Description                                | Min    | Тур | Max    | Unit | Condition | Spec<br>Number |
|-------------|--------------------------------------------|--------|-----|--------|------|-----------|----------------|
| tCH_SCK_DQS | SCK / DQS high time <sup>1</sup>           | 3.75   | _   | _      | ns   | _         | _              |
| tOD_DATA    | Data output delay<br>(w.r.t. SCK)          | 0.816  | _   | 2.934  | ns   | _         | _              |
| tOD_CS      | CS output delay<br>(w.r.t. SCK)            | 3.016  | _   | -0.766 | ns   | _         | _              |
| tDVW        | Input data valid window <sup>1</sup>       | 2.518  | _   | _      | ns   | _         | _              |
| tISU_DQS    | Input setup time (w.r.t. DQS) <sup>1</sup> | -0.616 | _   | _      | ns   | _         | _              |
| tIH_DQS     | Input hold time (w.r.t. DQS) <sup>1</sup>  | 3.134  | _   | _      | ns   | _         | _              |

<sup>1.</sup> Input timing assumes an input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash.

#### 12.9.5 QuadSPI Quad 3.3V SDR 125MHz

The following table applies only to S32K388.

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 61. QuadSPI Quad 3.3V SDR 125MHz

| Symbol   | Description                               | Min                | Тур | Max               | Unit | Condition | Spec<br>Number |
|----------|-------------------------------------------|--------------------|-----|-------------------|------|-----------|----------------|
| fSCK     | SCK clock<br>frequency <sup>1</sup>       | _                  | _   | 125               | MHz  | _         | _              |
| tCL_SCK  | SCK clock low time <sup>1</sup>           | 3.6                | _   | _                 | ns   | _         | _              |
| tCH_SCK  | SCK clock high time <sup>1</sup>          | 3.6                | _   | _                 | ns   | _         | _              |
| tOD_DATA | Data output delay (w.r.t. SCK)            | -1.294             | _   | 1.844             | ns   | _         | _              |
| tOD_CS   | CS output delay (w.r.t. SCK) <sup>2</sup> | 3.391 - n/<br>fSCK | _   | 3.829 +<br>m/fSCK | ns   | _         | _              |
| tDVW     | Input data valid window <sup>1</sup>      | 4.724              | _   | _                 | ns   | _         | _              |

Table 61. QuadSPI Quad 3.3V SDR 125MHz (continued)

| Symbol   | Description                                | Min   | Тур | Max | Unit | Condition | Spec<br>Number |
|----------|--------------------------------------------|-------|-----|-----|------|-----------|----------------|
| tISU_SCK | Input setup time (w.r.t. SCK) <sup>1</sup> | 1.580 | _   | _   | ns   |           | _              |
| tlH_SCK  | Input hold time (w.r.t. SCK) <sup>1</sup>  | 1.5   | _   | _   | ns   | _         | _              |

- 1. Input timing assumes maximum input signal transition of 1ns (20%/80%).
- 2. Where m=TCSS and n=TCSH-1.

### 12.10 uSDHC

### 12.10.1 uSDHC SDR electrical specifications

The following table describes the uSDHC electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns (20%/80%) and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Data transitions measured at 25%/62.5% at 3.3V for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 62. uSDHC SDR electrical specifications

| Symbol | Description                                                           | Min | Тур | Max | Unit | Condition                | Spec<br>Number |
|--------|-----------------------------------------------------------------------|-----|-----|-----|------|--------------------------|----------------|
| fpp    | Clock frequency (low speed) <sup>1</sup>                              | _   | _   | 400 | kHz  | _                        | SD1            |
| fpp    | Clock frequency<br>(eMMC4.4/4.41<br>SDR, SD3.0<br>SDR) 1,2            | _   | _   | 50  | MHz  | Medium/Fast Pad          | SD1            |
| fpp    | Clock frequency<br>(eMMC4.4/4.41<br>SDR, SD3.0<br>SDR) <sup>1,3</sup> | _   | _   | 25  | MHz  | Standard plus/Medium pad | SD1            |
| fOD    | Clock frequency<br>(identification<br>mode) <sup>1</sup>              | 100 | _   | 400 | kHz  | _                        | SD1            |
| tWL    | Clock low time                                                        | 6   | _   | -   | ns   | Medium/Fast pad          | SD2            |
| tWL    | Clock low time                                                        | 12  | _   | _   | ns   | Standard plus/Medium pad | SD2            |
| tWH    | Clock high time                                                       | 6   | _   | _   | ns   | Medium/Fast pad          | SD3            |
| tWH    | Clock high time                                                       | 12  | _   | _   | ns   | Standard plus/Medium pad | SD3            |
| tTLH   | Clock rise time 1,4                                                   | _   | _   | 4   | ns   | Medium/Fast pad          | SD4            |
| tTLH   | Clock rise time 1,4                                                   | _   | _   | 8   | ns   | Standard plus/Medium pad | SD4            |

Table 62. uSDHC SDR electrical specifications (continued)

| Symbol | Description                                   | Min  | Тур | Max   | Unit | Condition                                                    | Spec<br>Number |
|--------|-----------------------------------------------|------|-----|-------|------|--------------------------------------------------------------|----------------|
| tTHL   | Clock fall time 1,4                           | _    | _   | 4     | ns   | Medium/Fast pad                                              | SD5            |
| tTHL   | Clock fall time 1,4                           | _    | _   | 8     | ns   | Standard plus/Medium pad                                     | SD5            |
| tOD    | SDHC output delay (output valid) <sup>1</sup> | -5.6 | _   | 2.6   | ns   | fpp= 50 MHz, SDHC_<br>CLK to SDHC_DAT                        | SD6            |
| tOD    | SDHC output delay (output valid) <sup>1</sup> | -5.6 | _   | 10.64 | ns   | fpp= 25 MHz, 400 KHz,<br>SDHC_CLK to SDHC_<br>CMD / SDHC_DAT | SD6            |
| tOD    | SDHC output delay (output valid) <sup>1</sup> | -5.6 | _   | 3.1   | ns   | fpp= 50 MHz, SDHC_<br>CLK to SDHC_CMD                        | SD6            |
| tISU   | SDHC Input setup time                         | 6.3  | _   | _     | ns   | fpp= 25 MHz, 400 KHz,<br>SDHC_CMD / SDHC_<br>DAT to SDHC_CLK | _              |
| tISU   | SDHC Input setup time                         | 4.8  | _   | _     | ns   | fpp= 50 MHz, SDHC_<br>CMD / SDHC_DAT to<br>SDHC_CLK          | SD7            |
| tIH    | SDHC Input hold time                          | 2    | _   | _     | ns   | SDHC_CLK to SDHC_<br>CMD / SDHC_DAT                          | SD8            |

- 1. Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 3.5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin).
- 2. In normal (full) speed mode for SD/SDIO card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.
- 3. In normal (full) speed mode for MMC card, clock frequency can be any value between 0–25 MHz. In high-speed mode, clock frequency can be any value between 0–50 MHz.
- 4. The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail.



### 12.10.2 uSDHC DDR electrical specifications

The following table describes the uSDHC electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns (20%/80%) and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V. Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux.

Data transitions measured at 25%/62.5% at 3.3V for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 63. uSDHC DDR electrical specifications

| Symbol | Description                                           | Min  | Тур | Max  | Unit | Condition                | Spec<br>Number                |
|--------|-------------------------------------------------------|------|-----|------|------|--------------------------|-------------------------------|
| fpp    | Clock frequency<br>(eMMC4.4/4.41<br>DDR) <sup>1</sup> | _    | _   | 50   | MHz  | Medium/Fast pad          | SD1                           |
| tWL    | Clock low time                                        | 6    | _   | _    | ns   | Medium/Fast pad          | _                             |
| tWH    | Clock high time                                       | 6    | _   | _    | ns   | Medium/Fast pad          | _                             |
| tTLH   | Clock rise time 1,2                                   | _    | _   | 4    | ns   | Medium/Fast pad          | _                             |
| tTHL   | Clock fall time 1,2                                   | _    | _   | 4    | ns   | Medium/Fast pad          | _                             |
| tOD    | SDHC output delay (output valid) <sup>1</sup>         | 2.7  | _   | 6.53 | ns   | SDHC_CLK to SDHC_<br>DAT | SD2                           |
| tOD    | SDHC output delay (output valid) <sup>1</sup>         | -5.6 | _   | 2.6  | ns   | SDHC_CLK to SDHC_<br>CMD | SD6<br>(See<br>SDR<br>figure) |
| tISU   | SDHC Input setup time                                 | 1.6  | _   | _    | ns   | SDHC_DAT to SDHC_<br>CLK | SD3                           |
| tISU   | SDHC Input setup time                                 | 4.8  | _   | _    | ns   | SDHC_CMD to SDHC_<br>CLK | SD7<br>(See<br>SDR<br>figure) |
| tIH    | SDHC Input hold time                                  | 1.5  | _   | _    | ns   | SDHC_CLK to SDHC_<br>DAT | SD4                           |
| tlH    | SDHC Input hold time                                  | 1.5  | _   | _    | ns   | SDHC_CLK to SDHC_<br>CMD | SD8<br>(See<br>SDR<br>figure) |

<sup>1.</sup> Output timing valid for maximum external load CL = 25pF, which is assumed to be a 10pF load at the end of a 50Ohm, un-terminated, 3.5 inch microstrip trace on standard FR4 (1.5pF/inch), (25pF total with margin).

<sup>2.</sup> The SDHC\_CLK rise/fall time specification applies to the input clock transition required in order to meet the output delay specifications. SDHC\_CLK output transition time is dependent on output load and GPIO pad drive strength. See the GPIO pad specifications for detail.



## 12.11 LPUART specifications

See I/O parameters for LPUART specifications.

# 13 Debug modules

### 13.1 Debug trace timing specifications

The following table describes the Debug trace electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 64. Debug trace timing specifications

| Symbol | Description                                              | Min | Тур | Max | Unit | Condition                                         | Spec<br>Number |
|--------|----------------------------------------------------------|-----|-----|-----|------|---------------------------------------------------|----------------|
| fTRACE | Trace clock<br>frequency (trace on<br>Fast pads)         | _   | _   | 120 | MHz  | Applies to all<br>K3xx variants except<br>S32K388 | _              |
| fTRACE | Trace clock<br>frequency (trace on<br>Fast pads)         | _   | _   | 125 | MHz  | Applies to S32K388                                | _              |
| fTRACE | Trace clock<br>frequency (trace on<br>StandardPlus pads) | _   | _   | 25  | MHz  | _                                                 | _              |
| tDVW   | Data output valid window                                 | 1.2 | _   | _   | ns   | _                                                 | _              |
| tDIV   | Data output invalid                                      | 0.3 | _   | _   | ns   | _                                                 | _              |



# 13.2 SWD electrical specifications

The following table describes the SWD electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 65. SWD electrical specifications

| Symbol | Description                                                     | Min    | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------------------------|--------|-----|-----|------|-----------|----------------|
| S1     | SWD_CLK<br>frequency                                            | _      | _   | 33  | MHz  | _         | S1             |
| S2     | SWD_CLK cycle period                                            | 1 / S1 | _   | _   | ns   | _         | S2             |
| S3     | SWD_CLK pulse width                                             | 40     | _   | 60  | %    | _         | S3             |
| S4     | SWD_CLK rise and fall times                                     | _      | _   | 1   | ns   | _         | S4             |
| S9     | SWD_DIO input<br>data setup time to<br>SWD_CLK rise             | 5      | _   | _   | ns   | _         | S9             |
| S10    | SWD_DIO input<br>data hold time<br>after SWD_CLK<br>rising edge | 5      | _   | _   | ns   | _         | S10            |
| S11    | SWD_CLK high to<br>SWD_DIO output<br>data valid                 | _      | _   | 22  | ns   | _         | S11            |
| S12    | SWD_CLK high to<br>SWD_DIO output<br>data hi-Z                  | _      | _   | 22  | ns   | _         | S12            |
| S13    | SWD_CLK high to<br>SWD_DIO output<br>data invalid               | 0      | _   | _   | ns   | _         | S13            |





## 13.3 JTAG electrical specifications

The following table describes the JTAG electrical characteristics. These specifications apply to JTAG and boundary scan. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 66. JTAG electrical specifications

| Symbol       | Description                            | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------------|----------------------------------------|-----|-----|-----|------|-----------|----------------|
| tJCYC        | TCK cycle time <sup>1,2</sup>          | 30  | _   | _   | ns   | _         | 1              |
| tJDC         | TCK clock pulse width                  | 40  | _   | 60  | %    | _         | 2              |
| tTCKRISE     | TCK rise/fall times (40%-70%)          | _   | _   | 1   | ns   | _         | 3              |
| tTMSS, tTDIS | TMS, TDI data setup time               | 5   | _   | _   | ns   | _         | 4              |
| tTMSH, tTDIH | TMS, TDI data hold time                | 5   | _   | _   | ns   | _         | 5              |
| tTDOV        | TCK low to TDO data valid <sup>3</sup> | _   | _   | 22  | ns   | _         | 6              |
| tTDOI        | TCK low to TDO data invalid            | 0   | _   | _   | ns   | _         | 7              |

Table 66. JTAG electrical specifications (continued)

| Symbol | Description                                            | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|--------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| tTDOHZ | TCK low to TDO high impedance                          | _   | _   | 22  | ns   | _         | 8              |
| tBSDV  | TCK falling edge to output valid <sup>4</sup>          | _   | _   | 600 | ns   | _         | 11             |
| tBSDVZ | TCK falling edge to output valid out of high impedance | _   | _   | 600 | ns   | _         | 12             |
| tBSDHZ | TCK falling edge to output high impedance              | _   | _   | 600 | ns   | _         | 13             |
| tBSDST | Boundary scan input valid to TCK rising edge           | 15  | _   | _   | ns   | _         | 14             |
| tBSDHT | TCK rising edge to boundary scan input invalid         | 15  | _   | _   | ns   | _         | 15             |

- 1. Cycle time is 30ns assuming full cycle timing. Cycle time is 60ns assuming half cycle timing.
- 2. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency
- 3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.
- 4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.







# 14 Thermal Attributes

# 14.1 Description

The tables in the following sections describe the thermal characteristics of the device.

#### NOTE

Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting side (board) temperature, ambient temperature, air flow, power dissipation or other components on the board, and board thermal resistance.

#### 14.2 Thermal characteristics

#### Thermal Design and Characteristics

- Junction temperature of the device does not solely depend on package thermal resistance but is also a function of chip
  power dissipation, PCB attributes, environmental conditions (ambient temperature & air flow) and cumulative effects of
  other heat generating ICs on the PCB.
- The appropriate thermal design must be carried out on package so that it can safely dissipate the necessary amount of power needed for it to function properly without exceeding the maximum junction temperature. This may involve adding a cooling solution on the package, creating thermal enhancements on the PCB and improving environmental conditions.
- The customer is encouraged to use the package model to perform design and risk assessment through simulations. Package models in FloTHERM or Icepak formats can be obtained under NDA from the sales team.

#### Thermal Ratings

- The table below is the package thermal ratings for LQFP, HDQFP & MAPBGA package variants. These numbers are derived through simulations based on standardized tests as described in the footnotes.
- Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment:

Table 67. Thermal characteristics

| Rating                                             | Conditions                | Symbol           | Package      | Device  |         |         |         | Unit    |         |      |
|----------------------------------------------------|---------------------------|------------------|--------------|---------|---------|---------|---------|---------|---------|------|
|                                                    |                           |                  |              | S32K311 | S32K312 | S32K342 | S32K344 | S32K358 | S32K388 |      |
|                                                    |                           |                  |              | S32K310 |         | S32K341 | S32K314 | S32K348 |         |      |
|                                                    |                           |                  |              |         |         | S32K322 | S32K324 | S32K328 |         |      |
|                                                    |                           |                  |              |         |         |         |         | S32K338 |         |      |
| Thermal resistance, Junction                       | Four-layer                | R <sub>⊕JA</sub> | 48-LQFP      | 45      | NA      | NA      | NA      | NA      | NA      | °C/W |
| to Ambient (Natural<br>Convection) <sup>1</sup>    | board (2s2p) <sup>2</sup> |                  | 100-HDQFP    | 35.3    | 38      | 33.8    | NA      | NA      | NA      | °C/W |
|                                                    |                           |                  | 172-HDQFP    | NA      | 30.5    | 29.6    | 28.9    | NA      | NA      | °C/W |
|                                                    |                           |                  | 257-MAPBGA   | NA      | NA      | NA      | 26.8    | NA      | NA      | °C/W |
|                                                    |                           |                  | 172 HDQFP_EP | NA      | NA      | NA      | NA      | 15.6    | NA      | °C/W |
|                                                    |                           |                  | 289-MAPBGA   | NA      | NA      | NA      | NA      | 20.9    | TBD     | °C/W |
|                                                    | Natural<br>Convection     | $\Psi_{ m JT}$   | 48-LQFP      | 2       | NA      | NA      | NA      | NA      | NA      | °C/W |
| parameter, Junction-to-Top of package <sup>1</sup> |                           |                  | 100-HDQFP    | 0.66    | 0.8     | 0.5     | NA      | NA      | NA      | °C/W |
|                                                    |                           |                  | 172-HDQFP    | NA      | 0.5     | 0.5     | 0.4     | NA      | NA      | °C/W |
|                                                    |                           |                  | 257-MAPBGA   | NA      | NA      | NA      | 0.3     | NA      | NA      | °C/W |
|                                                    |                           |                  | 172 HDQFP_EP | NA      | NA      | NA      | NA      | 0.3     | NA      | °C/W |
|                                                    |                           |                  | 289-MAPBGA   | NA      | NA      | NA      | NA      | 0.4     | TBD     | °C/W |

<sup>1.</sup> Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment

<sup>2.</sup> Thermal test board meets JEDEC specification for this package (JESD51-9).

### 15 Dimensions

### 15.1 Obtaining package dimensions

Package dimensions are provided in the package drawings. To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| Package option   | Document Number |
|------------------|-----------------|
| 48-pin LQFP      | 98ASH00962A     |
| 257-ball MAPBGA  | 98ASA01483D     |
| 172-pin HDQFP    | 98ASA01107D     |
| 100-pin HDQFP    | 98ASA01570D     |
| 172-pin HDQFP_EP | 98ASA01667D     |
| 289-ball MAPBGA  | 98ASA01216D     |

# 16 Revision history

The following table lists the changes in this document.

#### Rev 9, January 2024

- In "features", updated "Up to 512 KB SRAM with ECC, includes 192 KB" to "Up to 1152 KB SRAM with ECC, includes 384 KB".
- · Updated "feature comparison".
- · Updated the DMIPS values in the Table of Features to align with the footnotes.
- In Absolute Max Ratings :
  - Updated footnote "When the input pad voltage levels are close to VDD\_HV\_A (respectively to VDD\_HV\_B)..." and referred to S32K3xx hardware design guidelines instead of AN.
  - Updated footnotes "Absolute max ratings must be..." and "When the input pad voltage levels.."
  - Added new footnote "If a positive injection current is present..." to spec "I\_INJSUM\_DC\_ABS".
  - Added "S32K388" in statement "The VDD\_DCDC supply voltage is only present in certain devices.."
  - Updated condition for V15 and V11 spec.
- In Voltage and current operating requirements :
  - Updated footnote "When input pad voltage levels are close to VDD\_HVA\_A..."
  - Added new footnotes "Keeping the input voltage between" and "If a positive injection current is present..."
  - Added "S32K388" in statement "The VDD\_DCDC supply voltage is only present in certain devices.."
  - Updated condition for V15 and V11 spec.
- In "Power mode transition operating behaviour", added values for S32K3x8 devices.
- In "Supply Monitoring", added footnote "The HVD\_V15 monitor is provided to indicate if the V15 rail is far above the standard V15 operating range...".

#### Rev 9, January 2024

- In Recommneded Decoupling capacitors diagrams and SMPS Circuit updated "VDD\_HV\_SMPS" to "VDD\_DCDC".
- In Table. "V15 regulator (SMPS option) electrical specifications" added symbol "L\_SMPS" for External coil inductance and "D\_SMPS" for External Schottky diode average forward current.
- · Added IBCTL label in "Ballast circuit" figure.
- In "V11 regulator (NMOS ballast transistor control) electrical specifications" added new spec "VTH\_NMOS" for 5.0 V supply
  and updated Max value to "1.5" for VTH spec for 3.3 V supply.
- In "Supply currents" section, added values for "S32K358, S32K348, S32K338, S32K328".
- In RUN mode supply currents (peripherals disabled) for S32K3x8, deleted values from "
  - Min. Config. [Clock Option A+] Triple Core @240 MHz " for S32K358, S32K348, S32K338, S32K328 variants.
- · In GPIO DC electrical specifications:-
  - Updated footnote "I/O timing specifications are valid for the un-terminated 50ohm..." and figure related to it with correct load details.
  - Updated the conditions for FMAX specs.
- In "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)", added spec "FMAX\_33\_F" with max frequency 125 MHz.
- In GPIO Output AC electrical specifications, updated spec values and added new footnotes and figure.
- In "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)" and "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)", updated the max and min values of ILKG parameters.
- Updated table "FIRC" mentioning FACC +/-5% for all K3xx devices.
- Updating figure title to "S32K310: ASIL B Single Core 512 KB General Purpose MCU".
- · In "FXOSC":
  - Added note "To improve the FXOSC & PLL jitter performance..."
  - Updated the footnote "To improve the FXOSC jitter & duty cycle performance.."
- In "PLL", updated min value for "FPLL\_out" from 48 to 25 MHz.
- · In LPSPI, updated the output loads.
- In "LPSPI2 and LPSPI5 20MHz combination for S32K388", added new table "LPSPI2 and LPSPI0 20MHz combination for S32K388".
- In "LPSPI"
  - Updating min values of tLEAD/tLAG to ""tSPCK/2" for LPSPI Slave mode.
  - For "tWPSCK", removed "high or low" from description.
  - Updated information "All measurements are with maximum output load of 30pf.." at the top of the table.
  - Removed Rise/Fall time output specs.
  - Added footnotes "Output rise/fall time is determined by the output load and GPIO pad drive strength setting..." and
     "The input rise/fall time specification applies to both clock and data..."
  - Added "tV" and "tHO" spec with condition "Master Loopback, S32K388 LPSPI2 and LPSPI5 @20MHz"
  - For "tV" with max value "17.5" ns, updated condition to ""Master Loopback, applies to all devices LPSPI0 @20 MHz"

#### Rev 9, January 2024

- For "tHO" with min value "-2" ns, updated condition to ""Master Loopback, applies to all devices LPSPI0 @20 MHz"
- Updated LPSPI timing diagrams with 50/50 levels.
- In "LPSPI" and "Timing specification for S32K388 to S32K388", updated information from "All timing is shown with respect to 20% VDD\_HV\_A/B and 80% VDD\_HV\_A/B thresholds" to "All timing is shown with respect to 50% VDD\_HV\_A/B thresholds."
- Added information "Valid pin combinations to be referred from K3xx\*\_Use sheet in IOmux." in all SAI, uSHDC, QSPI and Ethernet modes.
- Added information "Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply." in all QSPI modes.
- Changed footer to "Preliminary Information for S32K388"
- Updated Preliminary Information for S32K388 throughout the data sheet.
- In "HSE Firmware memory verification time examples" table, there are some TBC's. Those will be updated in the next revision as new measurements showed different timings. There is no major performance degradation to be expected.
- Added information in section "LPSPI 20 MHz and 15MHz combinations", and removed S32K344 PAD TYPE column from Table. "LPSPI 20 MHz and 15MHz combinations".
- Added new section "LPSPI2 and LPSPI5 20MHz combination for S32K388".
- In "Timing specification for S32K388 to S32K388", updated maximum output load from 30pF to 50pF.
- In "Ethernet RGMII", updated footnote to "Output timing valid for maximum external load CL = 13.5 pF (includes PCB trace, package trace (around 2pF) and flash input load)...."
- In "QuadSPI Octal 3.3V DDR 120MHz", for spec "fSCK\_DQS", updated condition from "DLL and Auto-Learning mode enabled" to "DLL enabled"
- In section "uSDHC SDR electrical specifications":
  - Updated description for "fpp" spec.
  - Updated condition for "tOD" with description "SDHC Output delay(Output valid)"
  - Added 2 rows of spec "tOD" with value "-5.6" and description ""fpp= 25 MHz, 400 KHz,..." and "fpp= 50 MHz, SDHC\_ CLK to SDHC\_CMD".
  - Updated min value for spec "tIH" to 2 ns.
  - Removed footnote "In low speed mode, card clock must be lower than 400 kHz, voltage ranges from 2.7V to 3.6V."
- In "uSDHC" modes:
  - Added information "Data transitions measured at 25%/62.5% at 3.3V for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply."
  - Removed footnote "Input timing assumes an input signal slew rate of 3ns (20%/80%)" from "uSDHC SDR electrical specifications" and "uSDHC DDR electrical specifications" table. Added input transition of 1ns (20%/80%) information to top of the table.
- In section "uSDHC DDR electrical specifications", removed spec "fpp" with description "Clock frequency (SD3.0 DDR)".
- In uSDHC SDR and uSDHC DDR electrical specifications updated footnote to "Output timing valid for maximum external load CL = 25 pF..."

#### Rev 8.1, November 2023

Updated "supply currents" for "S32K344, S32K324, S32K314, S32K342, S32K322, S32K341 and S32K312".

#### Rev 8, Jun 2023

- Moved S32K311 and S32K310 to support list from preliminary and added S32K322 to supported list.
- Updated frequency to 320 MHz for S32K388 mentioned in features and updated S32K388 block diagram.
- In section "Thermal operating characteristics" added ambient temperature seperately for both V- and M-grade parts.
- Deleted power management figures. See reference manual for these figures.
- · Decoupling capacitors are updated with new formats.
- In section "V15 regulator (SMPS option) electrical specifications" updated the SMPS circuit figure.
- In section "V11 regulator (NMOS ballast transistor control) electrical specifications" updated V11 output from 1.14 to 1.155 V.
- In section "Supply currents" added current numbers for S32K311 and S32K310 and added support for 320MHz for S32K388.
- In section "Supply currents" merged VDD\_HV\_A for S32K3x8, S32K34x, S32K32x and S32K314 and mentioned the
  max current.
- · Added table title to table in section "Cyclic wake-up current".
- In section "Low Power Comparator (LPCMP)",
  - for symbol tDDAC updated description from "DAC Initialization and switching settling time" to "DAC Initialization time".
  - updated footnote attached to TDHSS and TDLSS from "Applied +/- (30 mV + 2 x VAHYST0/1/2/3 + max. of VAIO) around switch point" to "Applied +/- (30 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point"
- In section "Temperature Sensor" clarified that its an MCU on-die temperature sensor.
- In section "FIRC" updated FACC for S32K311 and S32K310 for different temperature ranges.
- In section "PLL", added sentence "Jitter values specified in this table are applicable for FXOSC reference clock input only".
- In section "Fast External Oscillator (FXOSC)", added IFXOSC for ALC disabled.
- In section "Slow Crystal Oscillator (SXOSC)" updated ISXOSC max from 4 to 10 uA.
- In section "LPSPI" updated symbols of Data hold time (inputs) to tHI.
- Updated heading of Ethernet MII and RMII to mention support of 10 and 100 Mbps.
- In "uSDHC SDR electrical specifications" updated conditions for the supported pads.
- In "uSDHC DDR electrical specifications" updated conditions for the supported pads and deleted 25 MHz specifications.
- Updated R<sub>OJA</sub> for 172HDQFP\_EP to 15.6 °C/W.

#### Rev 7, Apr 2023

- · Updated caution in overview and updated feature comparision.
- In "S32K3xx chip's feature comparison" section clarified via footnote that S32K388 supports QuadSPI SDR modes only.

#### Rev 7, Apr 2023

- · Updated S32K312 and S32K388 block diagram.
- · QFP package references updated to HDQFP.
- In section "Absolute maximum ratings" added footnote to VDD\_DCDC as "Voltage at VDD\_DCDC cannot be higher than VDD HV A".
- In section "Voltage and current operating requirements" added footnote to V15 as "Min and Max values are applicable only for non-SMPS mode where V15 is sourced externally".
- · Updated descriptions and condition in following sections:
  - Boot time, HSE firmware not installed
  - Boot time, HSE firmware installed
  - HSE firmware memory verification time examples
- · In section "Recommended Decoupling Capacitors" updated variants for COUT V11.
- In section "V15 regulator (SMPS option) electrical specifications" added CBULK\_SMPS.
- In section "V15 regulator (BJT option, NPN ballast transistor control) electrical specifications" added V15 input.
- In section "SAR ADC" updated paragraph "All below specs are applicable...". and added footnote to TUE as "Spec valid if potential difference between VDD\_HV\_A.." amd figure updated to show VDD\_HV\_A instead of VREFH.
- In LPCMP section changed ACMP0 to LPCMP0.
- In PLL added paragraph to mention Auxilliary PLL applicability and footnote updated to mention "Accumulated jitter specification is not valid with SSCG".
- In PLL added CLKIN\_VIL\_EXTAL\_BYPASS and CLKIN\_VIH\_EXTAL\_BYPASS specifications.
- · Added section "Communication between two S32K388 devices".
- In section "Ethernet MII (100 Mbps)" updated specification for 10 and 100 Mbps.
- In section "Ethernet RGMII" added paragraph "The following timing specs are defined at the device".
- In section "MDIO timing specifications" updated MDC3 for GPIO[113]pad of S32K388.
- · Added following QuadSPI modes for S32K388:
  - QuadSPI Quad 3.3V SDR 103.33MHz
  - QuadSPI Quad 3.3V SDR 125MHz
- · In QuadSPI modes, mentioned the applicability to the devices in K3 family.
- In "Debug trace timing specifications" section added row for 125 MHz for S32K388.
- Updated "Thermal characteristics" to add information on Thermal design and characterstics.

#### Rev 6, Nov 2022

- · Added S32K388 decoupling capacitor diagrams.
- In section "Power mode transition operating behavior" tMODE STDBYEXIT time is added as 80 us.
- In "V15 regulator (SMPS option) electrical specifications" section changed V15 output supply from 1.51V to 1.5V.
- In "5.0V (4.5V 5.5V) GPIO Output AC Specification"
  - TR TF 50 F with condition DSE=1, SRE=0, Capacitance=25pF changed from 0.9 to 1.9 ns.

#### Rev 6, Nov 2022

- TR\_TF\_50\_F with condition DSE=0, SRE=0, Capacitance=50pF changed from 5.3 to 6.0 ns.
- TR\_TF\_50\_F with condition DSE=0, SRE=1, Capacitance=50pF changed from 7.7 to 9.0 ns.
- TR\_TF\_50\_F with condition DSE=1, SRE=1, Capacitance=50pF changed from 5.1 to 6.5 ns.
- In "3.3V (2.97V 3.63V) GPIO Output AC Specification"
  - TR TF 33 F with condition DSE=0, SRE=0, Capacitance=25pF changed from 4 to 4.5 ns.
  - TR\_TF\_33\_F with condition DSE=1, SRE=0, Capacitance=25pF changed from 2 to 2.5 ns.
  - TR\_TF\_33\_F with condition DSE=0, SRE=0, Capacitance=50pF changed from 7 to 8 ns.
- In sectioon "Fast External Oscillator (FXOSC)" added EXTAL\_SWING\_PP and VSB specs and related footnote.

#### Rev 5.2, Oct 2022

- · Added S32K310 and S32K388 where applicable.
- · Updated "overview".
- In "features":
  - Updated M7 support upto 300 MHz.
  - Updated Ethernet instance from one to two.
  - Added Support to AES accelerator(for K388 only)
  - Removed I3C instances.
- Added S32K310 and S32K388 block diagram and updated others to remove I3C.
- · Updated "Feature comparison".
- · Updated "Ordering information".
- In "Absolute maximum ratings":
  - Added symbol "V15" as "Voltage sensing input" for S32K388 and changed max value to 2.75V for S32K358.
  - Added symbol "V11" for S32K388.
- In "Voltage and current operating requirements":
  - Added symbol "V15" as "Voltage sensing input" for S32K388 and updated conditions for V15 and V15\_extended.
     Also added a footnote to V15\_extended as You must ensure that the junction temperature"...".
  - Added symbol "V11" for S32K388.
  - Updated link to download hardware design guidelines document.
- In section "Thermal operating characteristics" added sentence as "For S32K388, applications running at 125°C Tamb.....".
- Added S32K388 power management diagram and added other variants to diagrams as applicable.
- In section "Power mode transition operating behavior, added condition for tMODE\_STDBYEXIT\_FAST as "FIRC ON @48MHz in Standby mode".
- In section "Supply monitoring" added sentence as "Certain monitors are present on certain...".
- In section "Recommended Decoupling Capacitors" added COUT\_V11 for S32K388 and updated decouling capacitor diagrams.

#### Rev 5.2, Oct 2022

- Section "SMPS regulator electrical specifications" changed to "V15 regulator (SMPS option) electrical specifications" and following changes done:
  - Added paragraphs at the begining of table as:
    - "Some devices (S32K358, S32K348, S32K338, and S32K328)...."
    - "The table below describes the electrical parameters for the components needed to implement an SMPS...."
    - Updated existing to include inductor "The chip hardware design guidelines document lists the recommended...".
    - Added figure, removed redundant sentence "The table below describes the electrical parameters.." and updated part numbers.
  - Added "External Schottky diode average forward current" as 2A.
  - Added "External P-channel MOSFET threshold voltage" as 2V.
- Section "NPN Ballast Transistor Control Specification" renamed to "V15 regulator (BJT option, NPN ballast transistor control) electrical specifications" and updated the following:
  - added paragraph "Some devices (S32K358, S32K348, S32K338, S32K328, S32K344, S32K324, S32K314, S32K342, S32K322, S32K341) support ...."
  - Updated ballast circuit figure.
- · Added section "V11 regulator (NMOS ballast transistor control) electrical specifications".
- · In section "Supply currents":
  - added template for S32K388.
  - added values for S32K342.
  - added S32K310 along with S32K311.
- GMAC term is added along with EMAC in "Operating mode" section.
- Updated GPIO specs to clarify leakage specifications.
- In SAR ADC section, removed TBD from RS max specification.
- In section "SXOSC", Oscillator Analog circuit supply current max updated to 4 uA.
- In section "LPSPI", updated tV and tHO for S32K358 and a note is added as "15 and 20 Mbps is supported on LPSPI0 only.".
- In section "uSDHC SDR electrical specifications" relaxed tISU for 25 MHz and 400 KHz from 4.8 to 6.3 ns.
- Deleted I3C specifications
- · Updated "Thermal characteristics"
- · Added 48-pin LQFP package drawing number in "Obtaining package dimensions" section.
- · Editorial updates.

#### Rev 4, April 2022

- Removed S32K312 from preliminary list from the title of the document and "Overview".
- In features on first page added MAPBGA289 to the package list and updated GPIO pins upto 235.
- · Removed "NDA required" term from all block diagrams.

#### Rev 4, April 2022

- · In "Ordering information", added HDQFP-EP package suffix.
- In section "Absolute maximum ratings", and "Voltage and current operating requirements", added S32K341 variant to the sentence "The VDD\_HV\_B and V15 voltage supply domains are only present....".
- In section "Voltage and current operation requirement", the footnote attached to supply ramp rate is updated as "The MCU Supply ramp applicable to the MCU input/external supplies...".
- Updated capacitor symbol to non-polarity in following figures at V25 and V11:
  - Power management system S32K344, S32K324, S32K341, S32K314, S32K342, and S32K322.
  - Power management system S32K312, S32K311
- In "Power management system S32K358" figure, updated connections to optional circuit with dashed lines for PGATE CTRL and VSS DCDC.
- In section "SMPS regulator electrical specifications", added a sentence "The chip hardware design guidelines
  documents lists the recommended part numbers of PMOS & Schottky diode."
- In table "SMPS regulator electrical specifications" :
  - The typ. value of "External coil inductance" changed from 5 to 4.7uH.
  - Added "Schottky diode reverse voltage" with Min value 5.0 V.
  - Added "Schottky diode forward current" with Min value 1.0 A.
- In section "SMPS regulator electrical specifications" changed "COUT\_V15" to "COUT\_V15\_SMPS" to match it with corresponding figure.
- In section "Recommended Decoupling Capacitors" changed "COUT\_V15" to "COUT\_V15\_NPN" to match it with corresponding figure.
- In section "Recommended Decoupling Capacitors", following footnotes updated:
  - Footnote attached to CDEC "Optionally, 1 nF capacitors can be added...".
  - Footnote attached to CBULK "For devices where the VDD\_HV\_B domain is present, if the VDD\_HV\_B...".
  - Added footnote to CBULK "These capacitors must be placed close to the source."
- In section "Recommended Decoupling Capacitors", updated and added decoupling capacitors diagrams.
- In section "NPN Ballast Transistor Control Specification" added specification for VDD\_HV\_NPN.
- Updated "Ballast circuit" figure under section " NPN Ballast Transistor Control Specification".
- · Current IDD specs are updated for S32K12 for following:
  - Table "STANDBY mode supply currents"
  - Table "Low speed RUN mode supply currents"
  - Table "RUN mode supply currents (peripherals disabled)"
  - Table "Example RUN mode configuration supply current"
- In section "supply current", Removed table "Recommended current limits in board design" and related sentence "The power supplies for the voltage ...."
- In section "Power management", added section "Cyclic wake-up current" and removed table "Low-power, cyclic operation mode" from supply currents.
- In section "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)", with symbol "ILKG\_33\_S", the condition has been changed from PTC0 to PTD0.

### Rev 4, April 2022

- In section "5.0V (4.5V 5.5V) GPIO Output AC Specification":
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=1, Capacitance=50pF" Min changed from "2.8" to "1.9".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=1, Capacitance=50pF" Max changed from "10.2" to "7.7".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=1, Capacitance=50pF" Min changed from "1.9" to "1.3".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=1, Capacitance=50pF" Max changed from "6.7" to "5.1".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=0, Capacitance=50pF" Min changed from "2.0" to "1.0".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=0, Capacitance=50pF" Max changed from "7.4" to "5.3".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=0, Capacitance=25pF" Min changed from "0.9" to "0.3".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=0, Capacitance=25pF" Max changed from "3.0" to "0.9".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=1, Capacitance=25pF" Min changed from "1.3" to "0.9".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=1, Capacitance=25pF" Max changed from "5.1" to "4.1".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=0, Capacitance=50pF" Min changed from "1.6" to "0.9".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=0, Capacitance=50pF" Max changed from "3.6" to "3.0".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=0, Capacitance=25pF" Min changed from "1.0" to "0.4".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=0, Capacitance=25pF" Max changed from "5.3" to "3.1".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=1, Capacitance=25pF" Min changed from "1.9" to "1.5".
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=1, Capacitance=25pF" Max changed from "7.7" to "6.1".
- In section "SAR ADC", the footnote attached to "ADC Total Unadjusted Error" is updated as "TUE spec for precision and standard channels is based on 12-bit level resolution".
- In section "Supply Diagnosis", for Symbol "AN\_ACC" and "AN\_T\_on" footnote added "These specs will have degraded performan..."
- In section "Fast External Oscillator (FXOSC)", for Symbol "TFXOSC" description changed from "Fxosc start up time" to "Fxosc start up time (ALC enabled)".
- In section "Fast External Oscillator (FXOSC)", removed the crystal part numbers and related information which includes following sentences, "In crystal mode NX5032GA crystal ....", " In crystal mode NX8045GB crystal ...." and updated sentence "To ensure stable oscillations, FXOSC incorporates the feedback resistance internally."
- In section "LPSPI", updated the sentence updated maximum output load of 50pF to 30pF.
- In section "LPSPI", footnote attached to "fperiph" is udated to mention clock name instead of frequency. "For LPSPI0 instance, max. peripheral...".
- In section "I3C Push-Pull Timing Parameters for SDR Mode", Symbol "tV" and tHI are deleted.
- · Added section "Ethernet RGMII".
- In all QuadSPI modes updated trace length from 3 inches to 2 inches.
- Added "QuadSPI Octal 3.3V DDR 100MHz" mode.
- Deleted "QuadSPI Quad 3.3V DDR 80MHz" mode.
- In section "QuadSPI Octal 3.3V DDR 120MHz" :
  - For symbol "tOD\_DATA", Max. value changed from "2.567" to " 2.934".

### Rev 4, April 2022

- For symbol "tOD\_CS", Min value has been changed from "3.015" to "3.016" and Max. value changed from "-1.33" to "-0.766".
- For symbol "tDVW", Min value has been changed from "2.314" to "2.518".
- For symbol "tIH DQS", Min value has been changed from "2.767" to "3.134".
- · uSDHC specifications are updated thoroughly.
- · In "Thermal characteristics":
  - Updated table header to include all variants.
  - For S32K312 100-HDQFP updated  $R_{\Theta JA}$  from 34.8 to 38 °C/W and  $R_{\Theta JT}$  from 0.6 to 0.8 °C/W.
  - For S32K3x4, 257MAPBGA updated R<sub>OJA</sub> from 27 to 26.8 °C/W.
- · Updated Legal information.

#### Rev 3, Oct 2021

- Datasheet classification is updated to "Technical data" for S32K344.
- In section "Supply currents" added values for 85C (typ and max) and updated 105 (max) and 125 (max) values for S32K344.
- In front page features, added HDQFP172 with Exposed pad (EP) option and information on I3C.
- In section "Overview", added a note "S32K3x1, S32K3x2 and S32K3x8 specific information ....".
- In "Feature comparision" section added footnote to add information about HDQFP172 with Exposed pad (EP) package for S32K3x8 devices.
- VDD\_HV\_SMPS is changed to VDD\_DCDC throughout.
- In section "Absolute maximum ratings", footnote attached to "I\_INJSUM\_DC\_ABS" is exteded to add information "See application note AN4731 for...".
- Figure "Power management system S32K344, S32K324, S32K341, S32K314, S32K342, and S32K322." is updated to add COUT\_V15 capacitor.
- Figure "Power management system S32K358" is updated to add COUT\_V15 capacitor and optional circuit explained in the notes.
- In section "SMPS regulator electrical specifications", COUT\_V15 is added to "External bypass capacitor".
- Figure "Package decoupling capacitor pinout diagram" is updated to show HDQFP172-EP package.
- Table title "Current limit requirements for board design" is changed to "Recommended current limits in board design" and added a note as "The power supplies for the voltage rails must be...".
- In section "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)":
  - for ILKG\_33\_S updated condition to update pins which has Analog Function Count=2/3
  - for ILKG\_33\_M updated condition to update pins which has Analog Function Count=1
  - added ILKG\_33\_M with condition "PTE8 and PTD6"
  - udpdated ILKG\_33, -120 nA (min) and 120 nA (max).
  - updated condition of IOH\_\*, IOL\_\* to add < and > symbols.
  - added IOHT specification.

#### Rev 3, Oct 2021

- Updated sentence "I/O current specifications are...". and removed "RMS current values are given....".
- In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)":
  - for ILKG\_50\_S updated condition to update pins which has Analog Function Count=2/3
  - for ILKG 50 M updated condition to update pins which has Analog Function Count=1
  - added ILKG\_50\_M with condition "PTE8 and PTD6"
  - udpdated ILKG\_50, -150 nA (min) and 150 nA (max).
  - updated condition of IOH\_\*, IOL\_\* to add < and > symbols.
  - added IOHT specification.
  - Updated sentence "I/O current specifications are...". and removed "RMS current values are given....".
- In section "5.0V (4.5V 5.5V) GPIO Output AC Specification":
  - for Symbol "TR\_TF\_50\_S" with condition "Capacitance=25pF" Min changed from "TBD" to "5"
  - for Symbol "TR\_TF\_50\_S" with condition "Capacitance=25pF" Max changed from "TBD" to "21"
  - for Symbol "TR\_TF\_50\_S" with condition "Capacitance=50pF" Min changed from "TBD" to "10"
  - for Symbol "TR\_TF\_50\_S" with condition "Capacitance=50pF" Max changed from "TBD" to "31"
  - for Symbol "TR\_TF\_50\_SP" with condition "DSE=0, Capacitance=25pF" Min changed from "5" to "3.5"
  - for Symbol "TR\_TF\_50\_SP" with condition "DSE=1, Capacitance=25pF" Min changed from "2.4" to "1.2"
  - for Symbol "TR\_TF\_50\_SP" with condition "DSE=0, Capacitance=50pF" Min changed from "8.9" to "7.1"
  - for Symbol "TR\_TF\_50\_SP" with condition "DSE=1, Capacitance=50pF" Min changed from "4.1" to "3.4"
  - for Symbol "TR\_TF\_50\_M" with condition "DSE=0, SRE=0, Capacitance=25pF" Min changed from "2.5" to "1.8"
  - for Symbol "TR\_TF\_50\_M" with condition "DSE=0, SRE=1, Capacitance=25pF" Min changed from "3" to "2.5"
  - for Symbol "TR\_TF\_50\_M" with condition "DSE=1, SRE=0, Capacitance=25pF" Min changed from "1" to "0.8"
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=0, SRE=0, Capacitance=25pF" Max changed from "4.3" to "5.3"
  - for Symbol "TR\_TF\_50\_F" with condition "DSE=1, SRE=0, Capacitance=25pF" Max changed from "1.6" to "3.0"
- In section "3.3V (2.97V 3.63V) GPIO Output AC Specification":
  - for Symbol "TR TF 33 S" with condition "Capacitance=25pF" Min changed from "TBD" to "6.5"
  - for Symbol "TR\_TF\_33\_S" with condition "Capacitance=25pF" Max changed from "TBD" to "28"
  - for Symbol "TR\_TF\_33\_S" with condition "Capacitance=50pF" Min changed from "TBD" to "11"
  - for Symbol "TR\_TF\_33\_S" with condition "Capacitance=50pF" Max changed from "TBD" to "43"
  - for Symbol "TR\_TF\_33\_SP" with condition "DSE=0, Capacitance=25pF" Min changed from "5" to "4"
  - for Symbol "TR\_TF\_33\_SP" with condition "DSE=1, Capacitance=25pF" Min changed from "2.4" to "2.0"
  - for Symbol "TR\_TF\_33\_M" with condition "DSE=0, SRE=0, Capacitance=25pF" Min changed from "3.2" to "2.2"
  - for Symbol "TR\_TF\_33\_M" with condition "DSE=0, SRE=1, Capacitance=25pF" Min changed from "3.8" to "3.0"
  - for Symbol "TR\_TF\_33\_M" with condition "DSE=1, SRE=0, Capacitance=25pF" Min changed from "1" to "0.8"
  - for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=0, Capacitance=25pF" Min changed from "1.1" to "0.5"
  - for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=0, Capacitance=25pF" Max changed from "7.0" to "4"

#### Rev 3, Oct 2021

- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=1, Capacitance=25pF" Min changed from "2.6" to "2.1"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=1, Capacitance=25pF" Max changed from "11.0" to "9"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=0, Capacitance=25pF" Min changed from "0.8" to "0.4"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=0, Capacitance=25pF" Max changed from "3.4" to "2"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=1, Capacitance=25pF" Min changed from "1.5" to "1.2"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=1, Capacitance=25pF" Max changed from "7.8" to "6.4"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=0, Capacitance=50pF" Min changed from "2.5" to "1.1"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=0, Capacitance=50pF" Max changed from "10.8" to "7"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=1, Capacitance=50pF" Min changed from "3.6" to "2.6"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=0, SRE=1, Capacitance=50pF" Max changed from "15.0" to "11"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=0, Capacitance=50pF" Min changed from "1.5" to "0.8"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=0, Capacitance=50pF" Max changed from "5.5" to "4.2"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=1, Capacitance=50pF" Min changed from "2.2" to "1.5"
- for Symbol "TR\_TF\_33\_F" with condition "DSE=1, SRE=1, Capacitance=50pF" Max changed from "10.0" to "7.8"
- In section "SAR ADC", added paragraph "All below specs are applicable when only one ADC instance is in operation ..... to determine the most appropriate settings for AVGS." and removed footnote from RS specification.
- In section "SAR ADC", added specifications for CP1, CP2 and RSW1 corresponding to all channels, shared channels and precision channels. Also added the related figure.
- In section "PLL", removed some non-applicable footnotes.
- In section "LPSPI", added information before the table The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master....".
- In section "LPSPI0 20 MHz and 15 MHz Combinations", added note as "Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode."
- · Added "I3C" specifications.
- In section "Ethernet MII (100 Mbps)", for "RXCLK frequency" typ value moved to max.
- In section "Ethernet RMII", added paragraph "The following timing specs are defined at the device I/O pin and must be .....I/O operating voltage ranges from 2.97 V to 3.63 V."
- In section "QuadSPI Quad 3.3V SDR 120MHz", for Symbol "tSDC" footnote added "For S32K342 100MQFP, tSDC spec would be ..."
- In section "QuadSPI Quad 3.3V SDR 120MHz" added sentence "Program register value QuadSPI\_DLLCRA[SLV\_FINE\_OFFSET] to 4'b0001.".
- In section "QuadSPI Octal 3.3V DDR 120MHz", Symbol "tSCK" min is calrified, condition updated to External DQS and "tSCK" with condition Internal Loopback is deleted.
- In section "QuadSPI Octal 3.3V DDR 120MHz", Symbol "tSDC" condition updated to External DQS and "tSDC" with condition Internal Loopback is deleted..
- In section "QuadSPI Octal 3.3V DDR 120MHz", specifications tISU\_PCS, tIH\_PCS, tCK2CKmin and tCK2CKmax are deleted.

#### Rev 2, Aug 2021

- · Added section "Overview".
- · In block diagrams:
  - S32K311/S32K312/S32K314 removed "Scalable ARM M7 core in Lock step" and added "Single ARM M7 core".
  - S32K322/S32K324 removed "Scalable ARM M7 core in Lock step" and added "Two independent ARM M7 cores".
- In "Absolute maximum ratings" and "Voltage and current operating requirements":
  - Some general footnotes are moved to top of table
  - VDD\_HV\_SMPS added footnotes
- In "Voltage and current operating requirements" for VREFH extended footnote "VREFH should always be equal to...".
- Updated title Power management system S32K344, S32K324, S32K341, S32K314, S32K342, and S32K322.
- In figure "Power management system S32K358" updated double bond to triple bond.
- In section "Recommended Decoupling Capacitors" added COUT\_V11 with typ as 1 uF.
- Added section "Power mode transition operating behaviors" and its subsections:
  - Power mode transition operating behaviour
  - Boot time, HSE firmware not installed
  - Boot time, HSE firmware installed
  - HSE firmware memory verification time examples
- Moved information from "Supply monitoring" to "Supply diagnosos" and attached it to "AN\_ACC". The information is "If V15 > VDD\_HV\_A +100mV then..."
- Updated figure "Package decoupling capacitor pinout diagram" to add 289 MapBGA
- In section "Glitch Filter", added sentence ".... WKPU pins and TRGMUX inputs 60-63.".
- · Section "Flash memory program and erase specifications" updated thoroughly.
- In section "Flash memory module life specifications" removed footnotes 1 and 2.
- In section "Data retention vs program/erase cycles" added sentence before related to figure "The spec window represents qualified limits.".
- · In section "Flash memory AC timing specifications":
  - Updated register naming representation
  - Added footnote to t<sub>drcv</sub> min as " In extreme cases (1 block configurations)...".
  - Max updated to "50 system clock periods" for t<sub>aistop</sub>
- Ins ection "Flash memory read timing parameters" mantioned part numbers for each table as applicable.
- >In section "SAR ADC", for Symbol "fAD\_CK" added new spec and max updated to 120.
- In section "FIRC", Symbol "IFIRC" is deleted.
- In section "SIRC", Symbol "Ivdda" with condition "On state" is deleted.
- In section "PLL", clarification added in condition column for jitter specifications.
- In section "Fast External Oscillator (FXOSC)", for Symbol "FREQ\_BYPASS", "TRF\_BYPASS" and "CLKIN\_DUTY\_BYPASS" footnote added "For bypass mode applications, the EXTAL ...".
- In section "Fast External Oscillator (FXOSC)", for Symbol "TFXOSC" footnote added "The startup time specification is valid ...".

#### Rev 2, Aug 2021

- In section "Fast External Oscillator (FXOSC)", Symbol "IFXOSC" specs are merged into one and description and condition updated.
- In section "Fast External Oscillator (FXOSC)", added paragraph "Drive level is a crystal specification and ....".
- In section "LPSPI", Symbol "tSPSCK" with condition "Slave 10Mbps" is added.
- In section "LPSPI", Symbol "tSPSCK" with condition "Master\_10Mbps" is added.
- Updated title to mention LPSPI0 of "LPSPI0 20 MHz and 15 MHz Combinations", and updated header "20Mbps" to "20Mbps (In loopback mode only)".
- In "I3C" section, added two sentences.
- · Updated "QuadSPI" sections.
- · Editorial updates.

#### Rev 2 Draft B, Mar 2021

- Updated "block diagrams" and "Feature comparison"
- · Updated "Ordering information" to add 289 pagkage and removed one.
- In section "Absolute maximum ratings", Symbol "VDD\_HV\_SMPS" is added.
- In section "Absolute maximum ratings", for Symbol "I\_INJPAD\_DC\_ABS" and "I\_INJSUM\_DC\_ABS" footnote updated "When input pad voltage levels are close ...".
- In section "Voltage and current operating requirements", Symbol "IINJSUM\_DC\_OP" and "IINJPAD\_DC\_OP" condition is updated
- In section "Voltage and current operating requirements", Symbol "VDD\_HV\_SMPS" is added.
- In section "Voltage and current operating requirements", for Symbol "I\_INJPAD\_DC\_ABS" and "I\_INJSUM\_DC\_ABS" footnote updated "When input pad voltage levels are close ...".
- · In section "Power management":
  - "Power management system S32K344, S32K324, S32K314" figure updated.
  - "Power management system S32K312, S32K311" figure updated.
  - "Power management system S32K358" figure added.
- In section "Supply Monitoring", Symbol "HVD\_V15" is added.
- In section "Supply Monitoring", for "LVD\_VDD\_HV\_A", symbol and description updated.
- Added section "SMPS regulator electrical specifications"
- In section "NPN Ballast Transistor Control Specification", fig with title "Ballast circuit" is changed.
- · In section "Supply currents" and "operating mode" tables are updated.
- In section "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)", fig with title "Reference Load Diagram" is changed.
- In section "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)", footnote updated "A positive value is leakage flowing into...".
- In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)", Symbol "ILKG\_50\_S\_PTE13" with condition "PMC VRC\_CTRL pin" is added.

#### Rev 2 Draft B, Mar 2021

- In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)", footnote updated "A positive value is leakage flowing into...".
- In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)", fig with title "Reference Load Diagram" is changed.
- In section "Flash memory specification", added specs for 512KB and 2MB specifications.
- In table "Flash memory AC timing specifications", taistop max updated.
- · Updated "Flash Read Wait State Settings"
- In section "Low Power Comparator (LPCMP)", updated IDLSS typ to 17uA.
- In section "Low Power Comparator (LPCMP)", updated INL and DNL.
- In section "Low Power Comparator (LPCMP)", updated paragraph "For devices where the VDD\_HV\_B domain is present..."
- In "Low Power Comparator (LPCMP)" added hysterisis plots.
- In section "PLL", symbol "FPLL\_out" description updated to add (PLL\_PHIn\_CLK)
- In section "PLL", "IPLL\_V25" deleted.
- · In section "PLL", updated jitter specifications.
- In section "FXOSC", updated paragraph "To improve the FXOSC jitter and duty cycle performance...".
- In section "SXOSC", updated description of "ISXOSC" to Oscillator Analog circuit supply current.
- · In section "I2C", added paragraph "For supported baud rate ....."
- · Added section "I3C".
- In section "FlexCAN characteristics", added paragraph "For supported baud rate ....."
- · Added QuadSPI DDR electrical specifications for Octal and Quad.
- · Added uSDHC specifications.
- · Updated "Thermal characteristics" and "Obtaining package dimensions"

#### Rev 2 Draft A, Nov 2020

- Updated features to show maximum memory support up to 8 MB.
- · Added information for S32K341.
- · Updated "Block diagrams".
- · Updated "Feature comparision"
- Updated "Thermal characterstics" to add data for S32K312 and S32K342.
- · Added document number for 172-pin HDQFP package in section "Obtaining package dimensions"

## Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- 2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

Suitability for use in automotive applications (functional safety) — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision,

**Versatile** — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

**Bluetooth** — the Bluetooth wordmark and logos are registered trademarks owned by Bluetooth SIG, Inc. and any use of such marks by NXP Semiconductors is under license.

EdgeLock — is a trademark of NXP B.V.

eIQ — is a trademark of NXP B.V.

I2C-bus — logo is a trademark of NXP B.V.

NXP SECURE CONNECTIONS FOR A SMARTER WORLD — is a trademark of NXP B.V.

SafeAssure — is a trademark of NXP B.V.

SafeAssure — logo is a trademark of NXP B.V.

**SuperFlash** — This product uses SuperFlash<sup>®</sup> technology. SuperFlash<sup>®</sup> is a registered trademark of Silicon Storage Technology, Inc.

Synopsys & Designware — are registered trademarks of Synopsys, Inc.

**Synopsys** — Portions Copyright  $^{\odot}$  2018-2022 Synopsys, Inc. Used with permission. All rights reserved.





Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2024.

All rights reserved.

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 01/2024 Document identifier: S32K3XX