# S32K39, S32K37 and S32K36 Data Sheet

Supports S32K396, S32K394, S32K376, S32K374, S32K366 and S32K364.

Rev. 4 — 06/2024 Data Sheet: Technical Data

This document provides electrical specifications for S32K396, S32K394, S32K376, S32K374, S32K366 and S32K364.

For functional characteristics and the programming model, see S32K39, S32K37 and S32K36 Reference Manual.



# Contents

| 1     | S32K396 product series4                         | 12.1   | Flash memory program and erase           |      |
|-------|-------------------------------------------------|--------|------------------------------------------|------|
| 2     | Block diagrams4                                 |        | specifications                           | 49   |
| 3     | Features5                                       | 12.2   | Flash memory Array Integrity and Margin  | Read |
| 3.1   | Feature comparison5                             |        | specifications                           | 50   |
| 3.2   | Feature summary8                                | 12.3   | Flash memory module life specifications. | 51   |
| 4     | Ordering information13                          | 12.3.1 | Data retention vs program/erase cycles   | 51   |
| 5     | General13                                       | 12.4   | Flash memory AC timing specifications    | 52   |
| 5.1   | Absolute maximum ratings13                      | 12.5   | Flash memory read timing parameters      |      |
| 5.2   | Voltage and current operating requirements.15   | 13     | Analog modules                           |      |
| 5.2.1 | Supported voltage supply use-cases17            | 13.1   | SAR_ADC                                  |      |
| 5.3   | Thermal operating characteristics18             | 13.2   | Sigma Delta Analog to Digital Converter  | 55   |
| 5.4   | ESD and Latch-up Protection Characteristics     | 13.3   | Low Power Comparator (LPCMP)             |      |
|       |                                                 | 13.4   | Sine wave generator                      |      |
| 6     | Power management18                              | 13.5   | Supply Diagnosis                         |      |
| 6.1   | Supply Monitoring                               | 13.6   | Temperature Sensor                       |      |
| 6.2   | Recommended Decoupling Capacitors 20            | 14     | Clocking modules                         |      |
| 6.3   | V15 regulator (SMPS option) electrical          | 14.1   | Fast External Oscillator (FXOSC)         |      |
|       | specifications                                  | 14.2   | FIRC                                     |      |
| 6.4   | V11 regulator (NMOS ballast transistor control) | 14.3   | SIRC                                     |      |
|       | electrical specifications25                     | 14.4   | PLL                                      | 83   |
| 6.5   | Supply currents26                               | 15     | Communication interfaces                 |      |
| 6.6   | Operating mode                                  | 15.1   | LPSPI                                    |      |
| 6.7   | Cyclic wake-up current31                        | 15.1.1 | LPSPI                                    |      |
| 7     | I/O parameters31                                | 15.1.2 | LPSPI0 20 MHz and 15 MHz Combinatio      |      |
| 7.1   | GPIO DC electrical specifications, 3.3V Range   | 15.1.3 | LPSPI Pad Type                           | 89   |
|       | (2.97V - 3.63V)31                               | 15.2   | MDIO timing specifications               |      |
| 7.2   | GPIO DC electrical specifications, 5.0V (4.5V - | 15.3   | Ethernet MII (10/100 Mbps)               |      |
|       | 5.5V)                                           | 15.4   | Ethernet MII (200 Mbps)                  |      |
| 7.3   | 3.3V (2.97V - 3.63V) GPIO Output AC             | 15.5   | Ethernet RMII (10/100 Mbps)              |      |
|       | Specification39                                 | 15.6   | I2C                                      |      |
| 7.4   | 5.0V (4.5V - 5.5V) GPIO Output AC               | 15.7   | FlexCAN characteristics                  |      |
|       | Specification41                                 | 15.8   | LPUART characteristics                   |      |
| 8     | Real-time control43                             | 15.9   | SPI                                      |      |
| 8.1   | eTPU timing                                     | 15.10  | Microsecond channel (MSC)                |      |
| 8.2   | eTPU skew characteristics44                     | 15.11  | Zipwire                                  |      |
| 8.3   | eMIOS44                                         | 15.12  | LFAST PLL                                |      |
| 8.4   | LCU45                                           | 16     | Memory interfaces                        |      |
| 8.5   | LCU skew characteristics45                      | 16.1   | QuadSPI Octal 3.3V DDR 120MHz            |      |
| 9     | Glitch Filter                                   | 16.2   | QuadSPI Quad 3.3V SDR 120MHz             |      |
| 10    | LVDS specifications                             | 16.3   | QuadSPI configurations                   |      |
| 10.1  | LVDS 3.3V Receiver Electrical Specifications    | 17     | Debug modules                            |      |
|       | 46                                              | 17.1   | Debug trace timing specifications        |      |
| 10.2  | LVDS 3.3V Transmitter Electrical                | 17.2   | JTAG electrical specifications           |      |
|       | Specifications47                                | 17.3   | SWD electrical specifications            |      |
| 10.3  | LVDS 5V Transmitter Electrical Specifications   | 18     | Thermal Attributes                       |      |
|       | 48                                              | 18.1   | Description                              |      |
| 11    | eFlexPWM48                                      | 18.2   | Thermal Characteristics                  |      |
| 11.1  | eFlexPWM skew characteristics                   | 19     | Dimensions                               |      |
| 12    | Flash memory specification49                    | 19.1   | Obtaining package dimensions             |      |
|       | y -p                                            | 20     | Revision history                         |      |
|       |                                                 |        |                                          |      |

Chapter Legal information......118

4 / 120

#### 1 S32K396 product series

The S32K396 product series further extends the highly scalable portfolio of Arm® Cortex®-M7 K3xx MCUs in the automotive industry. It features:

- The Cortex-M7 core at a higher frequency.
- · Advanced motor control coprocessors.
- · An extended analog, including a high-resolution PWM.

S32K396 is developed to meet the next generation SiC traction inverter requirements and to enable high efficiency, low latency, and system-level BOM cost savings. Because of its versatile architecture, S32K396 is also well suited to address a wide range of xEV applications.

The S32K39x MCUs extend the high-performance capabilities of S32K37x with two programmable motor control coprocessors. Additionally, S32K36x MCUs are optimized solution targeted at single traction motor control application. The last digit denotes the size of Flash memory size. See the Feature comparison for a detailed overview of the differences between variants. When the S32K396 is referenced in the RM it means the conditions, configurations or features are valid for all the variants of the device.

S32K396 can also be used in combination with powerful 16 nm NXP MCUs or MPUs (S32Z2 and S3E2), in these ways:

- As a companion die: connected locally (same ECU) to S32Z2 and S3E2 through the Zipwire interface to extend 5V I/O and analog capabilities
- · As a smart actuator: connected remotely via Ethernet or FlexCAN

#### 2 Block diagrams



Data Sheet: Technical Data



3 Features

#### 3.1 Feature comparison

The following table compares some of the prominent features of the S32K396 product series.

Table 1. Feature comparison

| Feature                                          | S32K396                                           | S32K394           | S32K376                                         | S32K374         | S32K366                                                                                        | S32K364                  |  |  |
|--------------------------------------------------|---------------------------------------------------|-------------------|-------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------|--------------------------|--|--|
| Safety/ASIL                                      |                                                   |                   | A                                               | SIL D           |                                                                                                |                          |  |  |
| Number of CPU cores                              |                                                   | Three Arm® Co     | ortex®-M7 cores                                 |                 | Two Arm® Cortex®-M7 cores                                                                      |                          |  |  |
| Core configurations                              | One lockstep                                      | core pair and Tv  | vo split-lock confi                             | gurable cores   | One lockstep<br>Cortex-M7_0                                                                    | core pair and One        |  |  |
| Core frequency<br>(MHz)                          |                                                   |                   | ;                                               | 320             |                                                                                                |                          |  |  |
| Program flash<br>memory (MB)                     | 6                                                 | 4                 | 6                                               | 4               | 6                                                                                              | 4                        |  |  |
| Data flash<br>memory (KB)                        |                                                   |                   |                                                 | 128             |                                                                                                |                          |  |  |
| Total RAM (KB)                                   | 800 (inclu                                        | iding 64 KB stand | dby RAM and 288                                 | 3 KB TCM)       | 704 (including<br>and 192 KB T                                                                 | 64 KB standby RAM<br>CM) |  |  |
| Standby RAM<br>(KB)                              |                                                   |                   |                                                 | 64              |                                                                                                |                          |  |  |
| Security                                         |                                                   |                   | H                                               | SE_B            |                                                                                                |                          |  |  |
| DMA                                              |                                                   | 2 x 32-channe     | el eDMA (1 eDMA                                 | implemented as  | a lock-step pair)                                                                              |                          |  |  |
| Maximum                                          |                                                   | 2218-31           | 1478-2067-43                                    | 39              |                                                                                                |                          |  |  |
| performance<br>(DMIPS) <sup>1</sup>              | 1 core in lock                                    | step (ASIL D) ar  | 1 core in lockstep (ASIL D) and 1 core (ASIL B) |                 |                                                                                                |                          |  |  |
| ASIL D<br>(DMIPS) <sup>1</sup>                   |                                                   | 1478-20           | 067-4339                                        |                 | 739-1034-217                                                                                   | 0                        |  |  |
| Advanced motor control coprocessor configuration | 2 x eTPU engines<br>320 MHz (32 cha<br>an input g | nnels each) with  |                                                 | N/A             | 2 x eTPU engines at a frequency o<br>320 MHz (16 channels each) with<br>an input glitch filter |                          |  |  |
| DSP                                              |                                                   | 160 (4            | threads)                                        |                 | 160 (2 threads                                                                                 | s)                       |  |  |
| (CoolFlux)<br>[MHz]                              |                                                   |                   |                                                 |                 |                                                                                                |                          |  |  |
| eFlexPWM configuration                           |                                                   | 2 x eF            | lexPWM with Na                                  | noEdge (8 chann | els each)                                                                                      |                          |  |  |
| FlexCAN instances                                |                                                   |                   |                                                 | 6               |                                                                                                |                          |  |  |
| EMAC configuration                               |                                                   |                   | 1 x 10/                                         | 100 Mbit/s      |                                                                                                |                          |  |  |
| LPUART (LIN) instances                           |                                                   |                   |                                                 | 4               |                                                                                                |                          |  |  |

Data Sheet: Technical Data 6/120

Table 1. Feature comparison (continued)

| Feature                         | S32K396      | S32K394                                      | S32K376                        | S32K374                          | S32K366          | S32K364         |  |  |  |  |  |
|---------------------------------|--------------|----------------------------------------------|--------------------------------|----------------------------------|------------------|-----------------|--|--|--|--|--|
| Zipwire instances <sup>2</sup>  |              |                                              |                                | 1                                |                  |                 |  |  |  |  |  |
| QuadSPI<br>instances            |              | 1                                            |                                |                                  |                  |                 |  |  |  |  |  |
| LPSPI instances                 |              |                                              | 6                              | <b>3</b> 3                       |                  |                 |  |  |  |  |  |
| I <sup>2</sup> C instances      |              |                                              | 2                              | 2                                |                  |                 |  |  |  |  |  |
| FlexIO configuration            | Emulating UA | RT, I <sup>2</sup> C, SPI, I <sup>2</sup> S, | 8 channe<br>single edge nibble | ls, 32 pins<br>transmission (SEI | NT), PWM, and ca | amera interface |  |  |  |  |  |
| MSC instances <sup>4</sup>      |              |                                              |                                | 1                                |                  |                 |  |  |  |  |  |
| SAR_ADC 1-<br>Msps instances    |              |                                              | 7                              |                                  | 4                |                 |  |  |  |  |  |
| SDADC<br>instances              |              |                                              | 4                              |                                  | 2                |                 |  |  |  |  |  |
| SGEN instances                  |              | :                                            | 2                              |                                  | 1                |                 |  |  |  |  |  |
| LPCMP<br>instances              |              | ;                                            | 2                              |                                  | 1                |                 |  |  |  |  |  |
| PIT instances                   |              |                                              | ;                              | 3                                |                  |                 |  |  |  |  |  |
| SWT instances                   |              |                                              | ,                              | 3                                |                  |                 |  |  |  |  |  |
| STM instances                   |              |                                              | ;                              | 3                                |                  |                 |  |  |  |  |  |
| LCU instances                   |              |                                              |                                | 2                                |                  |                 |  |  |  |  |  |
| BCTU instances                  |              |                                              | 2                              |                                  |                  | 1               |  |  |  |  |  |
| TRGMUX instances                |              |                                              | 2                              | 2                                |                  |                 |  |  |  |  |  |
| eMIOS<br>instances              |              | 1 (24 cl                                     | hannels)                       |                                  | 1 (16 channels)  |                 |  |  |  |  |  |
| RTC instances                   |              |                                              |                                | 1                                |                  |                 |  |  |  |  |  |
| 289-ball<br>MAPBGA<br>included? |              |                                              | Y                              | es                               |                  |                 |  |  |  |  |  |
| 176 LQFP-EP included?           |              |                                              | Y                              | es                               |                  |                 |  |  |  |  |  |

<sup>1.</sup> The first result abides by all of the "ground rules" out in Dhrystone documentation, the second permits inlining of functions, not just permitted C strings libraries, while the third additionally permits simultaneous ("multi-file") compilation. All are with the original (K and R) v2.1 of Dhrystone. Arm Compiler 6.17. See <a href="https://developer.arm.com/Processors/Cortex-M7">https://developer.arm.com/Processors/Cortex-M7</a> for details.

<sup>2.</sup> This feature is available for 289 MAPBGA.

<sup>3.</sup> You can increase the number of channels by using FlexIO emulation.

<sup>4.</sup> LVDS and single-ended in 289 MAPBGA; single-ended only in 176 LQFP-EP.

#### 3.2 Feature summary

The following table provides a list of Cortex-M7 core features that the S32K396 product family supports.

Table 2. Feature summary

| Feature               | Inclusions                                                                                                               |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------|
| Core and architecture | Cortex-M7 core running up to 320 MHz                                                                                     |
|                       | Arm core based on the Armv7 architecture and ThumbR-2 ISA                                                                |
|                       | 16 KB D-cache and 16 KB I-cache for optimizing wait state execution<br>from memories                                     |
|                       | 96 KB TCM associated with each core                                                                                      |
|                       | On-core MPU for dynamic task protection (16 regions)                                                                     |
|                       | IEEE 754-compliant SPFPU                                                                                                 |
|                       | Harvard bus architecture implementing dedicated instruction and data path                                                |
|                       | 6-stage pipeline with branch speculation                                                                                 |
|                       | <ul> <li>XRDC integrated with a crossbar switch to provide memory and<br/>peripheral protection</li> </ul>               |
|                       | DSP and SIMD extension                                                                                                   |
|                       | I/O protection (VIRT_WRAPPER)                                                                                            |
|                       | embedded trace macrocell (ETM) supporting instruction trace                                                              |
|                       | <ul> <li>Arm third-party ecosystem support: software and tools to help<br/>minimize development time and cost</li> </ul> |
| DSP and coprocessors  | CoolFlux DSP16L with:                                                                                                    |
|                       | — A frequency of 160 MHz                                                                                                 |
|                       | <ul> <li>One core and four threads</li> </ul>                                                                            |
|                       | — 32 KB Instruction RAM and 24 KB Data RAM                                                                               |
|                       | Two coprocessor cores at a frequency of 320 MHz each that help with:                                                     |
|                       | <ul> <li>Software running independently of the Cortex-M7 CPUs</li> </ul>                                                 |
|                       | — 32 KB code RAM and 8 KB data RAM                                                                                       |
|                       | <ul> <li>— DSP and mathematical capabilities</li> </ul>                                                                  |
|                       | <ul> <li>Extra safety features such as ECC, watchdog, latency monitor, and<br/>idle counter</li> </ul>                   |
| DMA                   | • 2 x 64-channel DMAMUX per eDMA                                                                                         |
|                       | • 2 x 32-channel eDMAs (1 eDMA implemented as a lock-step pair)                                                          |
|                       | Complex data transfers performed with minimal intervention from a host processor                                         |
|                       | Programmable support for scatter-gather DMA processing                                                                   |

Table 2. Feature summary (continued)

| Feature                      | Inclusions                                                                                                                                                                                                                                                                                                   |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| System and power management  | Support for simplified power modes (Run and Standby)                                                                                                                                                                                                                                                         |
|                              | Support for clock gating of unused modules; specific peripherals continue to work in low-power modes                                                                                                                                                                                                         |
|                              | Support for an external ballast transistor to generate core supply                                                                                                                                                                                                                                           |
|                              | Fully independent CPU and peripheral clocking scheme                                                                                                                                                                                                                                                         |
|                              | Rapid start-up from a 48 MHz FIRC                                                                                                                                                                                                                                                                            |
|                              | Low-power oscillator such as the 32 kHz SIRC                                                                                                                                                                                                                                                                 |
|                              | PMC with LVD and selectable trip points                                                                                                                                                                                                                                                                      |
|                              | Support for multiple power modes                                                                                                                                                                                                                                                                             |
|                              | • NMI                                                                                                                                                                                                                                                                                                        |
| Memory and memory interfaces | Up to 6 MB program flash memory with an ECC                                                                                                                                                                                                                                                                  |
|                              | Up to 128 KB data flash memory with an ECC                                                                                                                                                                                                                                                                   |
|                              | Up to 800 KB SRAM with an ECC                                                                                                                                                                                                                                                                                |
|                              | 8-bit QuadSPI                                                                                                                                                                                                                                                                                                |
|                              | • 120 MHz DTR                                                                                                                                                                                                                                                                                                |
| Clocks                       | External 8–40 MHz crystal oscillator or resonator                                                                                                                                                                                                                                                            |
|                              | Internal clock references:                                                                                                                                                                                                                                                                                   |
|                              | — 48 MHz FIRC ± 5%                                                                                                                                                                                                                                                                                           |
|                              | — 32 kHz SIRC ± 10%                                                                                                                                                                                                                                                                                          |
|                              | Up to 640 MHz PLL for divided system clock operation                                                                                                                                                                                                                                                         |
| Security and integrity       | HSE_B: Upgradable firmware that NXP delivers and you can program                                                                                                                                                                                                                                             |
|                              | Security ciphers:                                                                                                                                                                                                                                                                                            |
|                              | — Symmetric: AES with 128, 192, or 256 bits                                                                                                                                                                                                                                                                  |
|                              | <ul> <li>Cipher modes: ECB, CBC, cipher-based message authentication<br/>code (CMAC), GMAC, Counter-Based Block Cipher mode<br/>(CTR), Output-Feedback-Based Block Cipher mode (OFB),<br/>counter with cipher block chaining message authentication code<br/>(CCM), and Galois/Counter mode (GCM)</li> </ul> |
|                              | <ul> <li>— Asymmetric: RSA (up to 4096 bytes) and ECC (up to 521 bytes)</li> </ul>                                                                                                                                                                                                                           |
|                              | <ul> <li>Hash: Miyaguchi-Preneel, SHA-2/SHA-3 (up to 512 bytes)</li> </ul>                                                                                                                                                                                                                                   |
|                              | <ul> <li>Number of keys that the HSE_B firmware configures and controls</li> </ul>                                                                                                                                                                                                                           |
|                              | — Random number generator                                                                                                                                                                                                                                                                                    |
|                              | Security use cases supported:                                                                                                                                                                                                                                                                                |

Table 2. Feature summary (continued)

| Feature         | Inclusions                                                                                                                    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------|
|                 | — OTA update                                                                                                                  |
|                 | — Secure boot                                                                                                                 |
|                 | Secure communication                                                                                                          |
|                 | <ul> <li>Component protection</li> </ul>                                                                                      |
|                 | — Secure storage                                                                                                              |
|                 | — Key exchange                                                                                                                |
| Safety ISO26262 | Classification up to ASIL D                                                                                                   |
|                 | ERM and EIM support                                                                                                           |
|                 | Watchdog timers with an independent clock source                                                                              |
|                 | Voltage monitors                                                                                                              |
|                 | Bandgap voltage available as ADC input                                                                                        |
|                 | External clock source monitoring using an independent reference                                                               |
|                 | PLL lock and loss-of-lock protection                                                                                          |
|                 | • XRDC                                                                                                                        |
|                 | Access control, memory protection, and peripheral isolation                                                                   |
|                 | ECC on code flash memory, data flash memory, and system RAM                                                                   |
|                 | ADC self-test feature                                                                                                         |
|                 | Internal analog monitoring of all supplies available                                                                          |
|                 | CRC generation module                                                                                                         |
|                 | FCCU failure output                                                                                                           |
| Analog          | • 12-bit ADC:                                                                                                                 |
|                 | <ul> <li>Up to 69 external analog inputs</li> </ul>                                                                           |
|                 | — 1 μs conversion time                                                                                                        |
|                 | <ul> <li>Internal bandgap voltage reference channel, supporting automatic compare and an optional hardware trigger</li> </ul> |
|                 | <ul> <li>Up to five internal reference inputs</li> </ul>                                                                      |
|                 | Automatic compare with interrupt                                                                                              |
|                 | <ul> <li>Self-test and self-calibration scheme</li> </ul>                                                                     |
|                 | • SDADC:                                                                                                                      |
|                 | Integrated digital filtering (CoolFlux DSP)                                                                                   |
|                 | SGEN (Sine Wave Generator)                                                                                                    |
|                 | <ul> <li>— Input clock frequency range: 12 MHz–20 MHz</li> </ul>                                                              |
|                 | <ul> <li>Output sinusoidal signal frequency range: 1 kHz–50 kHz</li> </ul>                                                    |

Table 2. Feature summary (continued)

| Feature        | Inclusions                                                                                                                                           |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | LPCMP with an internal 8-bit DAC as a reference:                                                                                                     |
|                | <ul> <li>LPCMP with both positive and negative inputs, with separately<br/>selectable interrupts on rising and falling comparator outputs</li> </ul> |
|                | <ul> <li>Ability to cross-trigger the timers from both the ADC and LPCMP outputs</li> </ul>                                                          |
|                | Temperature sensor (TempSense) with an output that ADC measures                                                                                      |
| I/O timers     | eFlexPWM with NanoEdge (high-resolution PWM):                                                                                                        |
|                | <ul> <li>— 16 bits (+5 with NanoEdge) of resolution for center-aligned, edge-<br/>aligned, and asymmetrical PWMs</li> </ul>                          |
|                | Support for double switching PWM outputs                                                                                                             |
|                | <ul> <li>Fault inputs that can be assigned to control multiple PWM outputs</li> </ul>                                                                |
|                | <ul> <li>Independent top and bottom hardware deadtime insertion</li> </ul>                                                                           |
|                | <ul> <li>Multiple output trigger events that can be generated per PWM cycle via hardware</li> </ul>                                                  |
|                | 24-bit eMIOS timer, offering up to 24 standard channels:                                                                                             |
|                | <ul> <li>— Input Capture, Output Compare, and PWM modes</li> </ul>                                                                                   |
|                | Fault input support with global fault control                                                                                                        |
|                | <ul> <li>Multiple features such as deadtime insertion, configurable<br/>polarity, quadrature decoding, and so on</li> </ul>                          |
|                | <ul> <li>Motor control and power conversion using a combination of eTPU,<br/>eFlexPWM, eMIOS, LCU, BCTU, and SWG</li> </ul>                          |
|                | 3 x STMs, with four channels each                                                                                                                    |
|                | • 32-bit RTC                                                                                                                                         |
|                | 3 x 32-bit PITs, with four channels for raising interrupts and triggering DMA channels                                                               |
| Communications | LPSPI supporting DMA with full-duplex or single-wire bidirectional communication in Master or Slave mode                                             |
|                | LPI2C modules with:                                                                                                                                  |
|                | — DMA support                                                                                                                                        |
|                | <ul> <li>Low-power availability</li> </ul>                                                                                                           |
|                | Master or slave support                                                                                                                              |
|                | System management bus                                                                                                                                |
|                | <ul> <li>FlexIO, with an option to configure as different communication<br/>peripherals, offering support for SENT</li> </ul>                        |
|                | LPUART with DMA support, having:                                                                                                                     |

Table 2. Feature summary (continued)

| Feature         | Inclusions                                                                                                                                                                                                            |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | — An optional 13-bit break                                                                                                                                                                                            |
|                 | — Full-duplex NRZ                                                                                                                                                                                                     |
|                 | <ul> <li>LIN 2.1 extension support</li> </ul>                                                                                                                                                                         |
|                 | <ul> <li>Low-power availability</li> </ul>                                                                                                                                                                            |
|                 | FlexCAN modules with ISOCAN-FD and DMA support                                                                                                                                                                        |
|                 | <ul> <li>EMAC complex (10/100 Ethernet) that supports 1588 timers, MII/RMII<br/>interface, and AVB and TSN support</li> </ul>                                                                                         |
|                 | Microsecond channel (MSC)                                                                                                                                                                                             |
|                 | Zipwire (high-speed SIPI and LFAST)                                                                                                                                                                                   |
| Debug           | Debug watchpoint and trace (DWT), with four configurable<br>comparators as hardware watch points                                                                                                                      |
|                 | SWO-synchronous trace data support                                                                                                                                                                                    |
|                 | <ul> <li>Instrumentation trace macrocell (ITM) with software and hardware<br/>trace plus timestamping</li> </ul>                                                                                                      |
|                 | FPB with an ability to patch code and data from code space to system space                                                                                                                                            |
|                 | <ul> <li>All execution units and bus masters made traceable through TPIU<br/>over GPIO pins; a very-low-bandwidth trace option also available via<br/>the SWO</li> </ul>                                              |
|                 | <ul> <li>embedded trace FIFO (ETF): a dedicated trace buffer available for<br/>each of the core masters, allowing data to be captured internally<br/>before being optionally routed to external trace pins</li> </ul> |
|                 | Serial wire viewer (SWV): trace capability providing displays of:                                                                                                                                                     |
|                 | — Reads                                                                                                                                                                                                               |
|                 | — Writes                                                                                                                                                                                                              |
|                 | — Exceptions                                                                                                                                                                                                          |
|                 | — PC samples                                                                                                                                                                                                          |
|                 | — Print                                                                                                                                                                                                               |
| I/O and package | Up to 237 GPIO pins                                                                                                                                                                                                   |
|                 | Up to 144 GPIO pins with interrupt functionality                                                                                                                                                                      |
|                 | Up to 77 GPIO pins with wakeup capability                                                                                                                                                                             |
|                 | Pseudo open-drain support on LPUART, FlexIO, and LPI2C                                                                                                                                                                |
|                 | Package options of 289 MAPBGA and 176 LQFP-EP                                                                                                                                                                         |

## 4 Ordering information



#### 5 General

#### 5.1 Absolute maximum ratings

#### CAUTION

When the MCU is in an unpowered state, current injected through the chip pins may bias internal chip structures (for example, ESD diodes) and incorrectly power up these internal structures through inadvertent paths. The presence of such residual voltage may influence different chip-internal blocks in an unpredictable manner and may ultimately result in unpredictable chip behavior (for example, POR flag not set). Once in the illegal state, powering up the chip further and then applying reset will clear the illegal state. Injection current specified for the chip under the aspect of absolute maximum ratings represent the capability of the internal circuitry to withstand such condition without causing physical damage. Functional operation of the chip under conditions - specified as absolute maximum ratings - is not implied.

#### NOTE

Functional operating conditions appear in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed. See footnotes in the following table for specific conditions. Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device. All the limits defined in the datasheet specification must be honored together and any violation to any one or more will not guarantee desired operation. Unless otherwise specified, all maximum and minimum values in the datasheet are across process, voltage, and temperature.

Table 3. Absolute maximum ratings

| Symbol   | Description                                       | Min  | Тур | Max | Unit | Condition | Spec<br>Number |
|----------|---------------------------------------------------|------|-----|-----|------|-----------|----------------|
| VDD_HV_A | Main I/O and analog supply voltage <sup>1,2</sup> | -0.3 | _   | 6.0 | V    | _         | _              |

Table 3. Absolute maximum ratings (continued)

| Symbol                                 | Description                                                                                       | Min  | Тур | Max  | Unit | Condition | Spec<br>Number |
|----------------------------------------|---------------------------------------------------------------------------------------------------|------|-----|------|------|-----------|----------------|
| VDD_HV_B                               | Secondary I/O supply voltage 1,2                                                                  | -0.3 | _   | 6.0  | V    | _         | _              |
| VDD_DCDC                               | Supply voltage for<br>the SMPS gate<br>driver <sup>1,2,3</sup>                                    | -0.3 | _   | 6.0  | V    | _         | _              |
| V15                                    | Voltage sensing input <sup>1,2</sup>                                                              | -0.3 | _   | 2.75 | V    | _         | _              |
| V25                                    | Flash memory<br>supply (2.5 V),<br>internally regulated <sup>1</sup>                              | -0.3 | _   | 2.9  | V    | _         | _              |
| V11                                    | High-current core logic supply input <sup>1</sup>                                                 | -0.3 | _   | 1.26 | V    | _         | _              |
| VDDA_SWG                               | Supply voltage for SWG <sup>1,2</sup>                                                             | -0.3 | _   | 6.0  | V    | _         | _              |
| VDD_LVDS                               | Supply voltage for LVDS 1,2                                                                       | -0.3 | _   | 3.96 | V    | _         | _              |
| VREFH_ADC_<br>0123, VREFH_<br>ADC_456  | ADC high reference voltage <sup>1,2</sup>                                                         | -0.3 | _   | 6.0  | V    | _         | _              |
| VREFL_ADC_<br>0123, VREFL_<br>ADC_456  | ADC low reference voltage <sup>1</sup>                                                            | -0.3 | _   | 0.3  | V    | _         | _              |
| VREFH_SDADC_<br>01, VREFH_<br>SDADC_23 | SDADC high reference voltage <sup>1,2</sup>                                                       | -0.3 | _   | 6.0  | V    | _         | _              |
| VREFL_SDADC_<br>01, VREFL_<br>SDADC_23 | SDADC low reference voltage <sup>1</sup>                                                          | -0.3 | _   | 0.3  | V    | _         | _              |
| VGPIO_trans                            | Transient overshoot voltage allowed on I/O pin 1,2,4                                              | -    | _   | 6.0  | V    | _         | _              |
| I_INJPAD_DC_<br>ABS                    | Continuous DC input current (positive/negative) that can be injected into an I/O pin <sup>5</sup> | -3   | _   | 3    | mA   | _         | _              |
| I_INJSUM_DC_<br>ABS                    | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) <sup>5</sup> | _    | _   | 30   | mA   | _         | _              |

Table 3. Absolute maximum ratings (continued)

| Symbol | Description                              | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|------------------------------------------|-----|-----|-----|------|-----------|----------------|
| TSTG   | Storage ambient temperature <sup>6</sup> | -55 | _   | 150 | °C   |           | _              |

- 1. All voltages are referred to VSS unless otherwise specified.
- 2. 6.0 V maximum for 10 hours over lifetime; 7.0 V maximum for 60 seconds over lifetime.
- 3. Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A.
- 4. Absolute max rating must be honored under all conditions, including current injection.
- 5. When input pad voltage levels are close to VDD\_HV\_A (respectively to VDD\_HV\_B) or VSS, practically no current injection is possible. See application note AN4731 for a description of injection current on NXP automotive microcontrollers.
- 6. TSTG specifies the storage temperature range. It is not the operating temperature range. Please refer to the Thermal operating characteristics table.

#### 5.2 Voltage and current operating requirements



Table 4. Voltage and current operating requirements

| Symbol                                | Description                                                               | Min   | Тур        | Max  | Unit | Condition | Spec<br>Number |
|---------------------------------------|---------------------------------------------------------------------------|-------|------------|------|------|-----------|----------------|
| VDD_HV_A                              | Main I/O and analog supply voltage <sup>1</sup>                           | 2.97  | 3.3 or 5.0 | 5.5  | V    | _         | _              |
| VDD_HV_B                              | Secondary I/O supply voltage <sup>1</sup>                                 | 2.97  | 3.3 or 5.0 | 5.5  | V    | _         | _              |
| VDD_DCDC                              | Supply voltage for<br>the SMPS gate<br>driver <sup>1</sup> , <sup>2</sup> | 2.97  | 3.3 or 5.0 | 5.5  | V    | _         | _              |
| V15                                   | Voltage sensing input <sup>1,3</sup>                                      | 1.425 | 1.5        | 1.65 | V    | _         | _              |
| VDDA_SWG                              | Supply voltage for SWG <sup>1,4</sup>                                     | 2.97  | 3.3 or 5.0 | 5.5  | V    | _         | _              |
| VDD_LVDS                              | Supply voltage for LVDS <sup>1,5</sup>                                    | 2.97  | 3.3        | 3.63 | V    | _         | _              |
| VDD_SDADC                             | Supply voltage for SDADC 1,4,6                                            | 4.5   | 5          | 5.5  | V    | _         | _              |
| VREFH_SAR_<br>0123, VREFH_<br>SAR_456 | SAR ADC<br>high reference<br>voltage <sup>1,7,8</sup>                     | 2.97  | 3.3 or 5.0 | 5.5  | V    | _         | _              |

Table 4. Voltage and current operating requirements (continued)

| Symbol                                 | Description                                                                                                     | Min  | Тур  | Max                     | Unit | Condition         | Spec<br>Number |
|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|-------------------------|------|-------------------|----------------|
| VREFL_SAR_<br>0123, VREFL_<br>SAR_456  | SAR ADC low reference voltage <sup>1</sup>                                                                      | -0.1 | 0    | 0.1                     | V    | _                 | _              |
| VREFH_SDADC_<br>01, VREFH_<br>SDADC_23 | SDADC high<br>reference<br>voltage <sup>1,6,7,8</sup>                                                           | 4.5  | 5.0  | 5.5                     | V    | _                 | _              |
| VREFL_SDADC_<br>01, VREFL_<br>SDADC_23 | SDADC low reference voltage <sup>1</sup>                                                                        | -0.1 | 0    | 0.1                     | V    | _                 | _              |
| VREFH_R2R                              | R2R high reference voltage <sup>8</sup>                                                                         | 4.5  | 5.0  | 5.5                     | V    | _                 | _              |
| VREFL_R2R                              | R2R low reference voltage                                                                                       | -0.1 | 0    | 0.1                     | V    | _                 | _              |
| VSS_DCDC                               | Power ground for the SMPS gate driver <sup>1</sup>                                                              | -0.1 | 0    | 0.1                     | V    | _                 | _              |
| V25                                    | Flash memory<br>and clock<br>supply (2.5 V),<br>internally regulated <sup>1</sup>                               | _    | 2.5  | _                       | V    | _                 | _              |
| V11                                    | High-current core logic supply input <sup>1</sup>                                                               | _    | 1.14 | _                       | V    | _                 | _              |
| VGPIO                                  | Input voltage range at any I/O or analog pin <sup>1</sup>                                                       | -0.3 | _    | VDD_HV<br>_A/B +<br>0.3 | V    | _                 | _              |
| VODPU                                  | Open-drain pull-up voltage <sup>1,9</sup>                                                                       | _    | _    | VDD_HV<br>_A/B          | V    | _                 | _              |
| IINJPAD_DC_OP                          | Continuous DC input<br>current (positive/<br>negative) that can be<br>injected into an I/O<br>pin <sup>10</sup> | -3   | _    | 3                       | mA   | VDD_HV_A >= 3.6V  | _              |
| IINJPAD_DC_OP                          | Continuous DC input<br>current (positive/<br>negative) that can be<br>injected into an I/O<br>pin <sup>10</sup> | -2   | _    | 3                       | mA   | VDD_HV_A >= 2.97V | _              |
| IINJSUM_DC_OP                          | Sum of<br>absolute value of<br>injected currents<br>on all the I/O<br>pins (continuous<br>DC limit) 10          | -30  | _    | 30                      | mA   | VDD_HV_A >= 3.6V  | _              |

Table 4. Voltage and current operating requirements (continued)

| Symbol        | Description                                                                                            | Min | Тур | Max | Unit  | Condition         | Spec<br>Number |
|---------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|-------------------|----------------|
| IINJSUM_DC_OP | Sum of<br>absolute value of<br>injected currents<br>on all the I/O<br>pins (continuous<br>DC limit) 10 | -20 | _   | 30  | mA    | VDD_HV_A >= 2.97V | _              |
| IINJ_LVDS     | Max LVDS RX or TX pin injection current                                                                | 0   | _   | 100 | μА    | _                 | _              |
| Vramp_slow    | Supply ramp rate (slow) 1,11                                                                           | 0.5 | _   | _   | V/min | _                 | _              |
| Vramp_fast    | Supply ramp rate (fast) 1,11                                                                           | _   | _   | 100 | V/ms  | _                 | _              |

- 1. All voltages are referred to VSS unless otherwise specified.
- 2. Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A
- 3. Min and Max values are applicable only for non-SMPS mode where V15 is sourced externally.
- 4. Must be shorted to VDD\_HV\_A at the PCB level
- 5. Ensure that VDD\_HV\_A ramps before VDD\_LVDS.
- 6. SDADC is intended to be used only when VDD\_HV\_A is supplied with 5V. In case of VDD\_HV\_A is supplied with 3.3V it is recommended to disable SDADC in MC\_ME module
- 7. VREFH should always be equal to or less than VDD\_HV\_A +0.1. Any positive differential voltage between VREFH and VDD\_HV\_A i.e., VDD\_HV\_A < VREFH <= VDD\_HV\_A + 0.1V) is for RF-AC only. Appropriate decoupling capacitors should be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC
- 8. All the VREFH\_xx except of VREFH\_R2R must be shorted to single supply source at the PCB level, either isolated voltage reference or shorted to VDD\_HV\_A. Isolated VREFH\_R2R is required to avoid SDADC performance degradation. If isolated supply cannot be used, then appropriate filtration is needed to isolate the VREFH\_R2R noise
- 9. Open-drain outputs must be pulled respectively to their supply rail (VDD HV A or VDD HV B).
- 10. When input pad voltage levels are close to VDD\_HV\_A (respectively to VDD\_HV\_B) or VSS, practically no current injection is possible.
- 11. The MCU supply ramp rate parameter must be applicable to the MCU input/external supplies. The ramp rate assumes that the S32K396 Hardware design guidelines document available on <a href="http://www.nxp.comare">http://www.nxp.comare</a> followed.

If total power dissipation and maximum junction temperature allows. Please refer to Thermal operating characteristics table for the maximum junction temperature, and Thermal characteristics table for the thermal characteristics, to determine the maximum power dissipation allowed for a given package.

Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A.

#### 5.2.1 Supported voltage supply use-cases

Table 5. Supported voltage supply use-cases

|                   | VDD_HV_A is 3.3 V | VDD_HV_A is 5 V |
|-------------------|-------------------|-----------------|
| VDD_HV_B is 3.3 V | yes               | yes             |
| VDD_HV_B is 5 V   | no                | yes             |

#### 5.3 Thermal operating characteristics

Table 6. Thermal operating characteristics

| Symbol | Description          | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------|-----|-----|-----|------|-----------|----------------|
| Tamb   | Ambient temperature  | -40 | _   | 125 | °C   | _         | _              |
| TJ     | Junction temperature | -40 | _   | 150 | °C   | _         | _              |

#### 5.4 ESD and Latch-up Protection Characteristics

Table 7. ESD and Latch-up Protection Characteristics

| Symbol | Description                                                                                              | Min   | Тур | Max  | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------------------------------------------------------|-------|-----|------|------|-----------|----------------|
| Vhbm   | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM) 1,2,3                                   | -2000 | _   | 2000 | V    | _         | _              |
| Vcdm   | Electrostatic<br>discharge voltage,<br>charged-device<br>model (CDM),<br>all pins except<br>corner 1,3,4 | -500  | _   | 500  | V    | _         | _              |
| Vcdm   | Electrostatic<br>discharge voltage,<br>charged-device<br>model (CDM), corner<br>pins <sup>1,3,4</sup>    | -750  | _   | 750  | V    | _         | _              |
| llat   | Latch-up current at ambient temperature of 125°C <sup>5</sup>                                            | -100  | _   | 100  | mA   | _         | _              |

- 1. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet specification requirements."
- 2. This parameter is tested in conformity with AEC-Q100-002.
- 3. All ESD testing conforms with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.
- 4. This parameter is tested in conformity with AEC-Q100-011.
- 5. This parameter is tested in conformity with AEC-Q100-004.

# 6 Power management

#### 6.1 Supply Monitoring

Table 8. Supply Monitoring

| Symbol  | Description                       | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|---------|-----------------------------------|-----|-----|-----|------|-----------|----------------|
| HVD_V15 | High Voltage Detect (HVD) on V15, | _   | 2.5 | _   | V    | _         | _              |

Table 8. Supply Monitoring (continued)

| Symbol       | Description                                                                | Min   | Тур   | Max   | Unit | Condition | Spec<br>Number |
|--------------|----------------------------------------------------------------------------|-------|-------|-------|------|-----------|----------------|
|              | assert threshold (in FPM) <sup>1</sup>                                     |       |       |       |      |           |                |
| LVR_VDD_HV_A | LVR on VDD_HV_A, assert threshold (in FPM)                                 | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| LVR_VDD_HV_A | LVR on VDD_HV_A, assert threshold (in RPM)                                 | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| _            | VDD_HV_A LVR<br>monitor hysteresis                                         | _     | 18.75 | _     | mV   | _         | _              |
| HVD_VDD_HV_A | HVD on VDD_HV_A, assert threshold (in FPM)                                 | 5.787 | 5.887 | 5.987 | V    | _         | _              |
| _            | VDD_HV_A HVD monitor hysteresis                                            | _     | 37.5  | _     | mV   | _         | _              |
| LVR_VDD_HV_B | LVR on VDD_HV_B, assert threshold (in FPM)                                 | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| LVR_VDD_HV_B | LVR on VDD_HV_B,<br>assert threshold (in<br>RPM)                           | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| _            | VDD_HV_B LVR<br>monitor hysteresis                                         | _     | 18.75 | _     | mV   | _         | _              |
| HVD_VDD_HV_B | HVD on VDD_HV_B, assert threshold (in FPM)                                 | 5.787 | 5.887 | 5.987 | V    | _         | _              |
| _            | VDD_HV_B HVD monitor hysteresis                                            | _     | 37.5  | _     | mV   | _         | _              |
| LVD_VDD_LVDS | LVD on VDD_LVDS,<br>assert threshold (in<br>FPM)                           | 2.77  | 2.85  | 2.93  | V    | _         | _              |
| _            | VDD_LVDS LVD monitor hysteresis                                            | _     | 18.75 | _     | mV   | _         | _              |
| LVD_VDD_HV_A | Low Voltage<br>Detect (LVD5A) on<br>VDD_HV_A, assert<br>threshold (in FPM) | 4.33  | 4.41  | 4.49  | V    | _         | _              |
| _            | VDD_HV_A<br>LVD monitor<br>hysteresis                                      | _     | 37.5  | _     | mV   | _         | _              |

Table 8. Supply Monitoring (continued)

| Symbol        | Description                                                    | Min  | Тур | Max  | Unit | Condition | Spec<br>Number |
|---------------|----------------------------------------------------------------|------|-----|------|------|-----------|----------------|
| VPOR_VDD_HV_A | Power-On-Reset<br>(VPOR) on<br>VDD_HV_A,<br>deassert threshold | 0.9  | 1.5 | 2.2  | V    | _         | _              |
| VREF12        | Bandgap reference, trimmed                                     | 1.18 | 1.2 | 1.22 | V    | _         | _              |

<sup>1.</sup> The HVD\_V15 monitor is provided to indicate if the V15 rail is far above the standard V15 operating range, to ensure failures in the V15 regulator are detected

#### 6.2 Recommended Decoupling Capacitors

Table 9. Recommended Decoupling Capacitors

| Symbol   | Description                                                            | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|----------|------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| CDEC     | Decoupling capacitor (one per supply pin, at least one per side) 1,2,3 | 70  | 100 | _   | nF   | _         | _              |
| CBULK    | Input supply bulk capacitor <sup>3,4,5,6</sup>                         | _   | 4.7 | _   | μF   | _         | _              |
| COUT_V11 | V11 (1.1V<br>Regulator)<br>output capacitor <sup>3</sup>               | _   | 22  | _   | μF   | _         | _              |
| COUT_V25 | V25 (2.5V<br>Regulator) output<br>capacitor <sup>2,3</sup>             | 140 | 220 | _   | nF   | _         | _              |

- 1. Optionally, 10 nF capacitors can be added in parallel to the decoupling capacitors.
- 2. These capacitors must be placed as close as possible to the corresponding supply and ground pins. For BGA packages, the capacitors must be placed on the other side of the PCB to minimize the trace lengths.
- 3. All capacitors must be low ESR ceramic capacitors (for example, X7R). The minimum recommendation is after considering component aging and tolerance.
- 4. For devices where the VDD\_HV\_B domain is present, if the VDD\_HV\_B supply is different supply from VDD\_HV\_A, a dedicated bulk capacitor is needed.
- 5. It is also possible to use higher capacitance values (for example, 10 μF) in place of the 4.7 μF capacitor.
- 6. These capacitors must be placed close to the source.

Only needed when internal SMPS is used to generate V15 and VDD\_DCDC is supplied with isolated source from VDD\_HV\_A or VDD HV B

For devices where V15 is present, the V15 regulator output capacitor and the filter capacitors are required when using an NPN bipolar ballast transistor for the regulation stage. When V15 is supplied from an external regulator, these capacitance recommendations can be followed in addition to the capacitance requirements of the external voltage regulator.





Data Sheet: Technical Data 22 / 120





#### 6.3 V15 regulator (SMPS option) electrical specifications

The chip hardware design guidelines document lists the recommended part numbers for PMOS, Schottky diode and inductor.

Table 10. V15 regulator (SMPS option) electrical specifications

| Symbol        | Description                                                | Min | Тур   | Max | Unit | Condition     | Spec<br>Number |
|---------------|------------------------------------------------------------|-----|-------|-----|------|---------------|----------------|
| V15           | V15 output                                                 | _   | 1.5   | _   | V    | _             | _              |
| L_SMPS        | External coil inductance                                   | _   | 4.7   | _   | uH   | _             | _              |
| COUT_V15_SMPS | External bypass capacitor                                  | _   | 20-22 | _   | uF   | _             | _              |
| _             | External bypass capacitor                                  | _   | 40-44 | _   | uF   | _             | _              |
| D_SMPS        | External Schottky diode average forward current            | _   | 2     | _   | A    | _             | _              |
| VR            | Schottky diode reverse voltage                             | 5.0 | _     | _   | V    | _             | _              |
| IF            | Schottky diode forward current                             | 1.0 | _     | _   | А    | _             | _              |
| _             | External P-channel<br>MOSFET total gate<br>charge          | _   | _     | 10  | nC   | VDD_DCDC = 5V | _              |
| _             | External P-channel MOSFET threshold voltage                | _   | _     | 2   | V    | _             | _              |
| CBULK_SMPS    | Input supply bulk capacitor for internal SMPS <sup>1</sup> | _   | 22    | _   | μF   | _             | _              |

<sup>1.</sup> Only needed when internal SMPS is used to generate V15 and VDD\_DCDC is supplied with isolated source from VDD\_HV\_A or VDD\_HV\_B.

# 6.4 V11 regulator (NMOS ballast transistor control) electrical specifications

The chip hardware design guidelines document lists the recommended part number for NMOS.

Table 11. V11 regulator (NMOS ballast transistor control) electrical specifications

| Symbol   | Description          | Min | Тур  | Max | Unit | Condition        | Spec<br>Number |
|----------|----------------------|-----|------|-----|------|------------------|----------------|
| V11      | V11 output           | _   | 1.14 | _   | V    | _                | _              |
| V15      | V15 input            | _   | 1.5  | _   | V    | _                | _              |
| VTH_NMOS | Vth of external NMOS | _   | _    | 1.5 | V    | For 3.3 V supply | _              |
| VTH_NMOS | Vth of external NMOS | _   | _    | 2   | V    | For 5.0 V supply | _              |

Table 11. V11 regulator (NMOS ballast transistor control) electrical specifications (continued)

| Symbol     | Description                                          | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|------------|------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| IDS_NMOS   | IDS of external NMOS                                 | 3   | _   | _   | A    |           | _              |
| tsettle_lm | Required setting time from V11 in FPM to load change | 10  | _   | _   | us   | _         | _              |
| CNMOS      | NMOS gate stability capacitor                        | _   | 1   | _   | nF   | _         | _              |

#### 6.5 Supply currents

| NOTE                                                              |
|-------------------------------------------------------------------|
| All data in this table is preliminary and based on first samples. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VREFH = 5 V, VDD\_HV\_B = 5V (if the VDD\_HV\_B domain present in the device), temperature = 25 °C, and typical silicon process unless otherwise stated. In STANDBY configuration, no current flows through the V15 supply.

Table 12. STANDBY mode supply currents

|                              |                                         |                                   | STAN            | DBY <sup>1</sup>            |                               |
|------------------------------|-----------------------------------------|-----------------------------------|-----------------|-----------------------------|-------------------------------|
|                              |                                         | All clocks & peripherals OFF (µA) | SIRC ON<br>(µA) | FIRC ON (24<br>MHz)<br>(µA) | All<br>Configurations<br>(µA) |
| Chip                         | Ambient Temperature (°C)                | VDD_HV_A 2                        | VDD_HV_A 2      | VDD_HV_A <sup>2</sup>       | VDD_HV_B 2                    |
| S32K396,<br>S32K394,         | 25, typ <sup>3</sup>                    | 75                                | 78              | 1500                        | 3                             |
| S32K376,                     | 25, max <sup>4</sup>                    | 153                               | 156             | 1693                        | 3.8                           |
| S32K374,<br>S32K366, S32K364 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 458                               | 461             | 1869                        | 16                            |
|                              | 105, max <sup>4</sup>                   | 1693                              | 1721            | 3143                        | 62                            |
|                              | 125, typ <sup>3</sup>                   | 756                               | 759             | 2160                        | 27                            |
|                              | 125, max <sup>4</sup>                   | 3034                              | 3087            | 4490                        | 108                           |

<sup>1.</sup> See the configurations in Table 15.

<sup>2.</sup> IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.

<sup>3. &</sup>quot;typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, for the typical silicon process..

4. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, for the fast silicon process.

> NOTE All data in this table is preliminary and based on first samples.

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD HV A = VREFH = 5 V, temperature = 25 °C, and typical silicon process unless otherwise stated.

Table 13. Low speed RUN mode supply currents

|                                        |                                | Low Speed RUN Mode (mA) <sup>1</sup>                  |      |                                                          |      |                       |  |
|----------------------------------------|--------------------------------|-------------------------------------------------------|------|----------------------------------------------------------|------|-----------------------|--|
|                                        |                                | BOOT Mode <sup>2</sup> [Clock Option C] FIRC @ 24 MHz |      | Low Speed RUN <sup>2</sup> [Clock Option D] FIRC @48 MHz |      | All Configurations 2. |  |
| Chip                                   | Ambient<br>Temperature<br>(°C) | VDD_HV_A 3,4                                          | V115 | VDD_HV_A 3,4                                             | V115 | VDD_HV_B <sup>3</sup> |  |
| S32K396, S32K394,<br>S32K376, S32K374, | 25, typ <sup>6</sup>           | 3.2                                                   | 61   | 3.2                                                      | 93   | 1.8                   |  |
| S32K366, S32K364                       | 25, max <sup>7</sup>           | 3.7                                                   | 156  | 3.8                                                      | 188  | 2.4                   |  |
|                                        | 105, typ <sup>6</sup>          | 3.3                                                   | 215  | 3.3                                                      | 244  | 1.8                   |  |
|                                        | 105, max <sup>7</sup>          | 4.3                                                   | 760  | 4.3                                                      | 790  | 2.0                   |  |
|                                        | 125, typ <sup>6</sup>          | 3.4                                                   | 299  | 3.4                                                      | 330  | 1.5                   |  |
|                                        | 125, max <sup>7, 8</sup>       | 5.3                                                   | 1105 | 5.4                                                      | 1127 | 2.0                   |  |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the example configurations in Table 15.
- 3. IO load current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 4. RUN IDD @ VDD\_HV\_A includes Flash memory read current from the V25 voltage rail.
- 5. V11 is generated by V15 using external NMOS.
- 6. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 7. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon process.
- 8. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification, T<sub>J</sub> < 150°C, to avoid self-heating.

| NOTE                                                              |
|-------------------------------------------------------------------|
| All data in this table is preliminary and based on first samples. |

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A = VDD\_HV\_B = VREFH = 5 V, temperature = 25 °C and typical silicon process unless otherwise stated.

#### NOTE

The data in this table is preliminary and based on first samples.

Typical current numbers are indicative for typical silicon process and may vary based on the silicon distribution and user configuration. Typical conditions assumes VDD\_HV\_A VDD\_HV\_B = VREFH = 5 V, temperature = 25 °C and typical silicon process unless otherwise stated.

Table 14. Example RUN mode configuration supply currents

|                      |                          |               | RUN Mode              | (mA) <sup>1</sup> |  |  |  |  |
|----------------------|--------------------------|---------------|-----------------------|-------------------|--|--|--|--|
|                      |                          |               | 2x 3ph Inverters      | + Resolver        |  |  |  |  |
|                      |                          |               | eTPU Conti            | rol (mA)          |  |  |  |  |
|                      | Configurations           |               | 2,3                   |                   |  |  |  |  |
| Chip                 | Ambient Temperature (°C) | VDD_HV_A 4, 5 | VDD_HV_B <sup>4</sup> | V11 <sup>6</sup>  |  |  |  |  |
| S32K396,             | 25, typ <sup>7</sup>     | 6.4           | 5.3                   | 547               |  |  |  |  |
| S32K394,<br>S32K376, | 25, max <sup>8</sup>     | 8.7           | 6.8                   | 654               |  |  |  |  |
| S32K374,<br>S32K366, | 105, typ <sup>7</sup>    | 6.2           | 5.0                   | 695               |  |  |  |  |
| S32K364              | 105, max <sup>8</sup>    | 9.4           | 6.6                   | 1224              |  |  |  |  |
|                      | 125, typ <sup>7</sup>    | 6.3           | 4.4                   | 777               |  |  |  |  |
|                      | 125, max <sup>8, 9</sup> | 10.2          | 6.2                   | 1470              |  |  |  |  |

- 1. Current numbers are for reduced configuration and may vary based on user configuration and silicon process variation.
- 2. See the configurations in Table 15.
- 3. VDD\_HV\_A current will increase/decrease with analog modules as per the use case.
- 4. IO current is not included. The actual current requirements for IOs will depend on the I/O configuration in the application.
- 5. RUN IDD @ VDD\_HV\_A includes Flash memory read current from the V25 voltage rail.
- 6. V11 is generated by V15 using external NMOS.
- 7. "typ" is indicative of the average current numbers at the nominal internally regulated V11 supply voltage, VDD\_HV\_A = 5.0V, VDD\_HV\_B = 5.0V, V15 = 1.5V, for the typical silicon process.
- 8. "max" is indicative of the maximum current numbers at the maximum internally regulated V11 supply voltage (1.16 V), VDD\_HV\_A = 5.5V, VDD\_HV\_B = 5.5V, V15 = 1.65V, for the fast silicon process.
- 9. For the maximum allowable RUN current in an application, the junction temperature must be kept below the maximum specification, T<sub>J</sub> < 150°C, to avoid self-heating.

## 6.6 Operating mode

Table 15. STANDBY and low speed RUN configuration options

| MODULE      | STANDBY<br>All OFF | STANDBY<br>SIRC ON | STANDBY<br>FIRC ON | BOOT Mode<br>(OptionC <sup>1</sup> , FIRC<br>@24 MHz) | FIRC Mode<br>(OptionD <sup>1</sup> , FIRC<br>@48 MHz) |
|-------------|--------------------|--------------------|--------------------|-------------------------------------------------------|-------------------------------------------------------|
| Core M7_0   | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| Core M7_1   | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| Core M7_2/3 | OFF                | OFF                | OFF                | 24 MHz                                                | Limited Activity                                      |
| HSE_B       | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| FIRC        | OFF                | OFF                | 24 MHz             | 24 MHz                                                | 48 MHz                                                |
| FXOSC       | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| SIRC        | OFF                | ON                 | OFF                | ON                                                    | ON                                                    |
| PLL         | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| Flash       | OFF                | OFF                | OFF                | ON                                                    | ON                                                    |
| eDMA        | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| FlexCAN     | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| LPUART      | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| LPSPI       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| LPI2C       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| EMAC        | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| Zipwire     | OFF                | OFF                | OFF                | OFF                                                   | OFF                                                   |
| eMIOS       | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| eTPU        | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| eFlexPWM    | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| IGF         | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| SD_ADC      | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| SWG         | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |
| SAR_ADC     | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |

Table 15. STANDBY and low speed RUN configuration options (continued)

| MODULE | STANDBY<br>All OFF | STANDBY<br>SIRC ON | STANDBY<br>FIRC ON | BOOT Mode<br>(OptionC <sup>1</sup> , FIRC<br>@24 MHz) | FIRC Mode<br>(OptionD <sup>1</sup> , FIRC<br>@48 MHz) |
|--------|--------------------|--------------------|--------------------|-------------------------------------------------------|-------------------------------------------------------|
| LPCMP  | All OFF            | All OFF            | All OFF            | All OFF                                               | All OFF                                               |

<sup>1.</sup> See clocking use case examples in the Clocking chapter of the S32K39, S32K37 and S32K36 Reference Manual.

Table 16. RUN mode configuration options

| Config              |                            | Inverter Use-cases (Standalone or Smart Actuator) |
|---------------------|----------------------------|---------------------------------------------------|
|                     |                            | 2x 3ph Inverters + Resolver eTPU<br>Control       |
|                     |                            | K39x                                              |
| Ambient Temperature |                            | 125C                                              |
| CORE & PLATFORM     | CM7_0                      | 320MHz                                            |
|                     | CM7_1                      | 320MHz                                            |
|                     | CM7_2/3 (LS)               | 320MHz                                            |
|                     | Code Caches                | ON                                                |
|                     | Data Caches                | OFF                                               |
|                     | eDMA                       | 2                                                 |
|                     | HSE <sup>1</sup>           | 80MHz (WFI)                                       |
| TIMERS              | eTPUA                      | 320MHz                                            |
|                     | eTPUB                      | 320MHz                                            |
|                     | eFlexPWM <sup>2</sup>      | 12 CH                                             |
|                     | eMIOS <sup>3</sup>         | 6 CH                                              |
|                     | Microsecond Channel(MSC)   | OFF                                               |
| ANALOG              | 1Msps SAR-ADC <sup>4</sup> | 7 CH                                              |
|                     | SD-ADC + Coolflux          | 4 CH                                              |
|                     | SWG                        | 2                                                 |
| COMMS               | Zipwire                    | OFF                                               |
|                     | Ethernet                   | ON                                                |
|                     | CAN-FD                     | 4                                                 |
|                     | SPI                        | 5                                                 |
|                     | LIN                        | OFF                                               |
|                     | 12C                        | 2                                                 |
| MEMORY              | QuadSPI                    | OFF                                               |

Table 16. RUN mode configuration options (continued)

|                | Flash Size  | 4M and 6M |
|----------------|-------------|-----------|
| TARGET PACKAGE | 176 LQFP-EP | Yes       |
|                | 289 MAPBGA  | Yes       |

- 1. HSE: After start-up, the HSE core is in WFI.
- 2. eFLEXPWM channels assumed evenly split between 2 instances
- 3. eMIOS0: 6 channels in PWM mode @ 20 KHz.
- 4. SAR and SD-ADC represents number of active instances.

#### 6.7 Cyclic wake-up current

The cyclic wake-up current is the calculated average current consumption during the periodic switching between RUN mode and STANDBY mode. This average current can be calculated with the following formula:

ICYCL = RUN Current According to Ratio + STANDBY Current According to Ratio

Where the Current According to Ratio value is calculated as follows:

Current According to Ratio = Supply Current × Ratio of Duration

As an example, the following data represents a case where the code is running a code in RUN mode and spending rest of the time in STANDBY mode. The numbers in table below are representative only, and the Standby IDD numbers must be matched from the IDD tables.

| Chip                                                         | Device<br>Operating Mode | Supply Current <sup>1</sup><br>[µA] | Duration <sup>2</sup> [ms] | Ratio of<br>Duration <sup>3</sup> | Current<br>According to<br>Ratio <sup>4</sup> [μΑ] | ICYCL -<br>Average current<br><sup>5</sup> [µA] |
|--------------------------------------------------------------|--------------------------|-------------------------------------|----------------------------|-----------------------------------|----------------------------------------------------|-------------------------------------------------|
| S32K396,                                                     | RUN                      | 20000                               | 0.2                        | 0.005                             | 100                                                | 159.7                                           |
| \$32K394,<br>\$32K376,<br>\$32K374,<br>\$32K366,<br>\$32K364 | STANDBY                  | 60                                  | 39.8                       | 0.995                             | 59.7                                               |                                                 |

- 1. The supply current is obtained through the measurements of the current during the corresponding operating mode.
- 2. The duration is defined by the application (how much time will the device spend in the according operating mode).
- 3. The ratio of duration is obtained by dividing the duration of the corresponding operating mode by the total duration of the application.
- 4. The current according to ratio is obtained by multiplying the supply current and the ratio of duration related to the proper operating mode.
- 5. The average current is calculated by the addition of each device operating mode's current according to ratio.

# 7 I/O parameters

#### 7.1 GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

The leakage current on the GPIO pins is specified as a function of the pad type (Standard, Standard Plus, Medium, Fast, or GPI) and the number of Analog functions (CMP and ADC channels) multiplexed per pin.

The "Analog Function Count" is defined from the number of CMP and ADC channels multiplexed to a given pin. This information can be obtained from the "Direct Signals" column in the IOMUX files attached to the Reference Manual. The "Analog Function Count" is shown in the Condition column of the following table.

Table 17. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)

| Symbol      | Description                                                                          | Min                      | Тур | Max                      | Unit | Condition                                                   | Spec<br>Number |
|-------------|--------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|-------------------------------------------------------------|----------------|
| VIH         | Input high level DC voltage threshold                                                | 0.70 x<br>VDD_HV<br>_A/B | _   | VDD_HV<br>_A/B +<br>0.3  | V    | VDD_HV_A/B = 3.3V                                           | _              |
| VIL         | Input low level DC voltage threshold                                                 | VSS - 0.3                | _   | 0.30 x<br>VDD_HV<br>_A/B | V    | VDD_HV_A/B = 3.3V                                           | _              |
| WFRST       | RESET Input<br>Filtered pulse width <sup>1</sup>                                     | _                        | _   | 33                       | ns   | _                                                           | _              |
| WNFRST      | RESET Input not filtered pulse width <sup>2</sup>                                    | 100                      | _   | _                        | ns   | _                                                           | _              |
| ILKG_33_S0  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -181                     | _   | 600                      | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_33_S1  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -1020                    | _   | 870                      | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_33_S2  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -1880                    | _   | 1140                     | nA   | Pins with Analog<br>Function Count = 2,<br>plus PTA12, PTD1 | _              |
| ILKG_33_S3  | 3.3V input leakage current for Standard GPIO <sup>3</sup>                            | -2740                    | _   | 1410                     | nA   | Pins with Analog<br>Function Count = 3,<br>plus PTD0        | _              |
| ILKG_33_SP0 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -537                     | _   | 1270                     | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_33_SP1 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1270                    | _   | 1530                     | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_33_SP2 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -2130                    | _   | 1800                     | nA   | Pins with Analog<br>Function Count = 2                      | _              |
| ILKG_33_M0  | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -1300                    | _   | 1630                     | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_33_M1  | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -1560                    | _   | 1900                     | nA   | Pins with Analog<br>Function Count = 1,<br>plus PTC16, PTD5 | _              |

Table 17. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) (continued)

| Symbol                 | Description                                                                          | Min                      | Тур | Max  | Unit | Condition                                                       | Spec<br>Number |
|------------------------|--------------------------------------------------------------------------------------|--------------------------|-----|------|------|-----------------------------------------------------------------|----------------|
| ILKG_33_M2             | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup>                   | -2410                    | _   | 2170 | nA   | Pins PTD6 and PTE8                                              | _              |
| ILKG_33_F0             | 3.3V GPIO input<br>leakage current for<br>Fast GPIO <sup>3</sup>                     | -1860                    | _   | 2720 | nA   | Pins with Analog<br>Function Count = 0                          | _              |
| ILKG_33_F1             | 3.3V GPIO input<br>leakage current for<br>Fast GPIO <sup>3</sup>                     | -2200                    | _   | 2990 | nA   | Pins with Analog<br>Function Count = 1                          | _              |
| ILKG_33_<br>TWINANAMUX | 3.3V input leakage current for TWINANAMUX                                            | -0.98                    | _   | 0.7  | μА   | _                                                               | _              |
| VHYS_33                | Input hysteresis voltage <sup>4</sup>                                                | 0.06 x<br>VDD_HV<br>_A/B | _   | _    | mV   | Always Enabled                                                  | _              |
| CIN                    | GPIO Input capacitance                                                               | 2                        | 4   | 6    | pF   | add 2pF for package/<br>parasitic                               | _              |
| IPU_33                 | 3.3V GPIO pull up/<br>down resistance                                                | 20                       | _   | 60   | kΩ   | pull up @ 0.3 x VDD_<br>HV_A/B, pull down @<br>0.7 x VDD_HV_A/B | _              |
| IOH_33_S               | 3.3V output<br>high current for<br>Standard GPIO <sup>5,6</sup>                      | 1.0                      | _   | _    | mA   | VOH >= VDD_HV_A/B<br>- 0.7V                                     | _              |
| IOH_33_SP              | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 1.5                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |
| IOH_33_M               | 3.3V output high<br>current for Medium<br>GPIO <sup>5,6</sup>                        | 3                        | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |
| IOH_33_F               | 3.3V output high<br>current for Fast<br>GPIO <sup>5,6</sup>                          | 4.5                      | _   | _    | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |
| IOH_33_SP              | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 3                        | _   | _    | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |
| IOH_33_M               | 3.3V output high<br>current for Medium<br>GPIO <sup>5,6</sup>                        | 6                        | _   | _    | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                            | _              |

Table 17. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) (continued)

| Symbol     | Description                                                                         | Min | Тур | Max | Unit | Condition                            | Spec<br>Number |
|------------|-------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------|----------------|
| IOH_33_F   | 3.3V output high<br>current for Fast<br>GPIO <sup>5,6</sup>                         | 9   | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _              |
| IOL_33_S   | 3.3V output low<br>current for Standard<br>GPIO <sup>5,6</sup>                      | 1.0 | _   | _   | mA   | VOL <= 0.7V                          | _              |
| IOL_33_SP  | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 1.5 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_M   | 3.3V output low<br>current for Medium<br>GPIO <sup>5,6</sup>                        | 3.0 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_F   | 3.3V output low<br>current for Fast<br>GPIO <sup>5,6</sup>                          | 4.5 | _   | _   | mA   | DSE =0, VOL <= 0.7V                  | _              |
| IOL_33_SP  | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 3   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_33_M   | 3.3V output low<br>current for Medium<br>GPIO <sup>5,6</sup>                        | 6   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| IOL_33_F   | 3.3V output low current for Fast GPIO <sup>5,6</sup>                                | 9   | _   | _   | mA   | DSE =1, VOL <= 0.7V                  | _              |
| FMAX_33_S  | 3.3V maximum<br>frequency for<br>Standard GPIO <sup>5,7</sup>                       | _   | _   | 10  | MHz  | 2.9V - 3.6V CL(max) = 25pF           | _              |
| FMAX_33_SP | 3.3V maximum<br>frequency for<br>Standard Plus<br>GPIO <sup>5,7</sup>               | _   | _   | 25  | MHz  | 2.9V - 3.6V CL (max) = 25pF          | _              |
| FMAX_33_M  | 3.3V maximum<br>frequency for<br>Medium GPIO <sup>5,7</sup>                         | _   | _   | 50  | MHz  | 2.9V - 3.6V CL (max) = 25pF          | _              |
| FMAX_33_F  | 3.3V maximum<br>frequency for Fast<br>GPIO <sup>5,7</sup>                           | _   | _   | 120 | MHz  | 2.9V - 3.6V CL (max) = 25pF          | _              |
| IOHT       | Output high current total for all ports 8                                           | _   | _   | 100 | mA   | _                                    | _              |

Data Sheet: Technical Data

Maximum length of RESET pulse will be filtered by an internal filter on this pin.
 Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.

- 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
- 4. Hysteresis spec does not apply to fast pad
- 5. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 6. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
- 7. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- 8. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



#### 7.2 GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

The leakage current on the GPIO pins is specified as a function of the pad type (Standard, Standard Plus, Medium, Fast, or GPI) and the number of Analog functions (CMP and ADC channels) multiplexed per pin.

The "Analog Function Count" is defined from the number of CMP and ADC channels multiplexed to a given pin. This information can be obtained from the "Direct Signals" column in the IOMUX files attached to the Reference Manual. The "Analog Function Count" is shown in the Condition column of the following table.

Table 18. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)

| Symbol | Description                                       | Min                      | Тур | Max                      | Unit | Condition         | Spec<br>Number |
|--------|---------------------------------------------------|--------------------------|-----|--------------------------|------|-------------------|----------------|
| VIH    | Input high level DC voltage threshold             | 0.65 x<br>VDD_HV<br>_A/B | _   | VDD_HV<br>_A/B +<br>0.3  | V    | VDD_HV_A/B = 5.0V | _              |
| VIL    | Input low level DC voltage threshold              | VSS - 0.3                | _   | 0.35 x<br>VDD_HV<br>_A/B | V    | VDD_HV_A/B = 5.0V | _              |
| WFRST  | RESET Input filtered pulse width <sup>1</sup>     | _                        | _   | 33                       | ns   | _                 | _              |
| WNFRST | RESET Input not filtered pulse width <sup>2</sup> | 100                      | _   | _                        | ns   | _                 | _              |

Table 18. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol                 | Description                                                                          | Min   | Тур | Max  | Unit | Condition                                                   | Spec<br>Number |
|------------------------|--------------------------------------------------------------------------------------|-------|-----|------|------|-------------------------------------------------------------|----------------|
| ILKG_50_S0             | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -250  | _   | 800  | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_S1             | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -1300 | _   | 1100 | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_S2             | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -2300 | _   | 1450 | nA   | Pins with Analog<br>Function Count = 2,<br>plus PTA12, PTD1 | _              |
| ILKG_50_S3             | 5.0V input leakage current for Standard GPIO <sup>3</sup>                            | -3300 | _   | 1750 | nA   | Pins with Analog<br>Function Count = 3,<br>plus PTD0        | _              |
| ILKG_50_SP0            | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -660  | _   | 1760 | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_SP1            | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1510 | _   | 2030 | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_SP2            | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -2450 | _   | 2290 | nA   | Pins with Analog<br>Function Count = 2                      | _              |
| ILKG_50_M0             | 5.0V input leakage current for Medium GPIO <sup>3</sup>                              | -1615 | _   | 2270 | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_M1             | 5.0V input leakage current for Medium GPIO <sup>3</sup>                              | -1970 | _   | 2540 | nA   | Pins with Analog<br>Function Count = 1,<br>plus PTC16,PTD5  | _              |
| ILKG_50_M2             | 5.0V input leakage current for Medium GPIO <sup>3</sup>                              | -2830 | _   | 2810 | nA   | Pins PTD6 and PTE8                                          | _              |
| ILKG_50_F0             | 5.0V input leakage current for Fast GPIO <sup>3</sup>                                | -2120 | _   | 3790 | nA   | Pins with Analog<br>Function Count = 0                      | _              |
| ILKG_50_F1             | 5.0V input leakage current for Fast GPIO <sup>3</sup>                                | -2980 | _   | 4060 | nA   | Pins with Analog<br>Function Count = 1                      | _              |
| ILKG_50_<br>TWINANAMUX | 5.0V input leakage current for TWINANAMUX                                            | -1.1  | _   | 1.1  | μΑ   | _                                                           | _              |

Table 18. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol    | Description                                                                          | Min                      | Тур | Max | Unit | Condition                                                   | Spec<br>Number |
|-----------|--------------------------------------------------------------------------------------|--------------------------|-----|-----|------|-------------------------------------------------------------|----------------|
| VHYS_50   | input hysteresis<br>voltage <sup>4</sup>                                             | 0.06 x<br>VDD_HV<br>_A/B | _   | _   | mV   | Always enabled                                              | _              |
| CIN       | GPIO Input capacitance                                                               | 2                        | 4   | 6   | pF   | add 2pF for package/<br>parasitic                           | _              |
| IPU_50    | 5.0V GPIO pull up/<br>down resistance                                                | 20                       | _   | 55  | kΩ   | pull up @ 0.3 * VDD_<br>HV_*, pull down @ 0.7<br>* VDD_HV_* | _              |
| IOH_50_S  | 5.0V output<br>high current<br>Standard GPIO <sup>5,6</sup>                          | 1.6                      | _   | _   | mA   | VOH >= VDD_HV_A/B<br>- 0.7V                                 | _              |
| IOH_50_SP | 5.0V output high<br>current Standard<br>Plus GPIO and<br>RESET IO 5,6                | 2.5                      | _   | _   | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_M  | 5.0V output high current for Medium GPIO <sup>5,6</sup>                              | 4.0                      | _   | _   | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_F  | 5.0V output high current for Fast GPIO <sup>5,6</sup>                                | 6.0                      | _   | _   | mA   | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_SP | 5.0V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 5.0                      | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_M  | 5.0V output high current for Medium GPIO <sup>5,6</sup>                              | 8.0                      | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOH_50_F  | 5.0V GPIO output<br>high current for Fast<br>GPIO <sup>5,6</sup>                     | 12.0                     | _   | _   | mA   | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V                        | _              |
| IOL_50_S  | 5.0V output<br>low current for<br>Standard GPIO <sup>5,6</sup>                       | 1.6                      | _   | _   | mA   | VOL <= 0.7V                                                 | _              |
| IOL_50_SP | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup>  | 2.5                      | _   | _   | mA   | DSE =0, VOL <= 0.7V                                         | _              |
| IOL_50_M  | 5.0V output low<br>current for Medium<br>GPIO <sup>5,6</sup>                         | 4.0                      | _   | -   | mA   | DSE =0, VOL <= 0.7V                                         | _              |

Data Sheet: Technical Data 37 / 120

Table 18. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) (continued)

| Symbol     | Description                                                                         | Min  | Тур | Max | Unit | Condition                   | Spec<br>Number |
|------------|-------------------------------------------------------------------------------------|------|-----|-----|------|-----------------------------|----------------|
| IOL_50_F   | 5.0V output low<br>current for Fast<br>GPIO <sup>5,6</sup>                          | 6.0  | _   | _   | mA   | DSE =0, VOL <= 0.7V         | _              |
| IOL_50_SP  | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>5,6</sup> | 5.0  | _   | _   | mA   | DSE =1, VOL <= 0.7V         | _              |
| IOL_50_M   | 5.0V output low<br>current for medium<br>GPIO <sup>5,6</sup>                        | 8.0  | _   | _   | mA   | DSE =1, VOL <= 0.7V         | _              |
| IOL_50_F   | 5.0V output low<br>current for Fast<br>GPIO <sup>5,6</sup>                          | 12.0 | _   | _   | mA   | DSE =1, VOL <= 0.7V         | _              |
| FMAX_50_S  | 5.0V maximum<br>frequency for<br>Standard GPIO <sup>5,7</sup>                       | _    | _   | 10  | MHz  | 3.6V - 5.5V CL (max) = 25pF | _              |
| FMAX_50_SP | 5.0V maximum<br>frequency for<br>Standard Plus<br>GPIO <sup>5,7</sup>               | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF | _              |
| FMAX_50_M  | 5.0V maximum<br>frequency for<br>Medium GPIO <sup>5,7</sup>                         | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF | _              |
| FMAX_50_F  | 5.0V maximum<br>frequency for Fast<br>GPIO <sup>5,7</sup>                           | _    | _   | 25  | MHz  | 3.6V - 5.5V CL (max) = 25pF | _              |
| IOHT       | Output high current total for all ports <sup>8</sup>                                | _    | _   | 100 | mA   | _                           | _              |

- 1. Maximum length of RESET pulse will be filtered by an internal filter on this pin.
- 2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter.
- 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground.
- 4. Hysteresis spec does not apply to fast pad
- 5. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 6. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document.
- 7. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch... For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT \*) of the I/O pad.
- 8. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered.



# 7.3 3.3V (2.97V - 3.63V) GPIO Output AC Specification

Table 19. 3.3V (2.97V - 3.63V) GPIO Output AC Specification

| Symbol      | Description                                                   | Min | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|-------------|---------------------------------------------------------------|-----|-----|------|------|---------------------------------|----------------|
| TR_TF_33_S  | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup>            | 5   | _   | 28   | ns   | CL (max) = 25pF                 | _              |
| TR_TF_33_S  | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup>            | 9.5 | _   | 43   | ns   | CL (max) = 50pF                 | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 4   | _   | 17.5 | ns   | DSE=0 CL (max) = 25pF           | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 1.9 | _   | 10   | ns   | DSE=1 CL (max) = 25pF           | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4          | 7.5 | _   | 27   | ns   | DSE=0 CL (max) = 50pF           | _              |
| TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4          | 3.5 | _   | 15   | ns   | DSE=1 CL (max) = 50pF           | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>              | 2.2 | _   | 12.3 | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>              | 3.0 | _   | 14   | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium<br>GPIO rise/fall<br>time <sup>1,2,3</sup>        | 0.8 | _   | 6.6  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup>              | 2.4 | _   | 10.5 | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF |                |
| TR_TF_33_M  | 3.3V Medium GPIO rise/fall time 1,2,3,4                       | 4.5 | _   | 17.3 | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |

Table 19. 3.3V (2.97V - 3.63V) GPIO Output AC Specification (continued)

| Symbol     | Description                                          | Min | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|------------|------------------------------------------------------|-----|-----|------|------|---------------------------------|----------------|
| TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 5   | _   | 19.8 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 2.2 | _   | 10   | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 3.6 | _   | 13.9 | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.5 | _   | 4.9  | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 2.1 | _   | 10   | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.4 | _   | 2.2  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 1.2 | _   | 7.1  | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.1 | _   | 8    | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 2.6 | _   | 12.1 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 0.8 | _   | 4.2  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_33_F | 3.3V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.5 | _   | 8.6  | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |

- I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below.
   A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- 2. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.
- 3. GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load).



# 7.4 5.0V (4.5V - 5.5V) GPIO Output AC Specification

Table 20. 5.0V (4.5V - 5.5V) GPIO Output AC Specification

| Symbol      | Description                                                     | Min  | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|-------------|-----------------------------------------------------------------|------|-----|------|------|---------------------------------|----------------|
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time 1,2,3                         | 5    | _   | 21   | ns   | CL (max) = 25pF                 | _              |
| TR_TF_50_S  | 5.0V Standard GPIO rise/fall time 1,2,3,4                       | 8.5  | _   | 31   | ns   | CL (max) = 50pF                 | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup>   | 3    | _   | 13.2 | ns   | DSE=0 CL (max) = 25pF           | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup>   | 1    | _   | 7.1  | ns   | DSE=1 CL (max) = 25pF           | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3,4</sup> | 6.4  | _   | 18.8 | ns   | DSE=0 CL (max) = 50pF           | _              |
| TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4            | 3.4  | _   | 11   | ns   | DSE=1 CL (max)<br>=50pF         | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup>                | 1.8  | _   | 8.2  | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3                           | 2.5  | _   | 9.8  | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3                           | 0.7  | _   | 4.5  | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3                           | 1.8  | _   | 7.2  | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF |                |
| TR_TF_50_M  | 5.0V Medium GPIO rise/fall time 1,2,3,4                         | 3.95 | _   | 13.2 | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF |                |

Table 20. 5.0V (4.5V - 5.5V) GPIO Output AC Specification (continued)

| Symbol     | Description                                          | Min | Тур | Max  | Unit | Condition                       | Spec<br>Number |
|------------|------------------------------------------------------|-----|-----|------|------|---------------------------------|----------------|
| TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 4.3 | _   | 13.8 | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 1.6 | _   | 7.1  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3,4</sup>   | 2.7 | _   | 9.6  | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.4 | _   | 3.15 | ns   | DSE=0, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 1.5 | _   | 6.7  | ns   | DSE=0, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.3 | _   | 2.02 | ns   | DSE=1, SRE=0 CL<br>(max) = 25pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3</sup>   | 0.9 | _   | 4.85 | ns   | DSE=1, SRE=1 CL<br>(max) = 25pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.0 | _   | 5.8  | ns   | DSE=0, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.9 | _   | 8.5  | ns   | DSE=0, SRE=1 CL<br>(max) = 50pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 0.9 |     | 3.0  | ns   | DSE=1, SRE=0 CL<br>(max) = 50pF | _              |
| TR_TF_50_F | 5.0V Fast GPIO rise/<br>fall time <sup>1,2,3,4</sup> | 1.3 |     | 6.1  | ns   | DSE=1, SRE=1 CL<br>(max) = 50pF | _              |

- I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below.
   A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad.
- 2. GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load.
- 3. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB.
- 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load).

Data Sheet: Technical Data 42 / 120



### 8 Real-time control

## 8.1 eTPU timing

Table 21. eTPU timing

| Symbol | Description                                          | Min | Тур | Max | Unit         | Condition | Spec<br>Number |
|--------|------------------------------------------------------|-----|-----|-----|--------------|-----------|----------------|
| tICPW  | eTPU input channel pulse width <sup>1,2</sup>        | 4   | _   | _   | tPER_CL<br>K | _         | _              |
| tOCPW  | eTPU output<br>channel pulse<br>width <sup>1,2</sup> | 1   | _   | _   | tPER_CL<br>K | _         | _              |

- 1. tPER\_CLK is the period of the peripheral clock (PER\_CLK) on the device.
- 2. Value in the table represent the minimum pulse which is the module capable to process. When the input signal is going from the pins there can be limitation done by the pin parameters and its external circuity



### 8.2 eTPU skew characteristics

Table 22. eTPU skew characteristics

| Symbol | Description                                   | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------|-----|-----|-----|------|-----------|----------------|
| tSCP   | Skew in<br>Complementary<br>Pair <sup>1</sup> | _   | _   | 3   | ns   | _         | _              |
| tTS    | Total Skew <sup>2</sup>                       | _   | _   | 13  | ns   | _         | _              |

- 1. etpu\_A channels only PTC8/PTC29 , PTA7/PTC30 , PTA6/PTC31 , PTD20/PTB16, PTB15/PTB14 , PTD21/PTB13 , PTD3/PTD2 , PTD23/PTA3 , PTA2/PTD24
- 2. etpu\_A channels only Group1 (PTC8/PTC29, PTA7/PTC30, PTA6/PTC31), Group2(PTD20/PTB16, PTB15/PTB14, PTD21/PTB13) and Group3 (PTD3/PTD2, PTD23/PTA3, PTA2/PTD24)

#### 8.3 eMIOS

Table 23. eMIOS

| Symbol | Description                               | Min | Тур | Max | Unit         | Condition | Spec<br>Number |
|--------|-------------------------------------------|-----|-----|-----|--------------|-----------|----------------|
| tMIPW  | eMIOS input pulse width <sup>1,2</sup>    | 4   | _   | _   | tPER_CL<br>K | _         | _              |
| tMOPW  | eMIOS output pulse width <sup>1,2,3</sup> | 1   | _   | _   | tPER_CL<br>K | _         | _              |

- 1. tPER\_CLK is the period of the peripheral clock (PER\_CLK) on the device.
- 2. Value in the table represent the minimum pulse which is the module capable to process. When the input signal is going from the pins there can be limitation done by the pin parameters and its external circuity
- 3. Actual output pulse may be larger when considering a slow transitioning output.



Data Sheet: Technical Data 44 / 120

### 8.4 LCU

#### Table 24. LCU

| Symbol | Description                  | Min | Тур | Max | Unit         | Condition | Spec<br>Number |
|--------|------------------------------|-----|-----|-----|--------------|-----------|----------------|
| tMIPW  | LCU input pulse width 1,2    | 4   | _   | _   | tPER_CL<br>K | _         | _              |
| tMOPW  | LCU output pulse width 1,2,3 | 1   | _   | _   | tPER_CL<br>K | _         | _              |

- 1. tPER\_CLK is the period of the peripheral clock (PER\_CLK) on the device.
- 2. Value in the table represent the minimum pulse which is the module capable to process. When the input signal is going from the pins there can be limitation done by the pin parameters and its external circuity
- 3. Actual output pulse may be larger when considering a slow transitioning output.



#### 8.5 LCU skew characteristics

Table 25. LCU skew characteristics

| Symbol | Description                                   | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------|-----|-----|-----|------|-----------|----------------|
| tSCP   | Skew in<br>Complementary<br>Pair <sup>1</sup> | _   | _   | 3   | ns   | _         | _              |
| tTS    | Total Skew <sup>2</sup>                       | _   | _   | 13  | ns   | _         | _              |

- 1. Pairs (For LCU\_0 (PTD20/PTB16, PTB15/PTB14, PTD21/PTB13)), For LCU\_1 (PTC28/PTC9, PTC8 /PTC29, PTA7/ PTC30, PTA6/PTC31))
- 2. LCU\_0 group:(PTD20/PTB16, PTB15/PTB14, PTD21/PTB13), LCU\_1 group: (PTC28 /PTC9, PTC8/ PTC29, PTA7/ PTC30, PTA6/PTC31)

## 9 Glitch Filter

Table 26. Glitch Filter

| Symbol  | Description                                                     | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|---------|-----------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| TFILT   | Glitch filter max<br>filtered pulse<br>width <sup>1,2,3</sup>   | _   | _   | 20  | ns   | _         | _              |
| TUNFILT | Glitch filter min<br>unfiltered pulse<br>width <sup>2,3,4</sup> | 400 | _   | _   | ns   | _         | _              |

- 1. Pulses shorter than defined by the maximum value are guaranteed to be filtered (not passed).
- 2. An input signal pulse is defined by the duration between the input signal's crossing of a Vil/Vih threshold voltage level, and the next crossing of the opposite level.
- 3. Pulses in between the max filtered and min unfiltered may or may not be passed through.
- 4. Pulses larger than defined by the minimum value are guaranteed to not be filtered (passed).

# 10 LVDS specifications

### 10.1 LVDS 3.3V Receiver Electrical Specifications

These specifications are related to LVDS pads dedicated to Zipwire.

Table 27. LVDS 3.3V Receiver Electrical Specifications

| Symbol      | Description                                                                                             | Min | Тур | Max  | Unit | Condition | Spec<br>Number |
|-------------|---------------------------------------------------------------------------------------------------------|-----|-----|------|------|-----------|----------------|
| Dmax        | Maximum Data Rate                                                                                       | _   | _   | 480  | Mbps | _         | _              |
| VID         | Input differential signal swing                                                                         | 100 | _   | 400  | mV   | _         | _              |
| VICM        | Input signal common mode                                                                                | 0.2 | _   | 1.8  | V    | _         | _              |
| Duty Cycle  | Duty Cycle on Core<br>side port for a<br>50% duty cycle input<br>differential                           | 40  | _   | 60   | %    | _         | _              |
| Rterm       | On die termination resistance                                                                           | 80  | 100 | 135  | Ohm  | _         | _              |
| Tstart      | Startup Time                                                                                            | _   | _   | 1    | us   | _         | _              |
| Vfault_fall | pad_p,pad_n voltage<br>threshold below<br>which open driver<br>detection asserts the<br>fault indicator | 50  | _   | 200m | mV   | _         | _              |
| Vfault_rise | pad_p,pad_n voltage<br>threshold above<br>which open driver                                             | 50  | _   | 200m | mV   | _         | _              |

Table 27. LVDS 3.3V Receiver Electrical Specifications (continued)

| Symbol                    | Description                              | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|---------------------------|------------------------------------------|-----|-----|-----|------|-----------|----------------|
|                           | detection de-asserts the fault indicator |     |     |     |      |           |                |
| lpin_leakage_<br>disabled | Pin Leakage with Receiver disabled       | -5  | _   | 5   | uA   | _         | _              |
| lpin_leakge_<br>enabled   | Pin Leakage with Receiver enabled        | -5  | _   | 100 | uA   | _         | _              |
| IDD_VDD33_RUN             | VDD33 current consumption when enabled   | _   | _   | 3   | mA   | _         | _              |

# 10.2 LVDS 3.3V Transmitter Electrical Specifications

These specifications are related to LVDS pads dedicated to Zipwire.

Table 28. LVDS 3.3V Transmitter Electrical Specifications

| Symbol        | Description                                        | Min          | Тур | Max          | Unit | Condition | Spec<br>Number |
|---------------|----------------------------------------------------|--------------|-----|--------------|------|-----------|----------------|
| Dmax          | Maximum Data Rate                                  | _            | _   | 480          | Mbps | _         | _              |
| VOD           | Output differential swing                          | 200          | 300 | 450          | mV   | _         | _              |
| VCM           | Output Common<br>Mode                              | 1.1          | 1.2 | 1.3          | V    | _         | _              |
| VOH           | Output High<br>Indicator                           | VCM+10<br>0m | _   | _            | V    | _         | _              |
| VOL           | Output Low indicator                               | _            | _   | VCM-100<br>m | V    | _         | _              |
| Dj            | Deterministic Jitter<br>through the LVDS Tx<br>I/O | _            | _   | 100          | ps   | _         | _              |
| lpin_leakage  | Pin<br>Leakage(disabled<br>condition)              | -5           | _   | 5            | uA   | _         | _              |
| IDD_VDD33_RUN | VDD33 current consumption when enabled             | _            | _   | 7            | mA   | _         | _              |
| _             | Startup Time                                       | _            | -   | 1            | us   | _         | -              |
| Cload         | Max load specification                             | _            | _   | 10           | pF   | _         | _              |
| Ztline        | pad_p , pad_n board<br>Tline impedance             | 47.5         | 50  | 52.5         | Ohm  | _         | _              |

# 10.3 LVDS 5V Transmitter Electrical Specifications

These specifications are related to LVDS pads dedicated to MSC.

Table 29. LVDS 5V Transmitter Electrical Specifications

| Symbol       | Description                                       | Min          | Тур | Max          | Unit | Condition | Spec<br>Number |
|--------------|---------------------------------------------------|--------------|-----|--------------|------|-----------|----------------|
| Dmax         | Maximum Data Rate                                 | _            | _   | 80           | Mbps | _         | _              |
| VOD          | Output differential swing                         | 200          | 300 | 400          | mV   | _         | _              |
| VCM          | Output Common<br>Mode                             | 1.1          | 1.2 | 1.3          | V    | _         | _              |
| VOH          | Output High<br>Indicator                          | VCM+10<br>0m | _   | _            | V    | _         | _              |
| VOL          | Output Low indicator                              | _            | _   | VCM-100<br>m | V    | _         | _              |
| Dj           | Determinstic jitter<br>through the LVDS Tx<br>I/O | _            | _   | 250          | ps   | _         | _              |
| Ipin_leakage | Pin<br>Leakage(disabled<br>condition)             | -5.6         | _   | 5.6          | uA   | _         | _              |
| IDD_VDDE_RUN | VDDE current consumption when enabled             | _            | _   | 7.5          | mA   | _         | _              |
| Cload        | Max load specification                            | _            | _   | 10           | pF   | _         | _              |
| Ztline       | pad_p,pad_n board<br>Tline impedance              | 47.5         | 50  | 52.5         | Ohm  | _         |                |
| ZTLDIFF      | Transmission line differential impedance          | 95           | 100 | 105          | Ohm  | _         | _              |

## 11 eFlexPWM

Table 30. eFlexPWM

| Symbol | Description             | Min | Тур | Max | Unit | Condition                       | Spec<br>Number |
|--------|-------------------------|-----|-----|-----|------|---------------------------------|----------------|
| Fref   | Input Clock frequency   | _   | 320 | _   | MHz  | _                               | _              |
| Tdelay | PWM Delay<br>Resolution | _   | 195 | _   | ps   | _                               | _              |
| Tlock  | DLL Lock Time           | _   | _   | 25  | us   | _                               | _              |
| IVDD   | Current<br>Consumption  | _   | _   | 8   | mA   | only for single instance of PWM | _              |

### 11.1 eFlexPWM skew characteristics

Table 31. eFlexPWM skew characteristics

| Symbol | Description                                   | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------|-----|-----|-----|------|-----------|----------------|
| tSCP   | Skew in<br>Complementary<br>Pair <sup>1</sup> | _   | _   | 3   | ns   | _         | _              |
| tTS    | Total Skew <sup>2</sup>                       | _   | _   | 13  | ns   | _         | _              |

Pairs(For PWM\_0:(PTD4/PTD22, PTD2/PTD3, PTA3/PTD23, PTD24/PTA2), For PWM\_1:(PTC9/PTC28, PTC29/PTC8, PTC30/PTA7, PTC31/PTA6))

## 12 Flash memory specification

### 12.1 Flash memory program and erase specifications

Table 32. Flash memory program and erase specifications

| Symbol                | Characteristic <sup>1</sup>        | Typ <sup>2</sup> | Factory<br>Programmin         | Factory<br>Programming <sup>3</sup> , <sup>4</sup> |                                        | Field Update      |                  |    |  |
|-----------------------|------------------------------------|------------------|-------------------------------|----------------------------------------------------|----------------------------------------|-------------------|------------------|----|--|
|                       |                                    |                  | Initial Max                   | Initial Max,<br>Full Temp                          | Typical<br>End of<br>Life <sup>5</sup> | Lifetime          | Max <sup>6</sup> |    |  |
|                       |                                    |                  | 20°C ≤T <sub>A</sub><br>≤30°C | -40°C ≤T <sub>J</sub><br>≤150°C                    | -40°C ≤T <sub>J</sub><br>≤150°C        | ≤ 1,000<br>cycles | ≤ 100,000 cycles |    |  |
| t <sub>dwpgm</sub>    | Doubleword (64 bits) program time  | 102              | 122                           | 129                                                | 111                                    | 150               |                  | μs |  |
| t <sub>ppgm</sub>     | Page (256 bits) program time       | 142              | 171                           | 180                                                | 157                                    | 200               |                  | μs |  |
| t <sub>qppgm</sub>    | Quad-page (1024 bits) program time | 314              | 377                           | 396                                                | 341                                    | 450               |                  | μs |  |
| t <sub>8kpgm</sub>    | 8 KB Sector program time           | 20               | 24                            | 26                                                 | 22                                     | 30                |                  | ms |  |
| t <sub>8kers</sub>    | 8 KB Sector erase time             | 4.8              | 8.5                           | 10.6                                               | 6.5                                    | 30                |                  | ms |  |
| t <sub>256kbers</sub> | 256KB Block erase time             | 22.8             | 27.4                          | 28.8                                               | 24.4                                   | 40                | _                | ms |  |
| t <sub>512kbers</sub> | 512KB Block erase time             | 25.4             | 30.5                          | 32.1                                               | 27.9                                   | 45                | _                | ms |  |
| t <sub>1mbers</sub>   | 1MB Block erase time               | 30.6             | 36.8                          | 38.7                                               | 33.6                                   | 50                | _                | ms |  |
| t <sub>2mbers</sub>   | 2MB Block erase time               | 41.1             | 49.3                          | 51.8                                               | 45.2                                   | 60                | _                | ms |  |

<sup>1.</sup> Program times are actual hardware programming times and do not include software overhead. Sector program times assume quad-page programming.

<sup>2.</sup> PWM\_0 group:(PTD4/PTD22, PTD2/PTD3, PTA3/PTD23, PTD24/PTA2), For PWM\_1 group: (PTC9/PTC28, PTC29/PTC8, PTC30/PTA7, PTC31/PTA6)

<sup>2.</sup> Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

<sup>3.</sup> Conditions: ≤ 25 cycles, nominal voltage.

- 4. Plant Programing times provide guidance for timeout limits used in the factory.
- Typical End of Life program and erase times represent the median performance and assume nominal supply values.Typical End of Life program and erase values may be used for throughput calculations.
- 6. Conditions: -40°C ≤T<sub>J</sub> ≤150°C, full spec voltage.

### 12.2 Flash memory Array Integrity and Margin Read specifications

Table 33. Flash memory Array Integrity and Margin Read specifications

| Symbol                  | Characteristic                                                                          | Min | Typical | Max <sup>1 2</sup>                                                           | Units <sup>3</sup> |
|-------------------------|-----------------------------------------------------------------------------------------|-----|---------|------------------------------------------------------------------------------|--------------------|
| t <sub>ai256kseq</sub>  | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 256KB block. | _   | _       | 8192 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read)  | _                  |
| t <sub>ai512kseq</sub>  | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 512KB block. | _   | _       | 16384 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai1mseq</sub>    | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 1MB block.   | _   | _       | 32768 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai2mseq</sub>    | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 2MB block.   | _   | _       | 65536 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _                  |
| t <sub>ai256kprop</sub> | Array Integrity time for proprietary sequence on 256KB block.                           | _   | _       | 106496<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai512kprop</sub> | Array Integrity time for proprietary sequence on 512KB block.                           | _   | _       | 229376<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai1mprop</sub>   | Array Integrity time for proprietary sequence on 1MB block.                             | _   | _       | 491520<br>x Tperiod x Nread                                                  | _                  |
| t <sub>ai2mprop</sub>   | Array Integrity time for proprietary sequence on 2MB block.                             | _   | _       | 1048576<br>x Tperiod x Nread                                                 | _                  |

- 1. Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including single read, dual read, quad read contribution. Thus for a read setup that requires 6 clocks to read Nread would equal 6.
- 2. Array Integrity times are actual hardware execution times and do not include software overhead or system code execution overhead.
- 3. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

## 12.3 Flash memory module life specifications

Table 34. Flash memory module life specifications

| Symbol              | Characteristic                                                                            | Conditions                           | Min     | Typical | Units         |
|---------------------|-------------------------------------------------------------------------------------------|--------------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block for 256 KB and 512 KB blocks using Sector Erase. | _                                    | 100,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 1 MB and 2 MB blocks using Sector Erase.     | _                                    | 1,000   | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block using Block Erase <sup>1</sup>                   | _                                    | 25      | _       | P/E<br>cycles |
| Data retention      | Minimum data retention.                                                                   | Blocks with 0 - 1,000<br>P/E cycles. | 20      | _       | Years         |
|                     |                                                                                           | Blocks with 100,000<br>P/E cycles.   | 10      | _       | Years         |

<sup>1.</sup> Program and erase supported for factory conditions. Nominal supply values and operation at 25°C.

### 12.3.1 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure.

The spec window represents qualified limits.



## 12.4 Flash memory AC timing specifications

Table 35. Flash memory AC timing specifications

| Symbol               | Characteristic                                                                                                                                                                                                                           | Min                                                   | Typical                                    | Max                                                  | Units |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|------------------------------------------------------|-------|
| t <sub>done</sub>    | Time from 0 to 1 transition on the MCR[EHV] bit initiating a program/erase until the MCR[DONE] bit is cleared.                                                                                                                           | _                                                     | _                                          | 5                                                    | ns    |
| t <sub>dones</sub>   | Time from 1 to 0 transition on the MCR[EHV] bit aborting a program/erase until the MCR[DONE] bit is set to a 1.                                                                                                                          | 5 plus four<br>system clock<br>periods                | _                                          | 22 plus four<br>system clock<br>periods <sup>1</sup> | μs    |
| t <sub>drcv</sub>    | Time to recover once exiting low power mode.                                                                                                                                                                                             | 14 plus seven<br>system clock<br>periods <sup>2</sup> | 17.5 plus<br>seven system<br>clock periods | 21 plus seven<br>system clock<br>periods             | μs    |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0[AIE] initiating a Margin Read or Array Integrity until the UT0[AID] bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing UT0[AISUS] or clearing UT0[NAIBP] | _                                                     | _                                          | 5                                                    | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0[AIE] initiating an Array Integrity abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Array Integrity suspend request.               | _                                                     | _                                          | 50<br>system clock<br>periods                        | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0[AIE] initiating a Margin Read abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Margin Read suspend request.                        | _                                                     | _                                          | 26 plus fifteen system clock periods                 | μs    |

<sup>1.</sup> For Block Erase, Tdones times may be 3x max spec.

### 12.5 Flash memory read timing parameters

Table 36. Flash Read Wait State Settings (S32K396, S32K394, S32K376, S32K374, S32K366 and S32K364)

| Flash Frequency          | RWSC setting |
|--------------------------|--------------|
| 250 KHz < Freq ≤ 60 MHz  | 1            |
| 60 MHz < Freq ≤ 90 MHz   | 2            |
| 90 MHz < Freq ≤ 120 MHz  | 3            |
| 120 MHz < Freq ≤ 150 MHz | 4            |
| 150 MHz < Freq ≤ 180 MHz | 5            |
| 180 MHz < Freq ≤ 210 MHz | 6            |

<sup>2.</sup> In extreme cases (1 block configurations) Tdrcv min may be faster (12uS plus seven system clocks)

Table 36. Flash Read Wait State Settings (S32K396, S32K394, S32K376, S32K374, S32K366 and S32K364) (continued)

| Flash Frequency          | RWSC setting |
|--------------------------|--------------|
| 210 MHz < Freq ≤ 240 MHz | 7            |
| 240 MHz < Freq ≤ 250 MHz | 8            |

# 13 Analog modules

### 13.1 SAR\_ADC

All below specs are applicable only when one ADC instance is in operation and averaging is used or multiple ADC instances are operational at the same time but sampling different channels. Best performance can be achieved if only one ADC is operational at a time sampling one channel

Table 37. SAR\_ADC

| Symbol    | Description                                    | Min   | Тур  | Max   | Unit | Condition                                 | Spec<br>Number |
|-----------|------------------------------------------------|-------|------|-------|------|-------------------------------------------|----------------|
| VDD_HV_A  | ADC Supply<br>Voltage <sup>1</sup>             | 2.97  | _    | 5.5   | V    | _                                         | _              |
| DVREFL    | VSS / VREFL<br>Voltage Difference <sup>2</sup> | -100  | _    | 100   | mV   | _                                         | _              |
| VAD_INPUT | ADC Input Voltage <sup>3</sup>                 | VREFL | _    | VREFH | V    | _                                         | _              |
| fAD_CK    | ADC Clock<br>Frequency                         | 10    | _    | 80    | MHz  | _                                         | _              |
| tSAMPLE   | ADC Input Sampling Time                        | 275   | _    | _     | ns   | _                                         | _              |
| tCONV     | ADC Total<br>Conversion Time                   | 1     | _    | _     | us   | 12-bit result                             | _              |
| tCONV     | ADC Total<br>Conversion Time                   | 0.9   | _    | _     | us   | 10-bit result                             | _              |
| CAD_INPUT | ADC Input<br>Capacitance                       | _     | _    | 13.8  | pF   | ADC component plus pad capacitance (~2pF) | _              |
| RAD_INPUT | ADC Input<br>Resistance                        | _     | _    | 4.6   | ΚΩ   | ADC + mux+SOC routing                     | _              |
| RS        | Source Impedance, precision channels           | _     | 20   | _     | Ω    | _                                         | _              |
| RS        | Source Impedance, standard channels            | _     | 20   | _     | Ω    | _                                         | _              |
| TUE       | ADC Total<br>Unadjusted Error <sup>4,5</sup>   | _     | +/-4 | +/-6  | LSB  | without adjacent pin current injection    | _              |

Table 37. SAR\_ADC (continued)

| Symbol  | Description                                      | Min                                         | Тур                                           | Max                                         | Unit | Condition                                                      | Spec<br>Number |
|---------|--------------------------------------------------|---------------------------------------------|-----------------------------------------------|---------------------------------------------|------|----------------------------------------------------------------|----------------|
| TUE     | ADC Total<br>Unadjusted Error <sup>5</sup>       | _                                           | +/-4                                          | +/-8                                        | LSB  | with up to +/-3mA<br>of current injection on<br>adjacent pins  | _              |
| IAD_REF | Current Consumption on ADC Reference pin, VREFH. | _                                           | _                                             | 200                                         | uA   | Per ADC for dedicated or shared reference pins                 | _              |
| IDDA    | Current Consumption on ADC Supply, VDD_HV_A      | _                                           | 2.1                                           | _                                           | mA   | Current consumption per ADC module, ADC enabled and converting | _              |
| CS      | Sampling<br>Capacitance                          | 6.4<br>(gain=0)<br>9.72<br>pF(gain=<br>max) | 7.36<br>(gain=0)<br>11.12<br>pF(gain=<br>max) | 8.32<br>(gain=0)<br>12.52<br>(gain=ma<br>x) | pF   | all channels                                                   | _              |
| RAD     | Sampling Switch Impedance                        | 80                                          | 170                                           | 520                                         | Ohm  | all channels                                                   | _              |
| CP1     | Pin capacitance                                  | 1.42                                        | _                                             | 5.30                                        | pF   | all channels                                                   | _              |
| CP1     | Pin capacitance                                  | 1.42                                        | _                                             | 4.38                                        | pF   | Precision channels                                             | _              |
| CP1     | Pin capacitance                                  | 1.61                                        | _                                             | 5.30                                        | pF   | Standard channels                                              | _              |
| CP2     | Analog Bus<br>Capacitance                        | 0.32                                        | _                                             | 5                                           | pF   | all channels                                                   | _              |
| CP2     | Analog Bus<br>Capacitance                        | 0.32                                        | _                                             | 2.2                                         | pF   | Precision channels                                             | _              |
| CP2     | Analog Bus<br>Capacitance                        | 0.497                                       | _                                             | 5                                           | pF   | Standard channels                                              | _              |
| RSW1    | Channel selection<br>Switch impedance            | 65.9                                        | _                                             | 1410                                        | Ohm  | all channels                                                   | _              |
| RSW1    | Channel selection<br>Switch impedance            | 65.9                                        | _                                             | 712                                         | Ohm  | Precision channels                                             | _              |
| RSW1    | Channel selection<br>Switch impedance            | 65.9                                        | _                                             | 1410                                        | Ohm  | Standard channels                                              | _              |

Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC.

<sup>2.</sup> VSS and VREFL should be shorted on PCB. 100mV difference between VSS and VREFL is for transient only (not for DC).

<sup>3.</sup> This is ADC Input range for ADC accuracy guaranteed in this input range only. For SoC Pin capability, see Operation Condition Section.

<sup>4.</sup> Spec valid if potential difference between VDD\_HV\_A and VREFH should follow VDD\_HV\_A +0.1V >= VREFH >= VDD\_HV\_A -1.5V

<sup>5.</sup> TUE spec for precision and standard channels is based on 12-bit level resolution.



## 13.2 Sigma Delta Analog to Digital Converter

Table 38. Sigma Delta Analog to Digital Converter

| Symbol  | Description                                          | Min             | Тур                               | Max             | Unit | Condition                                            | Spec<br>Number |
|---------|------------------------------------------------------|-----------------|-----------------------------------|-----------------|------|------------------------------------------------------|----------------|
| VINSE   | Peak-to-peak input<br>voltage range,<br>Single-ended | _               | VREFP/<br>GAIN                    | _               | V    | Negative input set to 0                              | _              |
| VINSE   | Peak-to-peak input<br>voltage range,<br>Single-ended | _               | +/-<br>VREFP/2                    | _               | V    | Negative input set to AVDD/2; GAIN=1                 | _              |
| VINSE   | Peak-to-peak input<br>voltage range,<br>Single-ended | _               | +/-<br>VREFP/<br>GAIN             | _               | V    | Negative input set to<br>AVDD/2; GAIN=2, 4, 8,<br>16 | _              |
| VINDIFF | Peak-to-peak input<br>voltage range,<br>differential | _               | +/-<br>(VREFP-<br>VREFN)/<br>GAIN | _               | V    | _                                                    | _              |
| AVDD    | Analog power supply                                  | 4.5             | 5.0                               | 5.5             | V    | _                                                    | _              |
| DVDD    | Digital power supply                                 | 0.99            | 1.1                               | 1.21            | V    | _                                                    | _              |
| VREFP   | External reference positive voltage                  | AVDD -<br>0.025 | AVDD                              | AVDD +<br>0.025 | V    | _                                                    | _              |
| VREFN   | External reference negative voltage                  | _               | 0                                 | _               | V    | _                                                    | _              |
| CMRR    | Common mode rejection ratio                          | 34              | _                                 | _               | dB   | _                                                    | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol     | Description                                        | Min   | Тур | Max          | Unit | Condition                                                      | Spec<br>Number |
|------------|----------------------------------------------------|-------|-----|--------------|------|----------------------------------------------------------------|----------------|
| R_AAF      | Anti aliasing filter - external series resistance  | _     | 5   | 20           | kOhm | _                                                              | _              |
| C_AAF      | Anti aliasing filter - filter capacitance          | 180   | 220 | _            | pF   | _                                                              | _              |
| CS         | Modulator sampling capacitor                       | _     | _   | 75 *<br>GAIN | fF   | Gain = 1, 2, 4, 8 After input mux switch                       | _              |
| GAIN       | PGA Gain <sup>1</sup>                              | 1     | _   | 16           | -    | _                                                              | _              |
| RES        | SDADC resolution                                   | _     | 16  | -            | bits | _                                                              | _              |
| Fm         | Input clock frequency                              | _     | 40  | 44           | MHz  | _                                                              | _              |
| Fs         | Modulator sampling frequency <sup>2</sup>          | 20    | 40  | _            | MHz  | _                                                              | _              |
| Fd         | Decimated output conversion frequency              | 31.25 | _   | 333          | kHz  | _                                                              | _              |
| OSR_EXT    | Oversampling ratio for external modulator          | _     | 128 | _            | -    | _                                                              | _              |
| OFFSET_ERR | Input referred offset voltage error <sup>3,4</sup> | _     | _   | 10           | mV   | After calibration                                              | _              |
| GAIN_ERR   | Absolute gain error <sup>3,5</sup>                 | _     | _   | 10           | mV   | After calibration                                              | _              |
| &RIPPLE    | Passband ripple                                    | -1    | _   | 1            | %    | From 10Hz to 0.33*Fd. Applicable with NXP default FIR filter.  | _              |
| SB_ATTEN   | Stop band attenuation                              | 40    | _   | _            | dB   | From 0.5*Fd to 1.0*Fd. Applicable with NXP default FIR filter. | _              |
| SB_ATTEN   | Stop band attenuation                              | 45    | _   | _            | dB   | From 1.0*Fd to 1.5*Fd. Applicable with NXP default FIR filter. | _              |
| SB_ATTEN   | Stop band attenuation                              | 50    | _   | _            | dB   | From 1.5*Fd to 2.0*Fd. Applicable with NXP default FIR filter. | _              |
| SB_ATTEN   | Stop band attenuation                              | 55    | _   | _            | dB   | From 2.0*Fd to 2.5*Fd. Applicable with NXP default FIR filter. | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol   | Description            | Min  | Тур | Max    | Unit   | Condition                                                                                                                                                                                                                            | Spec<br>Number |
|----------|------------------------|------|-----|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SB_ATTEN | Stop band attenuation  | 60   | _   | _      | dB     | From 2.5*Fd to Fs / 2. Applicable with NXP default FIR filter.                                                                                                                                                                       | _              |
| &GROUP   | Group delay<br>OSR=120 | 44.5 |     | 719.5  | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing.              | _              |
| &GROUP   | Group delay<br>OSR=125 | 37   | _   | 612    | 1 / Fs | Applicable with NXP 320ksps special case FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP   | Group delay<br>OSR=140 | 52   | _   | 839.5  | 1 / Fs | Applicable with NXP default FIR filter. Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing.                                                                       | _              |
| &GROUP   | Group delay<br>OSR=160 | 59.5 | _   | 959.5  | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing.              | _              |
| &GROUP   | Group delay<br>OSR=180 | 67   | _   | 1079.5 | 1 / Fs | Applicable with NXP default FIR filter. Min                                                                                                                                                                                          | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol | Description            | Min   | Тур | Max    | Unit   | Condition                                                                                                                                                                                                               | Spec<br>Number |
|--------|------------------------|-------|-----|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|        |                        |       |     |        |        | = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing.                                             |                |
| &GROUP | Group delay<br>OSR=200 | 74.5  | _   | 1199.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=220 | 82    | _   | 1319.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=240 | 89.5  | _   | 1439.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=280 | 104.5 | _   | 1679.5 | 1/Fs   | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes                                                                                                                | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol | Description            | Min   | Тур | Max    | Unit   | Condition                                                                                                                                                                                                               | Spec<br>Number |
|--------|------------------------|-------|-----|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|        |                        |       |     |        |        | DSP S/W maintains<br>the periodic output<br>rate of the ADC<br>given data transfer to<br>memory delays and<br>CPU processing.                                                                                           |                |
| &GROUP | Group delay<br>OSR=320 | 119.5 |     | 1919.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=360 | 134.5 | _   | 2159.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=400 | 149.5 | _   | 2399.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=440 | 164.5 | _   | 2639.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC                                                          | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol | Description            | Min   | Тур | Max    | Unit   | Condition                                                                                                                                                                                                               | Spec<br>Number |
|--------|------------------------|-------|-----|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|        |                        |       |     |        |        | given data transfer to<br>memory delays and<br>CPU processing.                                                                                                                                                          |                |
| &GROUP | Group delay<br>OSR=480 | 179.5 |     | 2879.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=560 | 209.5 | _   | 3359.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=640 | 239.5 |     | 3839.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. |                |
| &GROUP | Group delay<br>OSR=720 | 269.5 |     | 4319.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. |                |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol | Description             | Min   | Тур | Max    | Unit   | Condition                                                                                                                                                                                                               | Spec<br>Number |
|--------|-------------------------|-------|-----|--------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| &GROUP | Group delay<br>OSR=800  | 299.5 | _   | 4799.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=880  | 329.5 | _   | 5279.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=960  | 359.5 |     | 5759.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. |                |
| &GROUP | Group delay<br>OSR=1120 | 419.5 | _   | 6719.5 | 1 / Fs | Applicable with NXP default FIR filter. Min = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. | _              |
| &GROUP | Group delay<br>OSR=1280 | 479.5 | _   | 7679.5 | 1 / Fs | Applicable with NXP default FIR filter. Min                                                                                                                                                                             | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol        | Description                                          | Min   | Тур   | Max                                 | Unit | Condition                                                                                                                                                                   | Spec<br>Number |
|---------------|------------------------------------------------------|-------|-------|-------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|               |                                                      |       |       |                                     |      | = CIC filter delay only Max = CIC + FIR filter delay Assumes DSP S/W maintains the periodic output rate of the ADC given data transfer to memory delays and CPU processing. |                |
| tLATENCY      | Latency between input data and converted output data | _     | _     | &GROU<br>P                          | _    | Does not apply to mux change.                                                                                                                                               | _              |
| tSETTLING     | Output settling time after input mux change          | _     | _     | 2 *<br>&GROU<br>P + 2 *<br>(1 / Fd) | _    | _                                                                                                                                                                           | _              |
| tODRECOVERY   | Overdrive recovery time                              | _     | _     | 2 *<br>&GROU<br>P                   | _    | _                                                                                                                                                                           | _              |
| tSTARTUP      | Start up time from power down                        | _     | _     | 100                                 | us   | _                                                                                                                                                                           | _              |
| IDDA_SDADC    | VDDA supply current - ADC                            | _     | 0.1   | 40                                  | uA   | per SDADC - powered<br>OFF                                                                                                                                                  | _              |
| IDDA_BIAS_GEN | VDDA supply current - Bias Generator                 | _     | 0.008 | 8                                   | uA   | BIASGEN- powered OFF                                                                                                                                                        | _              |
| IVREF_ADC     | VREF current - ADC                                   | -0.85 | -0.47 | 2.85                                | uA   | per SDADC - powered<br>ON with differential<br>input mode                                                                                                                   | _              |
| IVREF_ADC     | VREF current - ADC                                   | -0.7  | 0.007 | 0.7                                 | uA   | per SDADC - powered<br>OFF                                                                                                                                                  | _              |
| IVREF_BIAS    | VREF current - Bias<br>Generator                     | 21    | 21.4  | 25                                  | uA   | BIASGEN- Powered ON                                                                                                                                                         | _              |
| IVREF_BIAS    | VREF current - Bias<br>Generator                     | _     | 0.001 | 1.1                                 | uA   | BIASGEN- Powered<br>OFF                                                                                                                                                     | _              |
| IDD_SDADC     | VDD supply current - ADC                             | _     | 17    | 38                                  | uA   | ADC powered ON                                                                                                                                                              | _              |
| IDD_SDADC     | VDD supply current - ADC                             | _     | 5     | 28                                  | uA   | ADC powered OFF                                                                                                                                                             | _              |
| IDD_BIAS_GEN  | VDD supply current -<br>Bias Generator               | _     | 4.3   | 6.1                                 | uA   | ADC powered ON                                                                                                                                                              | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol       | Description                                       | Min | Тур  | Max | Unit | Condition       | Spec<br>Number |
|--------------|---------------------------------------------------|-----|------|-----|------|-----------------|----------------|
| IDD_BIAS_GEN | VDD supply current -<br>Bias Generator            | _   | 0.43 | 6   | uA   | ADC powered OFF | _              |
| ZDIFF        | Differential input impedance, Gain = 1            | 215 | 317  | 380 | kOhm | Fs = 40MHz      | _              |
| ZDIFF        | Differential input impedance, Gain = 2            | 130 | 230  | 276 | kOhm | Fs = 40MHz      | _              |
| ZDIFF        | Differential input impedance, Gain = 4            | 75  | 159  | 191 | kOhm | Fs = 40MHz      | _              |
| ZDIFF        | Differential input impedance, Gain = 8            | 40  | 103  | 124 | kOhm | Fs = 40MHz      | _              |
| ZDIFF        | Differential input<br>impedance, Gain =<br>16     | 40  | 103  | 124 | kOhm | Fs = 40MHz      | _              |
| ZDIFF_20M    | Differential input impedance GAIN=1 <sup>6</sup>  | 430 | 634  | 760 | kOhm | Fs=20 MHz       | _              |
| ZDIFF_20M    | Differential input impedance GAIN=2 <sup>6</sup>  | 260 | 460  | 552 | kOhm | Fs=20 MHz       | _              |
| ZDIFF_20M    | Differential input impedance GAIN=4 <sup>6</sup>  | 150 | 320  | 382 | kOhm | Fs=20 MHz       | _              |
| ZDIFF_20M    | Differential input impedance GAIN=8 <sup>6</sup>  | 80  | 206  | 248 | kOhm | Fs=20 MHz       | _              |
| ZDIFF_20M    | Differential input impedance GAIN=16 <sup>6</sup> | 80  | 206  | 248 | kOhm | Fs=20 MHz       | _              |
| ZCM          | Common mode input impedance, Gain = 1             | 200 | 244  | 320 | kOhm | Fs = 40MHz      | _              |
| ZCM          | Common mode input impedance, Gain = 2             | 120 | 148  | 192 | kOhm | Fs = 40MHz      | _              |
| ZCM          | Common mode input impedance, Gain = 4             | 65  | 90   | 106 | kOhm | Fs = 40MHz      | _              |
| ZCM          | Common mode input impedance, Gain = 8             | 35  | 48   | 58  | kOhm | Fs = 40MHz      | _              |
| ZCM          | Common mode input impedance, Gain =16             | 35  | 48   | 58  | kOhm | Fs = 40MHz      | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol      | Description                                                   | Min | Тур | Max  | Unit | Condition                                                                                                                                | Spec<br>Number |
|-------------|---------------------------------------------------------------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| ZCM_20M     | Common mode input impedance GAIN=1 <sup>6</sup>               | 400 | 488 | 640  | kOhm | Fs=20 MHz                                                                                                                                | _              |
| ZCM_20M     | Common mode input impedance GAIN=2 <sup>6</sup>               | 240 | 296 | 384  | kOhm | Fs=20 MHz                                                                                                                                | _              |
| ZCM_20M     | Common mode input impedance GAIN=4 <sup>6</sup>               | 130 | 180 | 212  | kOhm | Fs=20 MHz                                                                                                                                | _              |
| ZCM_20M     | Common mode input impedance GAIN=8 <sup>6</sup>               | 70  | 96  | 116  | kOhm | Fs=20 MHz                                                                                                                                | _              |
| ZCM_20M     | Common mode input impedance GAIN=16 <sup>6</sup>              | 70  | 96  | 116  | kOhm | Fs=20 MHz                                                                                                                                | _              |
| OSR_INT     | Oversampling ratio for internal modulator                     | 120 | _   | 1280 | -    | Fs=40 MHz                                                                                                                                | _              |
| OSR_INT_20M | Oversampling ratio for internal modulator <sup>6</sup>        | 60  | _   | 640  | _    | Fs=20 MHz                                                                                                                                | _              |
| SNRDIFF167  | Signal to Noise<br>Ratio GAIN=1,<br>Differential <sup>7</sup> | 79  | _   | _    | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SNRDIFF167  | Signal to Noise<br>Ratio GAIN=2,<br>Differential <sup>7</sup> | 77  | _   | _    | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SNRDIFF167  | Signal to Noise<br>Ratio GAIN=4,<br>Differential <sup>7</sup> | 74  | _   | _    | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol         | Description                                                    | Min | Тур | Max | Unit | Condition                                                                                                                                | Spec<br>Number |
|----------------|----------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SNRDIFF167     | Signal to Noise<br>Ratio GAIN=8,<br>Differential <sup>7</sup>  | 71  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SNRDIFF167     | Signal to Noise<br>Ratio GAIN=16,<br>Differential <sup>7</sup> | 68  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SNRDIFF167_20M | Signal to Noise<br>Ratio GAIN=1,<br>Differential <sup>6</sup>  | 76  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter.  | _              |
| SNRDIFF167_20M | Signal to Noise<br>Ratio GAIN=2,<br>Differential <sup>6</sup>  | 75  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter.  | _              |
| SNRDIFF167_20M | Signal to Noise<br>Ratio GAIN=4,<br>Differential <sup>6</sup>  | 74  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter.  | _              |
| SNRDIFF167_20M | Signal to Noise<br>Ratio GAIN=8,<br>Differential <sup>6</sup>  | 71  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter.  | _              |
| SNRDIFF167_20M | Signal to Noise<br>Ratio GAIN=16,<br>Differential <sup>6</sup> | 66  | _   | _   | dB   | Fs=20MHz, Output<br>rate = 166.7ksps, full-<br>scale 10kHz input,                                                                        | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol              | Description                                                                  | Min | Тур | Max | Unit | Condition                                                                                                                                | Spec<br>Number |
|---------------------|------------------------------------------------------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|                     |                                                                              |     |     |     |      | integration bandwidth<br>up to 55.6kHz.<br>Applicable with NXP<br>default FIR filter.                                                    |                |
| SINADDIFF167        | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Differential              | 72  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SINADDIFF167        | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Differential              | 69  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SINADDIFF167        | Signal to Noise<br>Ratio and Distortion<br>Gain=4, Differential              | 66  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SINADDIFF167        | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Differential              | 63  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SINADDIFF167        | Signal to Noise<br>Ratio and Distortion<br>Gain=16, Differential             | 60  | _   | _   | dB   | Fs=40 MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter. | _              |
| SINADDIF167_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Differential <sup>6</sup> | 72  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz.                                          | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol              | Description                                                                      | Min | Тур | Max | Unit | Condition                                                                                                                                     | Spec<br>Number |
|---------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|                     |                                                                                  |     |     |     |      | Applicable with NXP default FIR filter                                                                                                        |                |
| SINADDIF167_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Differential <sup>6</sup>     | 69  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter        | _              |
| SINADDIF167_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=4, Differential <sup>6</sup>     | 66  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter        | _              |
| SINADDIF167_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Differential <sup>6</sup>     | 63  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter        | _              |
| SINADDIF167_<br>20M | Signal to Noise<br>Ratio and<br>Distortion Gain=16,<br>Differential <sup>6</sup> | 60  | _   | _   | dB   | Fs=20MHz, Output rate = 166.7ksps, full-scale 10kHz input, integration bandwidth up to 55.6kHz. Applicable with NXP default FIR filter        | _              |
| SNRSE333            | Signal to Noise<br>Ratio GAIN=1,<br>Single-ended <sup>7</sup>                    | 68  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter. | _              |
| SNRSE333            | Signal to Noise<br>Ratio GAIN=2,<br>Single-ended <sup>7</sup>                    | 65  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter. | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol       | Description                                                    | Min | Тур | Max | Unit | Condition                                                                                                                                                      | Spec<br>Number |
|--------------|----------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SNRSE333     | Signal to Noise<br>Ratio GAIN=4,<br>Single-ended <sup>7</sup>  | 62  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SNRSE333     | Signal to Noise<br>Ratio GAIN=8,<br>Single-ended <sup>7</sup>  | 59  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SNRSE333     | Signal to Noise<br>Ratio GAIN=16,<br>Single-ended <sup>7</sup> | 56  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SNRSE333_20M | Signal to Noise<br>Ratio GAIN=1,<br>Single-ended <sup>6</sup>  | 61  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SNRSE333_20M | Signal to Noise<br>Ratio GAIN=2,<br>Single-ended <sup>6</sup>  | 60  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SNRSE333_20M | Signal to Noise<br>Ratio GAIN=4,<br>Single-ended <sup>6</sup>  | 59  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SNRSE333_20M | Signal to Noise<br>Ratio GAIN=8,<br>Single-ended <sup>6</sup>  | 56  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,                                                                                            | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol       | Description                                                          | Min | Тур | Max | Unit | Condition                                                                                                                                                      | Spec<br>Number |
|--------------|----------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|              |                                                                      |     |     |     |      | integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter                                                                        |                |
| SNRSE333_20M | Signal to Noise<br>Ratio GAIN=16,<br>Single-ended <sup>6</sup>       | 50  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SINADSE333   | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Single-<br>ended  | 60  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SINADSE333   | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Single-<br>ended  | 57  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SINADSE333   | Signal to Noise<br>Ratio and Distortion<br>Gain=4, Single-<br>ended  | 54  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SINADSE333   | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Single-<br>ended  | 51  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                  | _              |
| SINADSE333   | Signal to Noise<br>Ratio and Distortion<br>Gain=16, Single-<br>ended | 48  | _   | _   | dB   | Fs=40 MHz, Output rate = 320/333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz.                                                          | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol         | Description                                                                      | Min | Тур | Max | Unit | Condition                                                                                                                                                      | Spec<br>Number |
|----------------|----------------------------------------------------------------------------------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|                |                                                                                  |     |     |     |      | Applicable with NXP default FIR filter.                                                                                                                        |                |
| SINADSE333_20M | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Differential <sup>6</sup>     | 59  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SINADSE333_20M | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Differential <sup>6</sup>     | 57  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SINADSE333_20M | Signal to Noise Ratio<br>and<br>Distortion Gain=4, Di<br>fferential <sup>6</sup> | 54  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SINADSE333_20M | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Differential <sup>6</sup>     | 51  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SINADSE333_20M | Signal to Noise<br>Ratio and<br>Distortion Gain=16,<br>Differential <sup>6</sup> | 48  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320/333ksps, full-<br>scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter | _              |
| SNRDIFF333     | Signal to Noise<br>Ratio GAIN=1,<br>Differential <sup>7</sup>                    | 74  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.             | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol         | Description                                                    | Min | Тур | Max | Unit | Condition                                                                                                                                                               | Spec<br>Number |
|----------------|----------------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SNRDIFF333     | Signal to Noise<br>Ratio GAIN=2,<br>Differential <sup>7</sup>  | 71  | _   | _   | dB   | Fs=40 MHz, Output<br>rate = 320ksps/<br>333ksps, full-scale<br>20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SNRDIFF333     | Signal to Noise<br>Ratio GAIN=4,<br>Differential <sup>7</sup>  | 68  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                      | _              |
| SNRDIFF333     | Signal to Noise<br>Ratio GAIN=8,<br>Differential <sup>7</sup>  | 65  | _   | _   | dB   | Fs=40 MHz, Output<br>rate = 320ksps/<br>333ksps, full-scale<br>20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SNRDIFF333     | Signal to Noise<br>Ratio GAIN=16,<br>Differential <sup>7</sup> | 62  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                      | _              |
| SNRDIFF333_20M | Signal to Noise<br>Ratio GAIN=1,<br>Differential <sup>6</sup>  | 67  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter.      | _              |
| SNRDIFF333_20M | Signal to Noise<br>Ratio GAIN=2,<br>Differential <sup>6</sup>  | 67  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter.      | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol         | Description                                                     | Min | Тур | Max | Unit | Condition                                                                                                                                                               | Spec<br>Number |
|----------------|-----------------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SNRDIFF333_20M | Signal to Noise<br>Ratio GAIN=4,<br>Differential <sup>6</sup>   | 67  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter.      | _              |
| SNRDIFF333_20M | Signal to Noise<br>Ratio GAIN=8,<br>Differential <sup>6</sup>   | 65  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter.      | _              |
| SNRDIFF333_20M | Signal to Noise<br>Ratio GAIN=16,<br>Differential <sup>6</sup>  | 60  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter.      | _              |
| SINADDIFF333   | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Differential | 66  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                      | _              |
| SINADDIFF333   | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Differential | 63  | _   | _   | dB   | Fs=40 MHz, Output<br>rate = 320ksps/<br>333ksps, full-scale<br>20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SINADDIFF333   | Signal to Noise<br>Ratio and Distortion<br>Gain=4, Differential | 60  | _   | _   | dB   | Fs=40 MHz, Output<br>rate = 320ksps/<br>333ksps, full-scale<br>20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol               | Description                                                                  | Min | Тур | Max | Unit | Condition                                                                                                                                                          | Spec<br>Number |
|----------------------|------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SINADDIFF333         | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Differential              | 57  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                 | _              |
| SINADDIFF333         | Signal to Noise<br>Ratio and Distortion<br>Gain=16, Differential             | 54  | _   | _   | dB   | Fs=40 MHz, Output rate = 320ksps/ 333ksps, full-scale 20kHz input, integration bandwidth up to 80/83.3kHz. Applicable with NXP default FIR filter.                 | _              |
| SINADDIFF333_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=1, Differential <sup>6</sup> | 66  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SINADDIFF333_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=2, Differential <sup>6</sup> | 63  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SINADDIFF333_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=4, Differential <sup>6</sup> | 60  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| SINADDIFF333_<br>20M | Signal to Noise<br>Ratio and Distortion<br>Gain=8, Differential <sup>6</sup> | 57  | _   | _   | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |

Table 38. Sigma Delta Analog to Digital Converter (continued)

| Symbol                     | Description                                                                      | Min | Тур  | Max  | Unit | Condition                                                                                                                                                          | Spec<br>Number |
|----------------------------|----------------------------------------------------------------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| SINADDIFF333_<br>20M       | Signal to Noise<br>Ratio and<br>Distortion Gain=16,<br>Differential <sup>6</sup> | 54  | _    | _    | dB   | Fs=20MHz, Output rate<br>= 320ksps/333ksps,<br>full-scale 20kHz input,<br>integration bandwidth<br>up to 80/83.3kHz.<br>Applicable with NXP<br>default FIR filter. | _              |
| IDDA_SDADC_<br>BIASGEN     | VDDA supply current - 1 ADC+BIASGEN                                              | _   | 10.5 | 13.2 | mA   | Fs=40MHz, 1 SDADC<br>+ BIASGEN - powered<br>ON                                                                                                                     | _              |
| IDDA_SDADC_<br>BIASGEN_20M | VDDA supply current<br>- 1 ADC+BIASGEN <sup>6</sup>                              | _   | 9.1  | 11.2 | mA   | Fs=20MHz, 1 SDADC<br>+ BIASGEN - powered<br>ON                                                                                                                     | _              |
| IDDA_SDADC                 | VDDA supply current - 1 ADC                                                      | _   | 5.4  | 6.4  | mA   | Fs=40MHz, per<br>SDADC -powered ON                                                                                                                                 | _              |
| IDDA_SDADC_<br>20M         | VDDA supply current - 1 ADC <sup>6</sup>                                         | _   | 4.3  | 5    | mA   | Fs=20MHz, per<br>SDADC- powered ON                                                                                                                                 | _              |

- 1. When using a GAIN setting of 16, the conversion result will always have a value of zero in the least significant bit. The gives an effective resolution of 15 bits.
- 2. Fs=40MHz is preferred mode except for applications requiring high input impedance. Fs=20MHz mode provides higher input impedance while trading off few other specs, which are specified with condition Fs=20MHz and suffix \_20M added to thier symbol names.
- 3. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the dev
- 4. Conversion offset error must be divided by the applied gain factor (1, 2, 4, 8, or 16) to obtain the actual input referred offset error.
- 5. Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to 0.5\*VDD\_HV\_SDADC for differential mode and single ended mode with negative input=0.5\*VDD\_HV\_SDADC. Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0". Both offset and Gain Calibration is guaranteed for ±5% variation of VDD\_HV\_SDADC, ±10% variation of VDD\_HV\_SDADC, and ± 50 °C temperature variation
- 6. Applicable for half sampling rate mode(Fs=20MHz).
- Guaranteed only when input signal is between VREFP-0.15 and VREFN+0.15. Parameter observed should be normalized to full scale.

#### 13.3 Low Power Comparator (LPCMP)

Table 39. Low Power Comparator (LPCMP)

| Symbol      | Description                                               | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|-------------|-----------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| idda(IDHSS) | vdda Supply<br>Current, High Speed<br>Mode <sup>1,2</sup> | _   | 240 | _   | uA   | _         | _              |
| idda(IDLSS) | vdda Supply<br>Current, Low Speed<br>Mode <sup>1,2</sup>  | _   | 17  | _   | uA   | _         | _              |

Table 39. Low Power Comparator (LPCMP) (continued)

| Symbol      | Description                                                       | Min | Тур    | Max | Unit | Condition           | Spec<br>Number |
|-------------|-------------------------------------------------------------------|-----|--------|-----|------|---------------------|----------------|
| idda(IDHSS) | vdda Supply<br>Current, high speed<br>mode, DAC only <sup>2</sup> | _   | 10     | _   | uA   | _                   | _              |
| idda_lkg    | vdda Supply<br>Current, module<br>disabled <sup>2</sup>           | _   | 2      | _   | nA   | vdda=5.5V, T=25C    | _              |
| TDHSB       | Propagation Delay,<br>High Speed Mode <sup>3</sup>                | _   | _      | 200 | ns   | _                   | -              |
| TDLSB       | Propagation Delay,<br>Low Speed mode <sup>3</sup>                 | _   | _      | 2   | us   | _                   | _              |
| TDHSS       | Propagation Delay,<br>High Speed Mode <sup>4</sup>                | _   | _      | 400 | ns   | _                   | _              |
| TDLSS       | Propagation Delay,<br>Low Speed mode <sup>4</sup>                 | _   | _      | 5   | us   | _                   | _              |
| TIDHS       | Initialization Delay,<br>High Speed Mode <sup>5</sup>             | _   | _      | 3   | us   | _                   | _              |
| TIDLS       | Initialization Delay,<br>Low Speed mode <sup>5</sup>              | _   | _      | 30  | us   | _                   | _              |
| VAIO        | Analog Input Offset<br>Voltage, High Speed<br>Mode                | -25 | +/-1   | 25  | mV   | _                   | _              |
| VAIO        | Analog Input Offset<br>Voltage, Low Speed<br>mode                 | -40 | + /- 5 | 40  | mV   | _                   | _              |
| VAHYST0     | Analog Comparator<br>Hysteresis, High<br>Speed Mode               | _   | 0      | _   | mV   | HYSTCTR[1:0]= 2'b00 | _              |
| VAHYST1     | Analog Comparator<br>Hysteresis, High<br>Speed Mode               | _   | 14     | 41  | mV   | HYSTCTR[1:0]= 2'b01 | _              |
| VAHYST2     | Analog Comparator<br>Hysteresis, High<br>Speed Mode               | _   | 27     | 76  | mV   | HYSTCTR[1:0]= 2'b10 | _              |
| VAHYST3     | Analog Comparator<br>Hysteresis, High<br>Speed Mode               | _   | 40     | 111 | mV   | HYSTCTR[1:0]= 2'b11 | _              |
| VAHYST0     | Analog Comparator<br>Hysteresis, Low<br>Speed mode                | _   | 0      | _   | mV   | HYSTCTR[1:0]= 2'b00 | _              |

Table 39. Low Power Comparator (LPCMP) (continued)

| Symbol  | Description                                        | Min  | Тур | Max  | Unit | Condition                            | Spec<br>Number |
|---------|----------------------------------------------------|------|-----|------|------|--------------------------------------|----------------|
| VAHYST1 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _    | 8   | 60   | mV   | HYSTCTR[1:0]= 2'b01                  | _              |
| VAHYST2 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _    | 15  | 113  | mV   | HYSTCTR[1:0]= 2'b10                  | _              |
| VAHYST3 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _    | 23  | 165  | mV   | HYSTCTR[1:0]= 2'b11                  | _              |
| INL     | DAC integral linearity <sup>2,6,7</sup>            | -1   | _   | 1    | LSB  | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _              |
| INL     | DAC integral linearity <sup>2,6,7</sup>            | -1.5 | _   | 1.5  | LSB  | vrefh_cmp < vdda                     | _              |
| DNL     | DAC differential linearity <sup>2,6</sup>          | -1   | _   | 1    | LSB  | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _              |
| DNL     | DAC differential linearity <sup>2,6</sup>          | -1.5 | _   | 1.5  | LSB  | vrefh_cmp < vdda                     | _              |
| tDDAC   | DAC<br>Initialization time                         | _    | _   | 30   | us   | _                                    | _              |
| VAIN    | Analog input voltage                               | 0    | _   | VDDA | V    | _                                    | _              |

- 1. Difference at input > 200mV
- 2. vdda is comparator HV supply and internally shorted to VDD\_HV\_A pin. vss is comparator ground
- 3. Applied +/- (100 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point
- 4. Applied +/- (30 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point
- 5. Applied ± (100 mV + VAHYST0/1/2/3).
- 6. 1 LSB = (vrefh\_cmp vrefl\_cmp) /256. vrefh\_cmp and vrefl\_cmp are comparator reference high and low
- 7. Calculation method used: Linear Regression Least Square Method

LPCMP0 channels must only be selected/enabled when VDD\_HV\_A >= VDD\_HV\_B. These channels must be disabled when VDD\_HV\_A goes below VDD\_HV\_B.

77 / 120









## 13.4 Sine wave generator

Table 40. Sine wave generator

| Symbol    | Description                                                   | Min   | Тур   | Max   | Unit | Condition | Spec<br>Number |
|-----------|---------------------------------------------------------------|-------|-------|-------|------|-----------|----------------|
| INPUT_CLK | Input clock                                                   | 12    | 16    | 20    | MHz  | _         | _              |
| APP       | Sine wave amplitude <sup>1</sup>                              | 0.394 | _     | 2.302 | V    | _         | _              |
| MAXAPP    | Maximum amplitude (pk-pk) <sup>2</sup>                        | 1.884 | 2.093 | 2.302 | V    | _         | _              |
| MINAPP    | Minimum amplitude (pk-pk) <sup>2</sup>                        | 0.394 | 0.438 | 0.482 | V    | _         | _              |
| AV        | Amplitude<br>Variation <sup>3</sup>                           | -10   | _     | 10    | %    | _         | _              |
| CV        | Common voltage <sup>4</sup>                                   | _     | 1.3   | _     | V    | _         | _              |
| CVV       | Common voltage variation                                      | -6    | _     | 6     | %    | _         |                |
| SINAD     | Signal to noise ratio plus distortion <sup>5</sup>            | 30    | 45    | _     | dB   | _         | _              |
| FREQ      | Frequency range of the sine wave                              | 1     | _     | 50    | kHz  | _         | _              |
| FRP       | Frequency precision of the sine wave (peak to peak variation) | -5    | _     | 5     | %    | _         | _              |
| Cload     | Load capacitance                                              | 25    | _     | 100   | pF   | _         |                |
| Resd      | ESD Pad<br>Resistance <sup>6</sup>                            | 149   | 213   | 277   | ohm  | _         |                |
| lout      | Output current                                                | 0     | _     | 100   | uA   | _         | _              |

79 / 120

- 1. Peak to peak value is measured with no R or I load and its range is for room temperature
- 2. Peak-to-peak value is measured with no R or I load
- 3. Peak to peak excludes noise, SINAD must be considered.
- 4. Common mode value is measured with no R or I load
- 5. SINAD is measured at Max Peak-to-Peak voltage. SINAD may not be met with FIRC clock source.
- 6. Internal device routing resistance. ESD pad resistance is in series and must be considered for Max peak to peak voltages, depending on application I load and/or R load

### 13.5 Supply Diagnosis

The table below gives the specification for the on die supply diagnosis.

Table 41. Supply Diagnosis

| Symbol    | Description                                                         | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|-----------|---------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| AN_ACC    | Offset to internally monitored supply at ADC input <sup>1,2,3</sup> | -5  | 0   | 5   | %    | _         |                |
| AN_T_on   | Switching time from closed (OFF) to conducting (ON) <sup>1</sup>    | _   | 2.5 | 12  | ns   | _         | _              |
| AN_TADCSA | Required ADC sampling time <sup>2</sup>                             | 1.2 | _   | _   | μs   | _         | _              |

- 1. These specs will have degraded performance when used in extended supply voltage operation range, i.e. normal supply voltage range specification is exceeded.
- 2. Required ADC sampling time specified by parameter AN\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
- 3. If V15 > VDD\_HV\_A +100mV then the V15 measurement via anamux may be imprecise.

#### 13.6 Temperature Sensor

The table below gives the specification for the MCU on-die temperature sensor.

Table 42. Temperature Sensor

| Symbol    | Description                                                | Min | Тур | Max | Unit | Condition             | Spec<br>Number |
|-----------|------------------------------------------------------------|-----|-----|-----|------|-----------------------|----------------|
| TS_TJ     | Junction<br>temperature<br>monitoring range                | -40 | _   | 150 | °C   | _                     | _              |
| TS_IV25   | ON state current consumption on V25                        | _   | 400 | _   | μΑ   | ETS_EN=1              | _              |
| TS_ACC1   | Temperature output error at circuit output (Voltage) 1,2,3 | -5  | 0   | +5  | °C   | 100 °C < Tj <= 150 °C | _              |
| TS_ACC2   | Temperature output error at circuit output (Voltage) 1,2,3 | -10 | 0   | +10 | °C   | -40 °C <= Tj <=100 °C | _              |
| TS_TSTART | Circuit start up time                                      | _   | 4   | 30  | μs   | _                     | _              |
| TS_TADCSA | Required ADC sampling time <sup>1</sup>                    | 1.2 | _   | _   | μs   | _                     | _              |

- 1. Required ADC sampling time specified by parameter TS\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result.
- 2. Note: The temperature sensor measures the junction temperature Tj at the location where it is placed on die. The local Tj is modulated by current and previous active state of the circuit elements on die.
- 3. The error caused by ADC conversion and provided temperature calculation formula is not included.

## 14 Clocking modules

### 14.1 Fast External Oscillator (FXOSC)

Table 43. Fast External Oscillator (FXOSC)

| Symbol                     | Description                                                                                                | Min  | Тур | Max      | Unit | Condition                        | Spec<br>Number |
|----------------------------|------------------------------------------------------------------------------------------------------------|------|-----|----------|------|----------------------------------|----------------|
| FREQ_BYPASS                | Input clock<br>frequency in bypass<br>mode <sup>1</sup>                                                    | _    | _   | 50       | MHz  | _                                | _              |
| TRF_BYPASS                 | Input clock rise/fall time in bypass mode <sup>1</sup>                                                     | _    | _   | 5        | ns   | _                                | _              |
| CLKIN_DUTY_<br>BYPASS      | Input clock duty cycle in bypass mode <sup>1</sup>                                                         | 47.5 | _   | 52.5     | %    | _                                | _              |
| FXOSC_CLK                  | output clock<br>frequency in crystal<br>mode                                                               | 8    | _   | 40       | MHz  | _                                | _              |
| TFXOSC                     | Fxosc start up time (ALC enabled) <sup>2</sup>                                                             | _    | _   | 2        | ms   | _                                | _              |
| IFXOSC                     | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC enable)                                 | _    | _   | 1        | mA   | using 8, 16 or 40 MHz<br>crystal | _              |
| IFXOSC                     | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC disabled)                               | _    | _   | 2.7      | mA   | using 8, 16 or 40 MHz<br>crystal | _              |
| EXTAL_SWING_<br>PP         | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>enabled)               | 0.3  | _   | 1.4      | V    | _                                | _              |
| EXTAL_SWING_<br>PP         | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>disabled) <sup>3</sup> | 1.2  | _   | 2.75     | V    | _                                | _              |
| CLKIN_VIL_<br>EXTAL_BYPASS | Input clock low level in bypass mode                                                                       | 0    | _   | vref-0.5 | V    | vref=0.5*VDD_HV_A                |                |

81 / 120

Table 43. Fast External Oscillator (FXOSC) (continued)

| Symbol                     | Description                           | Min      | Тур | Max          | Unit | Condition                | Spec<br>Number |
|----------------------------|---------------------------------------|----------|-----|--------------|------|--------------------------|----------------|
| CLKIN_VIH_<br>EXTAL_BYPASS | Input clock high level in bypass mode | vref+0.5 | _   | VDD_HV<br>_A | V    | vref=0.5*VDD_HV_A        | _              |
| VSB                        | Self Bias Voltage                     | 350      | _   | 850          | mV   | _                        | _              |
| GM                         | Amplifier<br>Transconductance         | 9.7      | _   | 18.5         | mA/V | GM_SEL[3:0] =<br>4`b1111 | _              |

- 1. For bypass mode applications, the EXTAL pin should be driven low when FXOSC is in off/disabled state.
- 2. The startup time specification is valid only when the recommended crystal and load capacitors are used. For higher load capacitances, the actual startup time might be higher.
- 3. The recommended gm setting to ensure extal swing < 2.75V at 8MHz in ALC-disabled mode is gm=4'b0010. Recommended gm settings in ALC-disabled mode for all other supported frequencies and crystals remain the same.

To ensure stable oscillations, FXOSC incorporates the feedback resistance internally.

Drive level is a crystal specification and if crystal load capacitance is increased beyond the recommended value, it may violate the crystal drive level rating. In such cases, contact NXP sales representative for selecting the correct crystal.

> Crystal oscillator circuit provides stable oscillations when gmXOSC > 5 \* gm\_crit. The gm\_crit is defined as:  $gm_crit = 4 * (ESR + RS) * (2\pi F)^2 * (C0 + CL)^2$

#### where:

- gmXOSC is the transconductance of the internal oscillator circuit
- ESR is the equivalent series resistance of the external crystal
- RS is the series resistance connected between XTAL pin and external crystal for current limitation
- F is the external crystal oscillation frequency
- C0 is the shunt capacitance of the external crystal
- CL is the external crystal total load capacitance. CL = Cs+ [C1\*C2/(C1+C2)]
- Cs is stray or parasitic capacitance on the pin due to any PCB traces
- C1, C2 external load capacitances on EXTAL and XTAL pins

See manufacture datasheet for external crystal component values

Figure 22. Oscillation build-up equation

NOTE To improve the FXOSC & PLL jitter performance, following pins(PTG0,PTG2,PTG3,PTG6,PTF29, PMOS\_CTRL in BGA289 package) cannot be toggling edge-aligned. NOTE For 176LQFP, To improve FXOSC jitter with SMPS ON use VDD\_DCDC=3.3 V.

Data Sheet: Technical Data



## 14.2 FIRC

Table 44. FIRC

| Symbol | Description                                                                                  | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| fFIRC  | FIRC nominal Frequency                                                                       | _   | 48  | _   | MHz  | _         | _              |
| FACC   | FIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -5  | _   | 5   | %    | _         | _              |
| TSTART | Startup Time <sup>1</sup>                                                                    | _   | 10  | 25  | us   | _         | _              |

1. Startup time is for reference only.

## 14.3 SIRC

Table 45. SIRC

| Symbol      | Description                                                                                  | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|-------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| fSIRC       | SIRC nominal Frequency                                                                       | _   | 32  | _   | KHz  | _         | _              |
| fSIRC_ACC   | SIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -10 | _   | 10  | %    | _         | _              |
| TSIRC_start | SIRC Startup Time 1                                                                          | _   | _   | 3   | ms   | _         | _              |
| TSIRC_DC    | SIRC duty cycle                                                                              | 30  | _   | 70  | %    | _         | _              |

<sup>1.</sup> Startup time is for information only.

## 14.4 PLL

Jitter values specified in this table are applicable for FXOSC reference clock input only.

Table 46. PLL

| Symbol        | Description                               | Min  | Тур | Max  | Unit | Condition                                                        | Spec<br>Number |
|---------------|-------------------------------------------|------|-----|------|------|------------------------------------------------------------------|----------------|
| FPLL_in       | PLL input frequency                       | 8    | _   | 40   | MHz  | This is the frequency after the Reference Divider within the PLL | _              |
| FPLL_out      | PLL output<br>frequency<br>(PLL_PHIn_CLK) | 48   | _   | 480  | MHz  | _                                                                | _              |
| FPLL_vcoRange | VCO Frequency range                       | 640  | _   | 960  | MHz  | _                                                                | _              |
| FPLL_DS       | Modulation Depth (down spread)            | -0.5 | _   | -3   | %    | _                                                                | _              |
| FPLL_FM       | Modulation frequency                      | _    | _   | 32   | KHz  | _                                                                | _              |
| TPLL_start    | PLL lock time                             | _    | -   | 1    | ms   | _                                                                | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _   | 208  | ps   | FPLL_out = 320MHz,<br>Integer Mode                               | _              |
| JPLL_cyc      | PLL period jitter (pk-pk) 1,2,3           | _    | _   | 395  | ps   | FPLL_out = 320MHz,<br>Fractional Mode                            | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _   | 840  | ps   | FPLL_out = 320MHz,<br>Integer Mode                               | _              |
| JPLL_acc      | PLL accumulated jitter (pk-pk) 1,2,3      | _    | _   | 1680 | ps   | FPLL_out = 320MHz,<br>Fractional Mode                            | _              |

Table 46. PLL (continued)

| Symbol   | Description                          | Min | Тур | Max  | Unit | Condition                             | Spec<br>Number |
|----------|--------------------------------------|-----|-----|------|------|---------------------------------------|----------------|
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 237  | ps   | FPLL_out = 240MHz,<br>Integer Mode    | _              |
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 487  | ps   | FPLL_out = 240MHz,<br>Fractional Mode | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 840  | ps   | FPLL_out = 240MHz,<br>Integer Mode    | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 1680 | ps   | FPLL_out = 240MHz,<br>Fractional Mode | _              |
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 295  | ps   | FPLL_out = 160MHz,<br>Integer Mode    | _              |
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 670  | ps   | FPLL_out = 160MHz,<br>Fractional Mode | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 840  | ps   | FPLL_out = 160MHz,<br>Integer Mode    | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 1680 | ps   | FPLL_out = 160MHz,<br>Fractional Mode | _              |
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 353  | ps   | FPLL_out = 120MHz,<br>Integer Mode    | _              |
| JPLL_cyc | PLL period jitter (pk-pk) 1,2,3      | _   | _   | 853  | ps   | FPLL_out = 120MHz,<br>Fractional Mode | _              |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 840  | ps   | FPLL_out = 120MHz,<br>Integer Mode    |                |
| JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _   | _   | 1680 | ps   | FPLL_out = 120MHz,<br>Fractional Mode | _              |

For SSCG, jitter due to systematic modulation needs to be added as per applied modulation. Accumulated jitter specification is not valid with SSCG

- 2. Jitter numbers are valid only at IP boundary and does not include any degradation due to IO pad for clock measurement.
- 3. Jitter numbers calculated by extrapolating RMS jitter numbers to +/- 7 sigma.

#### 15 Communication interfaces

#### 15.1 LPSPI

#### 15.1.1 LPSPI

The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following table provides timing characteristics for classic LPSPI timing modes.

- 1.All timing is shown with respect to 50% VDD\_HV\_A/B thresholds.
- 2. All measurements are with maximum output load of 30pF, input transition of 1 ns and pad configured DSE = 1, SRC = 0

Table 47. LPSPI

| Symbol  | Description                                                | Min     | Тур | Max | Unit | Condition       | Spec<br>Number |
|---------|------------------------------------------------------------|---------|-----|-----|------|-----------------|----------------|
| fperiph | Peripheral Frequenc y 1,2,3                                | _       | _   | 40  | MHz  | Master          | _              |
| fperiph | Peripheral Frequenc<br>y <sup>1,2,3</sup>                  | _       | _   | 40  | MHz  | Slave           | _              |
| fperiph | Peripheral Frequenc<br>y <sup>1,3,4</sup>                  | _       | _   | 80  | MHz  | Master Loopback | _              |
| fop     | Operating frequency                                        | _       | _   | 15  | MHz  | Slave           | 1              |
| fop     | Operating frequency                                        | _       | _   | 15  | MHz  | Master          | 1              |
| fop     | Operating frequency <sup>5</sup>                           | _       | _   | 10  | MHz  | Slave_10Mbps    | 1              |
| fop     | Operating frequency <sup>5</sup>                           | _       | _   | 10  | MHz  | Master_10Mbps   | 1              |
| fop     | Operating frequency <sup>4,6</sup>                         | _       | _   | 20  | MHz  | Master Loopback | 1              |
| tSPSCK  | SPSCK period                                               | 66      | _   | _   | ns   | Slave           | 2              |
| tSPSCK  | SPSCK period                                               | 66      | _   | _   | ns   | Master          | 2              |
| tSPSCK  | SPSCK period <sup>4</sup>                                  | 50      | _   | -   | ns   | Master Loopback | 2              |
| tSPSCK  | SPSCK period                                               | 100     | _   | _   | ns   | Master_10Mbps   | 2              |
| tSPSCK  | SPSCK period                                               | 100     | _   | _   | ns   | Slave_10Mbps    | 2              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup>   | tSPCK/2 | _   | _   | ns   | Slave           | 3              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup>   | 30      | _   | _   | ns   | Master          | 3              |
| tLEAD   | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>4,7</sup> | 30      | _   | _   | ns   | Master Loopback | 3              |
| tLAG    | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup>     | tSPCK/2 | _   | _   | ns   | Slave           | 4              |
| tLAG    | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup>     | 30      | _   | _   | ns   | Master          | 4              |
| tLAG    | Enable lag time<br>(After SPSCK<br>delay) <sup>4,8</sup>   | 30      | _   | _   | ns   | Master Loopback | 4              |

Table 47. LPSPI (continued)

| Symbol | Description                                                | Min              | Тур | Max              | Unit | Condition       | Spec<br>Number |
|--------|------------------------------------------------------------|------------------|-----|------------------|------|-----------------|----------------|
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup>   | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2 + 3 | ns   | Slave           | 5              |
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup>   | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2 + 3 | ns   | Master          | 5              |
| tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>4,9</sup> | tSPSCK/<br>2 - 3 | _   | tSPSCK/<br>2+3   | ns   | Master Loopback | 5              |
| tSU    | Data setup time(inputs)                                    | 6                | _   | _                | ns   | Slave           | 6              |
| tSU    | Data setup time(inputs)                                    | 25               | _   | _                | ns   | Master          | 6              |
| tSU    | Data setup time(inputs)                                    | 5                | _   | _                | ns   | Slave_10Mbps    | 6              |
| tSU    | Data setup time(inputs)                                    | 36               | _   | _                | ns   | Master_10Mbps   | 6              |
| tSU    | Data setup time(inputs) <sup>4</sup>                       | 6                | _   | _                | ns   | Master_Loopback | 6              |
| tHI    | Data hold time(inputs)                                     | 3                | _   | _                | ns   | Slave           | 7              |
| tHI    | Data hold time(inputs)                                     | 0                | _   | _                | ns   | Master          | 7              |
| tHI    | Data hold time(inputs)                                     | 4                | _   | _                | ns   | Slave_10Mbps    | 7              |
| tHI    | Data hold time(inputs)                                     | 0                | _   | _                | ns   | Master_10Mbps   | 7              |
| tHI    | Data hold time(inputs) <sup>4</sup>                        | 3                | _   | _                | ns   | Master Loopback | 7              |
| tA     | Slave access time                                          | _                | _   | 50               | ns   | Slave           | 8              |
| tDIS   | Slave MISO (SOUT) disable time                             | _                | _   | 50               | ns   | Slave           | 9              |
| tV     | Data valid (after<br>SPSCK edge) <sup>10</sup>             | _                | _   | 26               | ns   | Slave           | 10             |
| tV     | Data valid (after<br>SPSCK edge) <sup>10</sup>             | _                | _   | 14               | ns   | Master          | 10             |
| tV     | Data valid (after SPSCK edge) 10                           | _                | _   | 41               | ns   | Slave_10Mbps    | 10             |

Table 47. LPSPI (continued)

| Symbol | Description                          | Min | Тур | Max  | Unit | Condition       | Spec<br>Number |
|--------|--------------------------------------|-----|-----|------|------|-----------------|----------------|
| tV     | Data valid (after SPSCK edge) 10     | _   | _   | 21   | ns   | Master_10Mbps   | 10             |
| tV     | Data valid (after SPSCK edge) 4,10   | _   | _   | 17.5 | ns   | Master Loopback | 10             |
| tHO    | Data hold time (outputs) 10          | 3   | _   | _    | ns   | Slave           | 11             |
| tHO    | Data hold time (outputs) 10          | -8  | _   | _    | ns   | Master          | 11             |
| tHO    | Data hold time (outputs) 10          | 3   | _   | _    | ns   | Slave_10Mbps    | 11             |
| tHO    | Data hold time (outputs) 10          | -15 | _   | _    | ns   | Master_10Mbps   | 11             |
| tHO    | Data hold time (outputs) 4,10        | -2  | _   | _    | ns   | Master Loopback | 11             |
| tRI/FI | Rise/Fall time input <sup>11</sup>   | _   | _   | 1    | ns   | Slave           | -              |
| tRI/FI | Rise/Fall time input <sup>11</sup>   | _   | _   | 1    | ns   | Master          | -              |
| tRI/FI | Rise/Fall time input <sup>4,11</sup> | _   |     | 1    | ns   | Master Loopback | -              |

- 1. tperiph = 1/fperiph
- 2. For LPSPI0 instance, max. peripheral frequency is equal to AIPS\_PLAT\_CLK.
- 3. fperiph = LPSPI peripheral clock
- 4. Master Loopback mode: In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1.
- 5. These specifications apply to the SPI operation, as master or slave, at up to 10 Mbps for the combinations not indicated in the table below. Unless otherwise noted, all other 'master' and 'slave' specifications are also applicable in the 10Mbps configurations. See table "LPSPI 20 MHz and 15 MHz Combinations.
- 6. LPSPI0 support up to 20MHz on fast pin.
- 7. Minimum configuration value for CCR[PCSSCK] field is 3(0x00000011).
- 8. Minimum configuration value for CCR[SCKPCS] field is 3(0x00000011).
- 9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter.
- 10. Output rise/fall time is determined by the output load and GPIO pad drive strength setting. See the GPIO specifications for detail.
- 11. The input rise/fall time specification applies to both clock and data, and is required to guarantee related timing parameters.









#### 15.1.2 LPSPI0 20 MHz and 15 MHz Combinations

NOTE

All measurements are with maximum output load of 25pF

Table 48. LPSPI0 20 MHz and 15 MHz Combinations

| PORT  | PAD TYPE    | SPI Signal  | 20Mbps (In loopback mode only) | 15 Mbps     |
|-------|-------------|-------------|--------------------------------|-------------|
| PTB1  | GPIO-Slow   | LPSPI0_SOUT |                                | LPSPI0_SOUT |
| PTB0  | GPIO-Slow   | LPSPI0_PCS0 |                                | LPSPI0_PCS0 |
| PTC9  | GPIO-Slow   | LPSPI0_SIN  |                                | LPSPI0_SIN  |
| PTC8  | GPIO-Slow   | LPSPI0_SCK  |                                | LPSPI0_SCK  |
| PTD6  | GPIO-Medium | LPSPI0_PCS0 | LPSPI0_PCS0                    |             |
| PTD5  | GPIO-Medium | LPSPI0_PCS1 | LPSPI0_PCS1                    |             |
| PTD12 | GPIO-FAST   | LPSPI0_SOUT | LPSPI0_SOUT                    |             |
| PTD11 | GPIO-FAST   | LPSPI0_SCK  | LPSPI0_SCK                     |             |
| PTD10 | GPIO-FAST   | LPSPI0_SIN  | LPSPI0_SIN                     |             |

NOTE

Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode.

#### 15.1.3 LPSPI Pad Type

Timing is not supported for below combination of Clock (FAST) and DATA(Super-Slow)

Table 49. LPSPI Pad Type

| SPI Clock  | Fast PadPort | SPI Data   | Superslow Pad Port |
|------------|--------------|------------|--------------------|
| LPSPI0_SCK | PTD11        | LPSPI0_SIN | PTE0               |

Table 49. LPSPI Pad Type (continued)

| SPI Clock  | Fast PadPort | SPI Data    | Superslow Pad Port |
|------------|--------------|-------------|--------------------|
|            |              |             | PTD16              |
|            |              | LPSPI0_PCS0 | PTA26              |
|            |              |             | PTE4               |
|            |              | LPSPI0_PCS4 | PTD23              |
|            |              | LPSPI0_PCS5 | PTD24              |
|            |              | LPSPI0_PCS6 | PTD20              |
|            |              | LPSPI0_PCS7 | PTD21              |
| LPSPI2_SCK | PTB29        | LPSPI2_SIN  | PTE16              |
|            |              |             | PTF1               |
|            |              | LPSPI2_SOUT | PTA8               |
|            |              |             | PTF2               |
|            |              | LPSPI2_PCS0 | PTA9               |
|            |              |             | PTE11              |
|            |              |             | PTF3               |
|            |              | LPSPI2_PCS1 | PTE10              |
|            |              | LPSPI2_PCS2 | PTA21              |
|            |              | LPSPI2_PCS3 | PTF26              |
|            |              |             | PTE26              |
| LPSPI3_SCK | PTC17        | LPSPI3_SIN  | PTE10              |
|            |              |             | PTD20              |
|            |              |             | PTF12              |
|            |              | LPSPI3_SOUT | PTD0               |
|            |              |             | PTA17              |
|            |              |             | PTF15              |
|            |              | LPSPI3_PCS0 | PTD17              |
|            |              |             | PTB17              |
|            |              |             | PTA9               |
|            |              |             | PTF16              |
|            |              | LPSPI3_PCS1 | PTF18              |
|            |              |             | PTA6               |
|            |              | LPSPI3_PCS2 | PTB13              |
|            |              |             | PTF19              |

Table 49. LPSPI Pad Type (continued)

| SPI Clock | Fast PadPort | SPI Data    | Superslow Pad Port |
|-----------|--------------|-------------|--------------------|
|           |              | LPSPI3_PCS3 | PTB12              |
|           |              |             | PTF23              |

## 15.2 MDIO timing specifications

The following table describes the MDIO electrical characteristics. Measurements are with maximum output load of 25 pF, input transition of 1 ns and pad configured with fastest slew settings (DSE = 1'b1 and SRE = 1'b0). I/O operating voltage ranges from 2.97 V to 3.63 V. MDIO pin must have external Pull-up.

Table 50. MDIO timing specifications

| Symbol | Description                                                                 | Min | Тур | Max | Unit           | Condition | Spec<br>Number |
|--------|-----------------------------------------------------------------------------|-----|-----|-----|----------------|-----------|----------------|
| _      | MDC clock<br>frequency                                                      | _   | _   | 2.5 | MHz            | _         | _              |
| MDC1   | MDC pulse width high                                                        | 40  | _   | 60  | %MDC<br>period | _         | MDC1           |
| MDC2   | MDC pulse width low                                                         | 40  | _   | 60  | %MDC<br>period | _         | MDC2           |
| MDC5   | MDC falling edge<br>to MDIO output<br>valid(maximum<br>propagation delay)   | _   | _   | 25  | ns             | _         | MDC5           |
| MDC6   | MDC falling edge<br>to MDIO output<br>invalid(minimum<br>propagation delay) | -10 | _   | _   | ns             | _         | MDC6           |
| MDC3   | MDIO (input) to<br>MDC rising edge<br>setup time                            | 28  | _   | _   | ns             | _         | MDC3           |
| MDC4   | MDIO (input) to<br>MDC rising edge<br>hold time                             | 0   | _   | _   | ns             | _         | MDC4           |



# 15.3 Ethernet MII (10/100 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/ constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V.

> NOTE QuadSPI cannot be used along with Ethernet in 176LQFP-EP.

Table 51. Ethernet MII (10/100 Mbps)

| Symbol  | Description                               | Min | Тур      | Max | Unit             | Condition   | Spec<br>Number |
|---------|-------------------------------------------|-----|----------|-----|------------------|-------------|----------------|
| _       | RXCLK frequency                           | _   | 2.5/25   | _   | MHz              | 10/100 Mbps | _              |
| MII1    | RXCLK pulse width high                    | 35  | _        | 65  | %RXCLK period    | _           | _              |
| MII2    | RXCLK pulse width low                     | 35  | _        | 65  | %RXCLK period    | _           | _              |
| MII3    | RXD[3:0], RXDV,<br>RXER to RXCLK<br>setup | 5   | _        | _   | ns               | 10/100 Mbps | _              |
| MII4    | RXCLK to RXD[3:0],<br>RXDV, RXER hold     | 5   | _        | _   | ns               | 10/100 Mbps | _              |
| tCYC_TX | TXCLK frequency                           | _   | 2.5 / 25 | _   | MHz              | 10/100 Mbps | _              |
| MII5    | TXCLK pulse width high                    | 35  | _        | 65  | %TXCLK<br>period | _           | _              |
| MII6    | TXCLK pulse width low                     | 35  | _        | 65  | %TXCLK<br>period | _           | _              |
| MII7    | TXCLK to TXD[3:0],<br>TXEN, TXER invalid  | 2   | _        | _   | ns               | _           |                |
| MII8    | TXCLK to TXD[3:0],<br>TXEN, TXER valid    | _   |          | 25  | ns               | _           |                |

Data Sheet: Technical Data 92 / 120





## 15.4 Ethernet MII (200 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V.

NOTE

QuadSPI cannot be used along with Ethernet in 176LQFP-EP

Table 52. Ethernet MII (200 Mbps)

| Symbol | Description                                    | Min | Тур | Max | Unit                 | Condition | Spec<br>Number |
|--------|------------------------------------------------|-----|-----|-----|----------------------|-----------|----------------|
| _      | RXCLK frequency                                | _   | _   | 50  | MHz                  | _         | _              |
| MII1   | RXCLK pulse width high                         | 35  | _   | 65  | %<br>RXCLK<br>period | _         | _              |
| MII2   | RXCLK pulse width low                          | 35  | _   | 65  | %<br>RXCLK<br>period | _         | _              |
| MII3   | RXD[3:0], RXDV,<br>RXER to RXCLK<br>setup time | 4   | _   | _   | ns                   | _         | _              |
| MII4   | RXCLK to RXD[3:0],<br>RXDV, RXER hold<br>time  | 2   | _   | _   | ns                   | _         | _              |
| _      | TXCLK frequency                                | _   | _   | 50  | MHz                  | _         | _              |
| MII5   | TXCLK pulse width high                         | 35  | _   | 65  | %<br>TXCLK<br>period | _         | _              |
| MII6   | TXCLK pulse width low                          | 35  | _   | 65  | %<br>TXCLK<br>period | _         | _              |
| MII7   | TXCLK to TXD[3:0], TXDV, TXER invalid          | 2   | _   | _   | ns                   | _         | _              |
| MII8   | TXCLK to TXD[3:0],<br>TXDV, TXER valid         | _   | _   | 15  | ns                   | _         | _              |





## 15.5 Ethernet RMII (10/100 Mbps)

The following timing specs are defined at the device I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97 V to 3.63 V.

NOTE

QuadSPI cannot be used along with Ethernet in 176LQFP-EP

Table 53. Ethernet RMII (10/100 Mbps)

| Symbol      | Description                                    | Min | Тур | Max | Unit                 | Condition   | Spec<br>Number |
|-------------|------------------------------------------------|-----|-----|-----|----------------------|-------------|----------------|
| _           | RMII input<br>clock frequency<br>(RMII_CLK)    | _   | _   | 50  | MHz                  | 10/100 Mbps | _              |
| RMII1,RMII5 | RMII_CLK pulse width high                      | 35  | _   | 65  | %RMII_C<br>LK period | l .         | _              |
| RMII2,RMII6 | RMII_CLK pulse width low                       | 35  | _   | 65  | %RMII_C<br>LK period | _           | _              |
| RMII3       | RXD[1:0], CRS_DV,<br>RXER to RMII_CLK<br>setup | 4   | _   | _   | ns                   | _           | _              |
| RMII4       | RMII_CLK to<br>RXD[1:0], CRS_DV,<br>RXER hold  | 2   | _   | _   | ns                   | _           | _              |
| RMII8       | RMII_CLK to<br>TXD[1:0], TXEN<br>data valid    | _   | _   | 15  | ns                   | _           | _              |
| RMII7       | RMII_CLK to<br>TXD[1:0], TXEN<br>data invalid  | 2   | _   | _   | ns                   | _           | _              |





### 15.6 I2C

See I/O parameters for I<sup>2</sup>C specification.

### 15.7 FlexCAN characteristics

See I/O parameters for FlexCAN specification.

#### 15.8 LPUART characteristics

See I/O parameters for LPUART specification.

#### 15.9 SPI

| NOTE                                            |
|-------------------------------------------------|
| This module corresponds with DSPI section in RM |

DRE=1 & SRE=0 is the required drive setting to meet the timing.

Table 54. SPI

| Symbol | Description                                          | Min | Тур | Max   | Unit | Condition      | Spec<br>Number |
|--------|------------------------------------------------------|-----|-----|-------|------|----------------|----------------|
| tSCK   | SPI cycle time <sup>1,2</sup>                        | 100 | _   | 10000 | ns   | Master, MTFE=0 | _              |
| tCSC   | PCS to SCK delay <sup>3</sup>                        | 20  | _   | 10000 | ns   | _              | 2              |
| tASC   | After SCK delay 4                                    | 20  | _   | 10000 | ns   | _              | 3              |
| tSDC   | SCK duty cycle                                       | 40  | _   | 60    | %    | _              | 4              |
| tPCSC  | PCSx to PCSS time                                    | 13  | _   | _     | ns   | _              | 7              |
| tPASC  | PCSS to PCSx time                                    | 13  | _   | _     | ns   | _              | 8              |
| tSUI   | Input data setup time <sup>5,6</sup>                 | 27  | _   | _     | ns   | Master, MTFE=0 | _              |
| tHI    | Input data hold time <sup>5</sup>                    | 0   | _   | _     | ns   | Master, MTFE=0 | 10             |
| tSUO   | Output data valid time (after SCK edge) <sup>7</sup> | _   | _   | 5     | ns   | _              | _              |
| tHO    | Output data hold time <sup>7</sup>                   | -2  | _   | _     | ns   | _              | _              |

- 1. SMPL\_PTR should be set to 1. For SPI\_CTARn[BR] 'Baud Rate Scaler' configuration is >= 3
- 2. The maximum SPI baud rate that is achievable in a dedicated master-slave connection depends on several parameters that are independent of the SPI module clocking capabilities (e.g. capacitive load of the signal lines, SPI slave clock-todata delay, pad slew rate, etc.). The maximum achievable SPI baud rate needs to be evaluated in a corresponding SPI master-slave setup.
- 3. This value of 20 ns is with the configuration prescaler values: SPI\_CTARn[PCSSCK] "PCS to SCK Delay Prescaler" configuration is "3" (01h) and SPI\_CTARn[CSSCK] - "PCS to SCK Delay Scaler" configuration is "2" (0000h)
- 4. This value of 20 ns is with the configuration prescaler values: SPI\_CTARn[PASC] "After SCK Delay Prescaler" configuration is "3" (01h) and SPI\_CTARn[ASC] - "After SCK Delay Scaler" configuration is "2" (0000h)
- 5. Input timing assumes an input signal slew rate of 2ns (20%/80%).
- 6. For the case of both master and slave being NXP S32x devices, frequency of operation will be reduced to [1000 /2\* {tSUI\_master + tSUO\_slave + PCB delay}] in ns.
- 7. Output timing valid for maximum external load CL = 25 pF (includes PCB trace, package trace (around 1-2pF) and flash input load).







## 15.10 Microsecond channel (MSC)

These specs apply to both LVDS and GPIO.

**NOTE**This module corresponds with DSPI in RM.

Table 55. Microsecond channel (MSC)

| Symbol | Description                             | Min | Тур | Max | Unit | Condition                  | Spec<br>Number |
|--------|-----------------------------------------|-----|-----|-----|------|----------------------------|----------------|
| tSCK   | MSC-LVDS cycle time                     | 25  | _   | _   | ns   | LVDS                       | 1              |
| tSCK   | MSC-GPIO cycle time <sup>1</sup>        | 40  | _   | _   | ns   | GPIO                       | 1              |
| tCSV   | PCS valid after SCK <sup>2</sup>        | _   | _   | 26  | ns   | GPIO                       | _              |
| tCSH   | PCS hold after<br>SCK <sup>2</sup>      | -4  | _   | _   | ns   | _                          | _              |
| tSUO   | Output data valid time (after SCK edge) | _   | _   | 5   | ns   | _                          | 11             |
| tHO    | Output data hold time                   | -2  | _   | _   | ns   | _                          | 12             |
| t1     | Duty cycle deviation                    | -1  | _   | 1   | ns   | _                          | _              |
| t2     | Rise time                               | 0.4 | _   | 7   | ns   | ZL=100R, CL<50, 40<br>MHz  | _              |
| t2     | Rise time                               | 0.4 | _   | 4   | ns   | ZL=100R, CL<25, 100<br>MHz | _              |
| t3     | Fall time                               | 0.4 | _   | 7   | ns   | ZL=100R, CL<50, 40<br>MHz  | _              |
| t3     | Fall time                               | 0.4 | _   | 4   | ns   | ZL=100R, CL<25, 100<br>MHz | _              |

<sup>1.</sup> If MSC functionality is not used it can be used as SPI interface

<sup>2.</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of SPI\_CLKn. This timing value is due to pad delays and signal propagation delays.



## 15.11 Zipwire

See LVDS 3.3V Receiver/Transmitter Electrical Specifications for Zipwire specification.

### 15.12 LFAST PLL

Table 56. LFAST PLL

| Symbol     | Description                                        | Min  | Тур  | Max  | Unit | Condition                                                                        | Spec<br>Number |
|------------|----------------------------------------------------|------|------|------|------|----------------------------------------------------------------------------------|----------------|
| fPLL_CLKIN | PLL Input Clock<br>Frequency                       | 10   | _    | 26   | MHz  | _                                                                                | _              |
| DCREF      | PLL Input Reference<br>Clock Duty Cycle            | 45   | _    | 55   | %    | _                                                                                | _              |
| ΔPERREF    | PLL Input Reference<br>Clock Jitter                | -100 | _    | 100  | ps   | long term, up to<br>10MHz, fRF_REF =<br>20MHz                                    | _              |
| fLFAST_CLK | PLL Output Clock<br>Frequency Range                | 320  | _    | 480  | MHz  | _                                                                                | _              |
| tLOCK      | PLL Lock Time                                      | _    | _    | 250  | us   | fRF_REF = 20MHz                                                                  | _              |
| PER_jitter | PLL Period Jitter (RMS)                            | _    | _    | 40   | ps   | fRF_REF = 20MHz                                                                  | _              |
| RJ         | PLL Long Term<br>Random Jitter                     | _    | 50   | _    | ps   | VCO clock measured over 100us acquisition at ZipWire Tx LVDS across 100ohm load. | _              |
| DJ         | PLL Long Term<br>Deterministic Jitter <sup>1</sup> | _    | 80   | 500  | ps   | VCO clock measured over 100us acquisition at ZipWire Tx LVDS across 100ohm load. | _              |
| TOT_jitter | Total Jitter                                       | _    | 1.09 | 1.31 | ns   | BER = 10-9                                                                       | _              |

Table 56. LFAST PLL (continued)

| Symbol  | Description                             | Min | Тур | Max | Unit | Condition         | Spec<br>Number |
|---------|-----------------------------------------|-----|-----|-----|------|-------------------|----------------|
| IPLL_HV | PLL HV<br>Supply Current<br>Consumption | _   | _   | 5   | mA   | fPLL_VCO = 960MHz | _              |
| IPLL_LV | PLL LV<br>Supply Current<br>Consumption | _   | _   | 5   | mA   | fPLL_VCO = 960MHz | _              |

<sup>1.</sup> DJ max jitter includes influence of edge aligned IO activity

# 16 Memory interfaces

#### 16.1 QuadSPI Octal 3.3V DDR 120MHz

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply

Table 57. QuadSPI Octal 3.3V DDR 120MHz

| Symbol      | Description                         | Min                | Тур | Max    | Unit | Condition        | Spec<br>Number |
|-------------|-------------------------------------|--------------------|-----|--------|------|------------------|----------------|
| fSCK_DQS    | SCK / DQS<br>frequency <sup>1</sup> | _                  | _   | 120    | MHz  | DLL enabled      | _              |
| fSCK_DQS    | SCK / DQS<br>frequency <sup>1</sup> | _                  |     | 120    | MHz  | DLL mode enabled | _              |
| tSCK        | SCK clock period                    | 1/<br>fSCK_D<br>QS | _   | _      | ns   | External DQS     | _              |
| tSDC        | SCK / DQS duty cycle                | 45                 | _   | 55     | %    | External DQS     | _              |
| tCL_SCK_DQS | SCK / DQS low time <sup>1</sup>     | 3.75               | _   | _      | ns   | _                | _              |
| tCH_SCK_DQS | SCK / DQS high time <sup>1</sup>    | 3.75               | _   | _      | ns   | _                | _              |
| tOD_DATA    | Data output delay (w.r.t. SCK)      | 0.816              | _   | 2.934  | ns   | _                | _              |
| tOD_CS      | CS output delay (w.r.t. SCK)        | 3.016              | _   | -0.766 | ns   | _                | _              |

Table 57. QuadSPI Octal 3.3V DDR 120MHz (continued)

| Symbol   | Description                                | Min    | Тур | Max | Unit | Condition | Spec<br>Number |
|----------|--------------------------------------------|--------|-----|-----|------|-----------|----------------|
| tISU_DQS | Input setup time (w.r.t. DQS) <sup>1</sup> | -0.616 | _   | _   | ns   |           | _              |
| tlH_DQS  | Input hold time (w.r.t. DQS) <sup>1</sup>  | 3.134  | _   | _   | ns   | _         | _              |

<sup>1.</sup> Input timing assumes an input signal transition of 1 ns (20%/80%). DQS denotes external strobe provided by the Flash.

#### 16.2 QuadSPI Quad 3.3V SDR 120MHz

The following table describes the QuadSPI electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pads configured with DSE = 1'b1 and SRE = 1'b0. I/O operating voltage ranges from 2.97V to 3.63V. QuadSPI trace length should be less than or equal to 2 inches. For Single and Dual IO modes of operation if external device doesn't have pull-up feature, then external pull-up must be added at board level for unused device pins. With external pull-up, performance of the interface may degrade in Quad IO mode based on load associated with external pull-up. QuadSPI support delay chain upto length 16, wherein delay length of low-frequency segment is 16 and length of high-frequency segment is 0. See the device Reference Manual for register and bit descriptions.

Program register value QuadSPI\_FLSHCR[TCSS] = 4`h3.

Program register value QuadSPI\_FLSHCR[TCSH] = 4`h3.

Data transitions measured at 30%/70% supply for the write path. Data transitions measured at mid-supply for the read path. Clock transitions measured at mid-supply.

Table 58. QuadSPI Quad 3.3V SDR 120MHz

| Symbol | Description                         | Min    | Тур | Max  | Unit | Condition    | Spec<br>Number |
|--------|-------------------------------------|--------|-----|------|------|--------------|----------------|
| fSCK   | SCK clock<br>frequency <sup>1</sup> | _      | _   | 120  | MHz  | Pad Loopback | _              |
| tSCK   | SCK clock period                    | 1/fSCK | _   | _    | ns   | Pad Loopback | _              |
| tSDC   | SCK duty cycle                      | 45     | _   | 55   | %    | Pad Loopback | _              |
| tIS    | Data input setup time               | 2      | _   | _    | ns   | Pad Loopback | _              |
| tIH    | Data input hold time                | 1      | _   | _    | ns   | Pad Loopback | _              |
| tOV    | Data output valid time              | _      | _   | 1.75 | ns   | Pad Loopback | _              |
| tIV    | Data output invalid time            | -1.5   | _   | _    | ns   | Pad Loopback | _              |
| tCSSCK | CS to SCK time                      | 5      | _   | _    | ns   | Pad Loopback | _              |
| tSCKCS | SCK to CS time                      | 3      | _   | _    | ns   | Pad Loopback | _              |
| tDVW   | Input data valid window             | 4.62   | _   | _    | ns   | _            | _              |

<sup>1.</sup> This frequency specification is valid only if output valid time of external flash is ≤ 5.5ns, and if output valid time of external flash is more than 5.5ns but ≤ 6.5ns, then maximum fSCK is 104MHz.

Data Sheet: Technical Data 103 / 120





## 16.3 QuadSPI configurations

Table 59. QuadSPI configurations (120 DDR)

| Parameter              | Value        |
|------------------------|--------------|
| Frequency              | 120 MHz      |
| DDR/SDR                | DDR          |
| External DQS alignment | Edge-aligned |
| Flash type             | Octal Flash  |
| FLSHCR[TDH]            | 1            |
| FLSHCR[TCHS]           | 3            |
| FLSHCR[TCSS]           | 3            |
| MCR[DLPEN]             | 1            |

Table 59. QuadSPI configurations (120 DDR) (continued)

| Parameter                   | Value |
|-----------------------------|-------|
| DLLCR[DLLEN]                | 1     |
| DLLCR[FREQEN]               | 0     |
| DLLCR[DLL_REFCNTR]          | 2     |
| DLLCR[DLLRES]               | 8     |
| DLLCR[SLV_FINE_OFFSET]      | 0     |
| DLLCR[SLV_DLY_OFFSET]       | 0     |
| DLLCR (SLV_DLY_COARSE]      | NA    |
| DLLCR[SLV_DLY_FINE]         | NA    |
| DLLCR[SLAVE_AUTO_UPDT]      | 1     |
| DLLCR[SLV_EN]               | 1     |
| DLLCR[SLV_DLL_BYPASS]       | 0     |
| DLLCR[SLV_UPD] <sup>1</sup> |       |
| SMPR[DLLFSMPF*]             | 4     |
| SMPR[FSDLY]                 | 0     |
| SMPR[FSPHS]                 | NA    |

<sup>1.</sup> See Chapter "DLL and delay chain usage" for the DLLCR programming sequence

Table 60. QuadSPI configurations (120 SDR)

| Parameter              | Value                           |
|------------------------|---------------------------------|
| Frequency              | 120 MHz                         |
| DDR/SDR                | SDR                             |
| External DQS alignment | Internal DQS Dummy pad loopback |
| Flash type             | Quad                            |
| FLSHCR[TDH]            | NA                              |
| FLSHCR[TCHS]           | 3                               |
| FLSHCR[TCSS]           | 3                               |
| MCR[DLPEN]             | 0                               |
| DLLCR[DLLEN]           | 0                               |
| DLLCR[FREQEN]          | 0                               |
| DLLCR[DLL_REFCNTR]     | NA                              |
| DLLCR[DLLRES]          | NA                              |
| DLLCR[SLV_FINE_OFFSET] | 0                               |
| DLLCR[SLV_DLY_OFFSET]  | 0                               |

Table 60. QuadSPI configurations (120 SDR) (continued)

| Parameter                   | Value |
|-----------------------------|-------|
| DLLCR (SLV_DLY_COARSE]      | 0     |
| DLLCR[SLV_DLY_FINE]         | 0     |
| DLLCR[SLAVE_AUTO_UPDT]      | 0     |
| DLLCR[SLV_EN]               | 1     |
| DLLCR[SLV_DLL_BYPASS]       | 1     |
| DLLCR[SLV_UPD] <sup>1</sup> |       |
| SMPR[DLLFSMPF*]             | 0     |
| SMPR[FSDLY]                 | 0     |
| SMPR[FSPHS]                 | 1     |

## 17 Debug modules

### 17.1 Debug trace timing specifications

The following table describes the Debug trace electrical characteristics. Measurements are with maximum output load of 25pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 61. Debug trace timing specifications

| Symbol | Description                                              | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|----------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| fTRACE | Trace clock<br>frequency (trace on<br>Fast pads)         | _   | _   | 120 | MHz  | _         | _              |
| fTRACE | Trace clock<br>frequency (trace on<br>StandardPlus pads) | _   | _   | 25  | MHz  | _         | _              |
| tDVW   | Data output valid window                                 | 1.2 | _   | _   | ns   | _         | _              |
| tDIV   | Data output invalid                                      | 0.3 | _   | _   | ns   | _         | _              |



### 17.2 JTAG electrical specifications

The following table describes the JTAG electrical characteristics. These specifications apply to JTAG and boundary scan. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 62. JTAG electrical specifications

| Symbol       | Description                                            | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------------|--------------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| tJCYC        | TCK cycle time <sup>1,2</sup>                          | 30  | _   | _   | ns   | _         | 1              |
| tJDC         | TCK clock pulse width                                  | 40  | _   | 60  | %    | _         | 2              |
| tTCKRISE     | TCK rise/fall times (40%-70%)                          | _   | _   | 1   | ns   | _         | 3              |
| tTMSS, tTDIS | TMS, TDI data setup time                               | 5   | _   | _   | ns   | _         | 4              |
| tTMSH, tTDIH | TMS, TDI data hold time                                | 5   | _   | _   | ns   | _         | 5              |
| tTDOV        | TCK low to TDO data valid <sup>3</sup>                 | _   | _   | 22  | ns   | _         | 6              |
| tTDOI        | TCK low to TDO data invalid                            | 0   | _   | _   | ns   | _         | 7              |
| tTDOHZ       | TCK low to TDO high impedance                          | _   | _   | 22  | ns   | _         | 8              |
| tBSDV        | TCK falling edge to output valid <sup>4</sup>          | _   | _   | 600 | ns   | _         | 11             |
| tBSDVZ       | TCK falling edge to output valid out of high impedance | _   | _   | 600 | ns   | _         | 12             |
| tBSDHZ       | TCK falling edge to output high impedance              | _   | _   | 600 | ns   | _         | 13             |
| tBSDST       | Boundary scan input valid to TCK rising edge           | 15  | _   | _   | ns   | _         | 14             |
| tBSDHT       | TCK rising edge to boundary scan input invalid         | 15  | _   | _   | ns   | _         | 15             |

- 1. Cycle time is 30ns assuming full cycle timing. Cycle time is 60ns assuming half cycle timing.
- 2. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency
- 3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.
- 4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.

Data Sheet: Technical Data







## 17.3 SWD electrical specifications

The following table describes the SWD electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0.

Table 63. SWD electrical specifications

| Symbol | Description                                                     | Min    | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|-----------------------------------------------------------------|--------|-----|-----|------|-----------|----------------|
| S1     | SWD_CLK frequency                                               | _      | _   | 33  | MHz  | _         | S1             |
| S2     | SWD_CLK cycle period                                            | 1 / S1 | _   | _   | ns   | _         | S2             |
| S3     | SWD_CLK pulse width                                             | 40     | _   | 60  | %    | _         | S3             |
| S4     | SWD_CLK rise and fall times                                     | _      | _   | 1   | ns   | _         | S4             |
| S9     | SWD_DIO input<br>data setup time to<br>SWD_CLK rise             | 5      | _   | _   | ns   | _         | S9             |
| S10    | SWD_DIO input<br>data hold time<br>after SWD_CLK<br>rising edge | 5      | _   | _   | ns   | _         | S10            |

Table 63. SWD electrical specifications (continued)

| Symbol | Description                                       | Min | Тур | Max | Unit | Condition | Spec<br>Number |
|--------|---------------------------------------------------|-----|-----|-----|------|-----------|----------------|
| S11    | SWD_CLK high to<br>SWD_DIO output<br>data valid   | _   | _   | 22  | ns   | _         | S11            |
| S12    | SWD_CLK high to<br>SWD_DIO output<br>data hi-Z    | _   | _   | 22  | ns   | _         | S12            |
| S13    | SWD_CLK high to<br>SWD_DIO output<br>data invalid | 0   | _   | _   | ns   | _         | S13            |





## 18 Thermal Attributes

## 18.1 Description

The tables in the following sections describe the thermal characteristics of the device.

### 18.2 Thermal Characteristics

Thermal Design and Characteristics

Junction temperature of the device does not solely depend on package thermal resistance but is also a function of chip
power dissipation, PCB attributes, environmental conditions (ambient temperature & air flow) and cumulative effects of
other heat generating ICs on the PCB.

- The appropriate thermal design must be carried out on package so that it can safely dissipate the necessary amount of power needed for it to function properly. This may involve adding a cooling solution on the package, creating thermal enhancements on the PCB and improving environmental conditions.
- The customer is encouraged to use the package model to perform design and risk assessment through simulations.
   Package models in FloTHERM or Icepak formats can be obtained under NDA from the sales team.

#### Thermal Ratings

- The table below is thermal ratings for both MAPBGA and LQFP-EP package variants of S32K396, S32K394, S32K376, S32K374, S32K366 and S32K364. These numbers are derived through simulations based on standardized tests as described in the footnotes.
- Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment:

Table 64. Thermal Characteristics

| Rating                                                                     | Board Type <sup>1</sup> | Symbol               | Value by F        | Package Type    | Unit |
|----------------------------------------------------------------------------|-------------------------|----------------------|-------------------|-----------------|------|
|                                                                            |                         |                      | MAPBGA 289<br>I/O | LQFP-EP 176 I/O |      |
| Junction to Ambient<br>Thermal Resistances <sup>2</sup>                    | 2s2p                    | $R_{	heta JA}$       | 22.5              | 19.4            | °C/W |
| Junction-to-Top of Package Thermal Characterization Parameter <sup>2</sup> | 2s2p                    | Y <sub>JT</sub>      | 0.4               | 0.7             | °C/W |
| Junction to Case Thermal<br>Resistance (top) <sup>3</sup>                  | N/A                     | R <sub>θJCtop</sub>  | 7.2               | N/A             | °C/W |
| Junction to Case Thermal<br>Resistance (bottom) <sup>4</sup>               | N/A                     | $R_{	heta JCbottom}$ | N/A               | 1.8             | °C/W |

<sup>1.</sup> Thermal test board meets JEDEC specification for this package (JESD51-9 for MAPBGA and 51-7 for LQFP-EP). Test board has 7x7 via array under the package.

#### 19 Dimensions

## 19.1 Obtaining package dimensions

Package dimensions are provided in the package drawings. To find a package drawing, go to nxp.com and perform a keyword search for the drawing's document number:

| Package option  | Document Number |
|-----------------|-----------------|
| 176-pin LQFP-EP | 98ASA01825D     |
| 289-ball MAPBGA | 98ASA01216D     |

<sup>2.</sup> Determined in accordance with JEDEC JESD51-2A natural convection environment.

<sup>3.</sup> Junction-to-Case (top) thermal resistance determined using an isothermal cold plate. Case temperature refers to the MAPBGA's mold surface temperature.

<sup>4.</sup> Junction-to-Case (bottom) thermal resistance determined using an isothermal cold plate. Case temperature refers to the exposed pad surface temperature of LQFP-EP.

# 20 Revision history

The following table lists the changes in this document.

#### Rev 4, June 2024

- Added S32K366 and S32K364 part numbers and their corresponding information
- · Updated block diagrams, feature comparison and feature summary

#### Rev 3. Mar 2024

- · Updated the 6th character in Ordering Information
- Updated the footnote attached to HVD\_V15 symbol in Supply monitoring section
- ADded L\_SMPS and D\_SMPS in V15 regulator (SMPS option) electrical specifications table
- · Updated Supply Currents section
- Added ILKG\_33\_TWINANAMUX and ILKG\_50\_TWINANAMUX and removed ILKG\_GPI, ILKG\_50\_I and ILKG\_33\_I from 3.3 V GPIO DC electrical specifications section and 5.0 V GPIO DC electrical specifications
- Added footnotes to 3.3 V GPIO AC electrical specifications and 5.0 V GPIO AC electrical specifications table
- Added Reference load diagram in 3.3 V GPIO AC electrical specifications section and 5.0 V GPIO AC electrical specifications section
- ADded footnote that states "Value in the table represents .....external circuitry" to symbols of eTPU timing, eMIOS timing and LCU timing
- · Updated existing values and added parameters at 20 MHz frequency in Sigma Delta Analogto Digital Converter table
- · Updated CMRR value from 55 dB to 34 dB
- Updated maximum frequency of FPLL\_out and FPLL\_vcoRange in PLL table
- · In LPSPI section
  - Updated the first point above table to "All timing is shown with respect to 50% VDD\_HV\_A/B thresholds"
  - Updated second point above table to "All measurements are with maximum output load of 30pF, input transition of 1 ns and pad configured DSE = 1, SRC = 0"
  - Updated min values of tLEAD/tLAG to ""tSPCK/2" for LPSPI Slave mode
  - For "tWPSCK", removed "high or low" from description
  - Removed Rise/Fall time output specs
  - Added footnotes "Output rise/fall time is determined by the output load and GPIO pad drive strength setting..." and "The input rise/fall time specification applies to both clock and data..."
  - Updated LPSPI Master Mode Timing (CPHA=0) and LPSPI Master Mode Timing (CPHA=1) figure
- In LPSPI0 20 MHz and 15 MHz Combinations section, added note "LPSPI0 20 MHz and 15 MHz Combinations"
- IN LPSPI Pad type table, removed PTF25 and updated PTA16 to PTA6
- Added note "QuadSPI cannot be used along with ENET in 176LQFP" in Ethernet MII (10/100 Mbps) section, Ethernet MII (200 Mbps) section and Ethernet RMII (10/100 Mbps) section
- · Added t2 and t3 in Microsecond channel

#### Rev 3, Mar 2024

- Updated 176 LQFP\_EP package to "Yes" in Run Mode configuration
- Updated ILKG\_50\_M0 LSL from -1614.4nA to -1615nA in 5.0 V GPIO DC Electrical specifications section
- Updated the footnotes of LCU skew characteristics, eTPU skew characteristics and eFlexPWM skew characteristics

#### Rev 2, Aug 2023

- · Updated the title of datasheet to "S32K39 and S32K37 datasheet"
- Updated the S32K38 part to S32K37 part all over the datasheet
- · Removed I3C feature all over the datasheet
- Updated the S32K396 product series section
- Updated mention of "GHzPWM configuration" to "eFlexPWM configuration" in Feature Comparison and Feature Summary
- · Added Clocks section in Feature Summary
- · Updated Feature Summary table
- Updated "4x arm Cortex" to "3x arm Cortex" in both block diagrams and Feature Comparison section
- · Updated "arm" to "Arm" in both block diagrams
- Updated 100 Mbps Ethernet to 10/100 Mbps Ethernet
- · Added Supported voltage supply use-cases, LPSPI Pad Type, and eMIOS
- · Added LCU skew characteristics, eTPU skew characteristics and eFlexPWM skew characteristics
- Updated the maximum value of V15, description of V11 and added footnote ""Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A" in Absolute maximum ratings to VDD\_DCDC
- In Voltage and current operating requirements
  - Added footnote to V15 as "Min and Max values are applicable only for non-SMPS mode where V15 is sourced externally".
  - Updated footnote from "VDDA\_SWG must be shorted to VDD\_HV\_A at the PCB level" to "Must be shorted to VDD\_HV\_A at the PCB level" and add it to VDD\_SDADC
  - Updated footnote from "SDADC can be only used when VDD\_HV\_A is 5V, otherwise SDADC cannot be used" to
    "SDADC is intended to be used only when VDD\_HV\_A is supplied with 5V. In case of VDD\_HV\_A is supplied with
    3.3V it is recommended to disable SDADC in MC\_ME module" and added to VREH\_SDADC\_xx
  - Added footnote "All the VREFH\_xx except of VREFH\_R2R must be shorted to single supply source at the PCB level, either isolated voltage reference or shorted to VDD\_HV\_A. Isolated VREFH\_R2R is required to avoid SDADC performance degradation. If isolated supply cannot be used, then appropriate filtration is needed to isolate the VREFH\_R2R noise." and attached to VREFH\_R2R, VREFH\_SDADC\_xx and VREFH\_SAR\_xx.
  - Updated the footnote attached to VREFH specs to "VREFH should always be equal to or less than VDD\_HV\_A +0.1.."
  - Added IINJ\_LVDS parameter specs with 100 μA as typical
  - Added footnote "Voltage at VDD\_DCDC cannot be higher than VDD\_HV\_A" to VDD\_DCDC

#### Rev 2, Aug 2023

- Added footnote to HVD\_V15 in Supply Monitoring
- · In Recommended Decoupling Capacitors
  - Added "Only needed when internal SMPS is used to generate V15 and VDD\_DCDC is supplied with isolated source from VDD\_HV\_A or VDD\_HV\_B"
  - Removed COUT\_V15 parameter from Recommended Decoupling Capacitors and added in V15 regulator (SMPS option) electrical specifications as COUT\_V15\_SMPS
  - Added CBULK\_SMPS with 22 μF as typical value
  - Updated the figures
- Updated the title name of V15 regulator (SMPS option) electrical specifications and V11 regulator (NMOS ballast transistor control) electrical specifications
- In V11 regulator (NMOS ballast transistor control) electrical specifications. split VTH\_NMOS for 3.3 V supply and 5 Vsupply
- Updated the typical value of V15 Output from 1.51 to 1.5 in V15 regulator (SMPS option) electrical specifications
- Updated the description of V15 to "V15 Input" and typical value to 1.5 in V11 regulator (NMOS ballast transistor control)
  electrical specifications
- Added V11 output with 1.14 typical value in V11 regulator (NMOS ballast transistor control) electrical specifications
- In Supply currents section
  - Added column for VDD\_HV\_B in Example RUN mode configuration supply currents table
  - Removed Clock Option E column from Low speed RUN mode supply currents table
  - Removed "RUN mode supply currents (peripherals disabled)" table
- Updated eFLEXPWM to 12 channels and eMIOS to 6 channels in RUN mode configuration options table in Operating mode
- Updated GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V) and in GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)
- Updated 3.3V (2.97V 3.63V) GPIO Output AC Specification and 5.0V (4.5V 5.5V) GPIO Output AC Specification
- Added eTPU timing diagram in eTPU timing
- In LVDS 3.3V Transmitter Electrical Specifications and LVDS 5V Transmitter Electrical Specifications, updated the symbol of Deterministic Jitter from Eye\_Jitter to Dj
- In LVDS 5V Transmitter Electrical Specifications, updated min of lpin\_leakage to -5.6 and max to 5.6 and updated the
  unit of Dmax from MHz to Mbps
- In SAR\_ADC section, updated paragraph "All below specs are applicable...". and added footnote to TUE as "Spec valid
  if potential difference between VDD\_HV\_A.." and figure updated to show VDD\_HV\_A instead of VREF
- · In eFlexPWM, added "only for single instance" in Condition column of IVDD current consumption
- · Updated the values of Sigma Delta Analog to Digital Converter
- · In LPCMP section changed ACMP0 to LPCMP0 and updated the information after the table
- In Sine wave generator, updated the footnotes and updated the minimum value of APP to 0.394 to be similar to minimum value of MINAPP

Table continues on the next page...

Data Sheet: Technical Data 114 / 120

#### Rev 2, Aug 2023

- In Fast External Oscillator (FXOSC)
  - Updated IFOSXC, added EXTAL\_SWING\_PP, added CLKIN\_VIL\_EXTAL\_BYPASS, CLKIN\_VIH\_EXTAL\_BYPASS specifications and VSB specs and related footnote
  - Added two notes after the table
- Updated section and table name from "Ethernet MII (100 Mbps)" to "Ethernet MII (10/100 Mbps)" and "Ethernet RMII" to "Ethernet RMII (10/100 Mbps)"
- In Ethernet MII (10/100 Mbps)
  - Added 10/100 Mbps as Condition for RXCLK frequency, MII3, MII4 and TXCLK frequency
  - Updated the typical value of RXCLK frequency and TXCLK frequency to 2.5/25
  - Added 10/100 Mbps as Condition for RMII input clock frequency
- Updated SPIsection
  - Added "DRE=1 and SRE=0....timing" before table
  - Added Note "This modules corresponds with DSPI in RM"
  - Removed tA and tDIS and updated load capacitance from 25 pF to 30 pF
- In Microsecond channel (MSC)
  - ADded footnote to MSC\_GPIO stating "if MSC functionality is not used it can be used as SPI interface"
  - Added Note "This modules corresponds with DSPI in RM"
  - Added t1 with min as -1 and max as 1 ns
  - Updated the minimum values of tSCK (LVDS) to 25 and tSCK (GPIO) to 40
  - Removed the parameter tCSC and tASC and added parameter tCSV and tCSH in
  - Updated the maximum value of tSCV to 26 ns(GPIO) and minimum value tSCH to -4 ns
- Removed auto-learning mode from QuadSPI Octal 3.3V DDR 120MHz table
- In PLL, updated the footnote to "For SSCG, jitter due to systematic modulation needs to be added as per applied modulation. Accumulated jitter specification is not valid with SSCG."
- · Added sentence before the table in PLL
- · Added accumulated and period jitter specifications in PLL table
- In LFAST PLL table, updated the typical value of Rj to 50 ps. Updated the typical value of Dj to 80 ps and maximum value to 500 ps and added footnote "DJ max jitter includes influence of edge aligned IO activity"
- Added "Data transitions measured....mid-supply" in QuadSPI Octal 3.3V DDR 120MHz and QuadSPI Octal 3.3V DDR 120MHz

#### Rev 1.1, Aug 2022

- In section "Voltage and current operating requirements", added "contact NXP sales representative for Hardware design guidelines document/package".
- · Updated section "Sigma Delta Analog to Digital Converter" to remove TBDs and other updates.
- In section "SAR ADC", removed TBD from RS (max) specification.

#### Rev 1, Aug 2022

- · Updated data sheet classification to "Advance Information".
- · Updated sections S32K396 product series, feature comparison and feature summary.
- · In section "Absolute maximum ratings":
  - Updated V15 description as "Voltage sensing input".
  - Added voltage range for VDD\_LVDS.
- In section "Voltage and current operating requirements":
  - Added a note as "DSPI/MSC interface is supported only at VDD\_HV\_A = 5V."
  - Updated V15 description as "Voltage sensing input".
  - Added footnote to VDDA\_SWG as "VDDA\_SWG must be shorted to VDD\_HV\_A at the PCB level."
  - Added voltage range for VDD\_LVDS and footnote "Ensure that VDD\_HV\_A ramps before VDD\_LVD.".
  - Added VDD\_SDADC supply.
  - ADC reference voltage symbol and description updated.
  - Removed 3.3 V from SD ADC reference voltage typical, updated minimum and added a footnote as "VREFH\_SDADC\_xx must be shorted to single supply source...".
  - Added R2R high/low voltage reference specifications.
- Deleted LVD\_V15 from "Supply monitoring""
- In section "Recommended Decoupling Capacitors":
  - Updated description of CDEC and a related footnote updated to mention 10nF instead of 1 nF Optionally, 10 nF capacitors can be added...".
  - Decoupling capacitors pinout diagrams updated.
- In section "SMPS regulator electrical specifications":
  - Added "External schottky diode average forward current".
  - Added 2V as "External P-channel MOSFET threshold voltage".
- In section "NMOS Ballast Transistor Control Specification" added CNMOS (NMOS gate stability capacitor)
- · Updated IDD tables in "Supply currents".
- · In section "Operating mode" changed I3C to I2C.
- Added section "Cyclic wake-up current"
- In section "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)" deleted ILKG\_33\_S\_PTE13.
- In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)" deleted ILKG 50 S PTE13.
- In section "LVDS 3.3V Receiver Electrical Specifications", added sentence "These specifications are related to LVDS pads dedicated to Zipwire."
- Added "LCU"and "eTPU timing".
- · Changed "AE Nano Edge" to eFlexPWM.
- In section "SAR SDC"

#### Rev 1, Aug 2022

- CP2 (all/standard channels) updated from 4.18 to 5 pF.
- CP2 (precision channels) updated from 1.42 to 2.2 pF.
- In footnote attached to TUE updated to mention 12-bit level resolution for both precision and standard channels.
- In section "FXOSC" removed crystal recommendations and updated a paragraph as "To ensure stable oscillations, FXOSC...".
- In section "LPSPI", updated part of sentence as "All measurements are with maximum output load of 30 pF...." and updated tV for Slave\_10Mbps from 36 to 41 ns.
- In section "MDIO timing specifications" updated MDC3 from 25 to 28 ns.
- In section "I3C Push-Pull Timing Parameters for SDR Mode" added tDVO specs and updated tSU\_PP from 3 to 5 ns.
- · Added sections "SPI" and "Microsecond channel (MSC)".
- In section "QuadSPI Octal 3.3V DDR 120MHz":
  - Updated part of sentence as "QuadSPI trace length should be less than or equal to 2 inches.".
  - Updated tOD\_DATA, tOD\_CS, IH\_DQS and deleted tDVW.
- In section "QuadSPI Quad 3.3V SDR 120MHz":
  - Updated part of sentence as "QuadSPI trace length should be less than or equal to 2 inches.".
  - deleted specs related to internal loopback, updated tIS and tDVW
- · Added QuadSPI configurations.

# Legal information

#### Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- 2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### **Definitions**

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

118 / 120

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

Suitability for use in automotive applications (functional safety) — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

#### **Trademarks**

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

Data Sheet: Technical Data 119 / 120



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2024.

All rights reserved.

For more information, please visit: https://www.nxp.com

Date of release: 06/2024 Document identifier: S32K396