# CS:APP3e Web Aside ARCH:VLOG Verilog Implementation of a Pipelined Y86-64 Processor\*

Randal E. Bryant David R. O'Hallaron

December 29, 2014

### **Notice**

The material in this document is supplementary material to the book Computer Systems, A Programmer's Perspective, Third Edition, by Randal E. Bryant and David R. O'Hallaron, published by Prentice-Hall and copyrighted 2016. In this document, all references beginning with "CS:APP3e" are to this book. More information about the book is available at csapp.cs.cmu.edu.

This document is being made available to the public, subject to copyright provisions. You are free to copy and distribute it, but you must give attribution for any use of this material.

### 1 Introduction

Modern logic design involves writing a textual representation of a hardware design in a hardware description language. The design can then be tested by both simulation and by a variety of formal verification tools. Once we have confidence in the design, we can use *logic synthesis* tools to translate the design into actual logic circuits.

In this document, we describe an implementation of the PIPE processor in the Verilog hardware description language. This design combines modules implementing the basic building blocks of the processor, with control logic generated directly from the HCL description developed in CS:APP2eChapter 4 and presented in Web Aside ARCH:HCL. We have been able to synthesize this design, download the logic circuit description onto field-programmable gate array (FPGA) hardware, and have the processor execute Y86-64 programs.

#### Aside: A Brief History of Verilog

Many different hardware description languages (HDLs) have been developed over the years, but Verilog was the first to achieve widespread success. It was developed originally by Philip Moorby, working at a company started in 1983 by Prabhu Goel to produce software that would assist hardware designers in designing and testing digital hardware.

<sup>\*</sup>Copyright © 2015, R. E. Bryant, D. R. O'Hallaron. All rights reserved.

They gave their company what seemed at the time like a clever name: Automated Integrated Design Systems, or "AIDS." When that acronym became better known to stand for Acquired Immune Deficiency Syndrome, they renamed their company Gateway Design Automation in 1985. Gateway was acquired by Cadence Design Systems in 1990, which remains one of the major companies in Electronic Design Automation (EDA). Cadence transferred the Verilog language into the public domain, and it became IEEE Standard 1364-1995. Since then it has undergone several revisions, as well.

Verilog was originally conceived as a language for writing simulation models for hardware. The task of designing actual hardware was still done by more manual means of drawing logic schematics, with some assistance provided by software for drawing circuits on a computer.

Starting in the 1980s, researchers developed efficient means of automatically synthesizing logic circuits from more abstract descriptions. Given the popularity of Verilog for writing simulation models, it was natural to use this language as the basis for synthesis tools. The first, and still most widely used such tool is the Design Compiler, marked by Synopsys, Inc., another major EDA company. **End Aside.** 

Since Verilog was originally designed to create simulation models, it has many features that cannot be synthesized into hardware. For example, it is possible to describe the detailed timing of different events, whereas this would depend greatly on the hardware technology for which the design is synthesized. As a result, there is a recognized *synthesizable subset* of the Verilog language, and hardware designers must restrict how they write Verilog descriptions to ensure they can be synthesized. Our Verilog stays well within the bounds of the synthesizable subset.

This document is not intended to be a complete description of Verilog, but just to convey enough about it to see how we can readily translate our Y86-64 processor designs into actual hardware. A comprehensive description of Verilog is provided by Thomas and Moorby's book [1]

A complete Verilog implementation of PIPE suitable for logic synthesis is given in Appendix A of this document. We will go through some parts of this description, using the fetch stage of the PIPE processor as our main source of examples. For reference, a diagram of this stage is shown in Figure 1.

# 2 Combinational Logic

The basic data type for Verilog is the *bit vector*, a collection of bits having a range of indices. The standard notation for bit vectors is to specify the indices as a range of the form [hi:lo], where integers hi and lo give the index values of the most and least significant bits, respectively. Here are some examples of signal declarations:

```
wire [63:0] aluA;
wire [ 3:0] alufun;
wire stall;
```

These declarations specify that the signals are of type wire, indicating that they serve as connections in a combinational circuit, rather than storing any information. We see that signals aluA and alufun are vectors of 64 and 4 bits, respectively, and that stall is a single bit (indicated when no index range is given.)

The operations on Verilog bit vectors are similar to those on C integers: arithmetic and bit-wise operations, shifting, and testing for equality or ordering relationships. In addition, it is possible to create new bit vectors by extracting ranges of bits from other vectors. For example, the expression aluA[63:56] creates an 8-bit wide vector equal to the most significant byte of aluA.



 $Figure\ 1:\ \textbf{PIPE\ PC\ selection\ and\ fetch\ logic.}$ 

```
// Split instruction byte into icode and ifun fields
module split(ibyte, icode, ifun);
  input [7:0] ibyte;
  output [3:0] icode;
  output [3:0] ifun;
  assign
               icode = ibyte[7:4];
  assign
              ifun = ibyte[3:0];
endmodule
// Extract immediate word from 9 bytes of instruction
module align(ibytes, need_regids, rA, rB, valC);
  input [71:0] ibytes;
  input
                need regids;
  output [ 3:0] rA;
  output [ 3:0] rB;
  output [63:0] valC;
  assign rA = ibytes[7:4];
  assign rB = ibytes[3:0];
assign valC = need regid
               valC = need_regids ? ibytes[71:8] : ibytes[63:0];
  assign
endmodule
// PC incrementer
module pc_increment(pc, need_regids, need_valC, valP);
  input [63:0] pc;
            need_regids;
  input
  input
          need_valC;
  output [63:0] valP;
              valP = pc + 1 + 8*need_valC + need_regids;
  assign
endmodule
```

Figure 2: **Hardware Units for Fetch Stage.** These illustrate the use of modules and bit vector operations in Verilog.

Verilog allows a system to be described as a hierarchy of *modules*. These modules are similar to procedures, except that they do not define an action to be performed when invoked, but rather they describe a portion of a system that can be *instantiated* as a block of hardware. Each module declares a set of interface signals—the inputs and outputs of the block—and a set of interconnected hardware components, consisting of either other module instantiations or primitive logic operations.

As an example of Verilog modules implementing simple combinational logic, Figure 2 shows Verilog descriptions of the hardware units required by the fetch stage of PIPE. For example, the module split serves to split the first byte of an instruction into the instruction code and function fields. We see that this module has a single eight-bit input ibyte and two four-bit outputs icode and ifun. Output icode is defined to be the high-order four bits of ibyte, while ifun is defined to be the low-order four bits.

Verilog has several different forms of *assignment* operators. An assignment starting with the keyword assign is known as a *continuous assignment*. It can be thought of as a way to connect two signals via

```
module alu(aluA, aluB, alufun, valE, new_cc);
  input [63:0] aluA, aluB; // Data inputs
  input [ 3:0] alufun;
                              // ALU function
                             // Data Output
  output [63:0] valE;
  output [ 2:0] new_cc; // New values for ZF, SF, OF
              ALUADD = 4'h0;
  parameter
              ALUSUB = 4'h1;
  parameter
  parameter
              ALUAND = 4'h2;
  parameter
              ALUXOR = 4'h3;
  assign
                valE =
                alufun == ALUSUB ? aluB - aluA :
                alufun == ALUAND ? aluB & aluA :
                alufun == ALUXOR ? aluB ^ aluA :
                aluB + aluA;
   assign
                new_cc[2] = (valE == 0); // ZF
                                        // SF
                new_cc[1] = valE[63];
   assign
   assign
                new cc[0] =
                                         // OF
                  alufun == ALUADD ?
                     (aluA[63] == aluB[63]) & (aluA[63] != valE[63]) :
                  alufun == ALUSUB ?
                     (\tilde{aluA}[63] == aluB[63]) & (aluB[63] != valE[63]) :
                  0;
endmodule
```

Figure 3: **Verilog implementation of Y86-64 ALU.** This illustrates arithmetic and logical operations, as well as the Verilog notation for bit-vector constants.

simple wires, as when constructing combinational logic. Unlike an assignment in a programming language such as C, continuous assignment does not specify a single updating of a value, but rather it creates a permanent connection from the output of one block of logic to the input of another. So, for example, the description in the split module states that the two outputs are directly connected to the relevant fields of the input.

The align module describes how the processor extracts the remaining fields from an instruction, depending on whether or not the instruction has a register specifier byte. Again we see the use of continuous assignments and bit vector subranges. This module also includes a *conditional expression*, similar to the conditional expressions of C. In Verilog, however, this expression provides a way of creating a multiplexor—combinational logic that chooses between two data inputs based on a one-bit control signal.

The pc\_increment module demonstrates some arithmetic operations in Verilog. These are similar to the arithmetic operations of C. Originally, Verilog only supported unsigned arithmetic on bit vectors. Two's complement arithmetic was introduced in the 2001 revision of the language. All operations in our description involve unsigned arithmetic.

As another example of combinational logic, Figure 3 shows an implementation of an ALU for the Y86-64 execute stage. We see that it has as inputs two 64-bit data words and a 4-bit function code. For outputs,

```
// Clocked register with enable signal and synchronous reset
// Default width is 8, but can be overriden
module cenrreg(out, in, enable, reset, resetval, clock);
  parameter width = 8;
   output [width-1:0] out;
         [width-1:0] out;
   rea
   input [width-1:0] in;
   input
                      enable;
   input
   input [width-1:0] resetval;
   input
                      clock;
   always
     @(posedge clock)
     begin
        if (reset)
          out <= resetval;
        else if (enable)
          out <= in;
     end
endmodule
```

Figure 4: Basic Clocked Register.

it has a 64-bit data word and the three bits used to create condition codes. The parameter statement provides a way to give names to constant values, much as the way constants can be defined in C using #define. In Verilog, a bit-vector constant has a specific width, and a value given in either decimal (the default), hexadecimal (specified with 'h'), or binary (specified with 'b') form. For example, the notation 4' h2 indicates a 4-bit wide vector having hexadecimal value 0x2. The rest of the module describes the functionality of the ALU. We see that the data output will equal the sum, difference, bitwise EXCLUSIVEOR, or bitwise AND of the two data inputs. The output conditions are computed using the values of the input and output data words, based on the properties of a two's complement representation of the data (CS:APP3e Section 2.3.2.)

## 3 Registers

Thus far, we have considered only combinational logic, expressed using continuous assignments. Verilog has many different ways to express sequential behavior, event sequencing, and time-based waveforms. We will restrict our presentation to ways to express the simple clocking methods required by the Y86-64 processor.

Figure 4 shows a clocked register cenrreg (short for "conditionally-enabled, resettable register") that we will use as a building block for the hardware registers in our processor. The idea is to have a register that can be loaded with the value on its input in response to a clock. Additionally, it is possible to *reset* the register, causing it to be set to a fixed constant value.

Some features of this module are worth highlighting. First, we see that the module is *parameterized* by a value width, indicating the number of bits comprising the input and output words. By default, the module has a width of 8 bits, but this can be overridden by instantiating the module with a different width.

We see that the register data output **out** is declared to be of type reg (short for "register"). That means that it will hold its value until it is explicitly updated. This contrasts to the signals of type wire that are used to implement combinational logic.

The statement beginning always @ (posedge clock) describes a set of actions that will be triggered every time the clock signal goes for 0 to 1 (this is considered to be the positive edge of a clock signal.) Within this statement, we see that the output may be updated to be either its input or its reset value. The assignment operator <= is known as a non-blocking assignment. That means that the actual updating of the output will only take place when a new event is triggered, in this case the transition of the clock from 0 to 1. We can see that the output may be updated as the clock rises. Observe, however, that if neither the reset nor the enable signals are 1, then the output will remain at its current value.

The following module preg shows how we can use our basic register to construct a pipeline register:

```
// Pipeline register. Uses reset signal to inject bubble
// When bubbling, must specify value that will be loaded
module preg(out, in, stall, bubble, bubbleval, clock);
  parameter width = 8;
  output [width-1:0] out;
  input [width-1:0] in;
  input stall, bubble;
  input [width-1:0] bubbleval;
  input clock;

cenrreg #(width) r(out, in, ~stall, bubble, bubbleval, clock);
endmodule
```

We see that a pipeline register is created by instantiating a clocked register, but making the enable signal be the complement of the stall signal. We see here also the way modules are instantiated in Verilog. A module instantiation gives the name of the module, an optional list of parametric values, (in this case, we want the width of the register to be the width specified by the module's parameter), an instance name (used when debugging a design by simulation), and a list of module parameters.

The register file is implemented using 15 clocked registers for the 15 program registers. Combinational logic is used to select which program register values are routed to the register file outputs, and which program registers to update by a write operation. The Verilog code for this is found in Appendix A, lines 135–271.

# 4 Memory

The memory module, illustrated in Figure 5, implements both the instruction and the data memory. The Verilog code for the module can be found in Appendix A, lines 273–977.

The module interface is defined as follows:

```
module bmemory (maddr, wenable, wdata, renable, rdata, m_ok,
```



Figure 5: **Memory structure.** The memory consists of 16 banks, each performing single-byte reads and writes.

```
iaddr, instr, i_ok, clock);
parameter memsize = 8192; // Number of bytes in memory
input [63:0] maddr; // Read/Write address
input wenable; // Write enable
input [63:0] wdata; // Write data
input renable; // Read enable
output [63:0] rdata; // Read data
output m_ok; // Read & write addresses within range
input [63:0] iaddr; // Instruction address
output [79:0] instr; // 10 bytes of instruction
output i_ok; // Instruction address within range
input clock;
```

In Figure 5, we adopt the Verilog convention of indicating the index ranges for each of the multi-bit signals. The left-hand side of the figure shows the port used for reading and writing data. We see that it has an address input maddr, data output rdata and input wdata, and enable signals for reading and writing. The output signal m\_ok indicates whether or not the address input is within the range of valid addresses for the memory.

The right-hand side of the figure shows the port used for fetching instructions. It has just an address input iaddr, an 80-byte wide data output idata, and a signal i\_ok indicating whether or not the address is within the range of valid addresses.

We require a method for accessing groups of 8 or 10 successive bytes in the memory, and we cannot assume any particular alignment for the addresses. We therefore implement the memory with a set of 16 banks, each of which is a random-access memory that can be used to store, read, and write individual bytes. A byte with memory address i is stored in bank  $i \mod 16$ , and the address of the byte within the bank is  $\lfloor i/16 \rfloor$ . Some advantages of this organization are:

- Any 10 successive bytes will be stored in separate banks. Thus, the processor can read all 10 instruction bytes using single-byte bank reads. Similarly, the processor can read or write all 8 data bytes using single-byte bank reads or writes.
- The bank number is given by the low-order 4 bits of the memory address.
- The address of a byte within the bank is given by the remaining bits of the memory address.

Figure 6 gives a Verilog description of a *combinational* RAM module suitable for implementing the memory banks. This RAM stores data in units of words, where we set the word size to be eight bits. We see that the module has three associated parametric values:

wordsize: The number of bits in each word of the memory. The default value is eight.

**wordcount:** The number of words stored in the memory. The default value of 512 creates a memory capable of storing  $16 \cdot 512 = 8192$  bytes.

**addrsize:** The number of bits in the address input. If the memory contains n words, this parameter must be at least  $\log_2 n$ .

```
1 // This module implements a dual-ported RAM.
2 // with clocked write and combinational read operations.
3 // This version matches the conceptual model presented in the CS:APP book,
5 module ram(clock, addrA, wEnA, wDatA, rEnA, rDatA,
              addrB, wEnB, wDatB, rEnB, rDatB);
     parameter wordsize = 8;
                                  // Number of bits per word
8
9
     parameter wordcount = 512; // Number of words in memory
     // Number of address bits. Must be >= log wordcount
1.0
     parameter addrsize = 9;
11
12
13
     input
                clock;
                                     // Clock
     // Port A
14
                                     // Read/write address
15
     input [addrsize-1:0] addrA;
                                     // Write enable
     input
                             wEnA;
16
     input [wordsize-1:0]
                            wDatA; // Write data
17
                                     // Read enable
     input
                             rEnA;
18
     output [wordsize-1:0] rDatA; // Read data
19
2.0
     // Port B
     input [addrsize-1:0] addrB; // Read/write address
21
                                     // Write enable
     input
                             wEnB;
22
                                     // Write data
23
     input [wordsize-1:0]
                            wDatB;
                                     // Read enable
24
     input
                             rEnB;
     output [wordsize-1:0] rDatB; // Read data
2.5
2.6
27
     // Actual storage
     reg [wordsize-1:0]
28
                             mem[wordcount-1:0];
29
     always @(posedge clock)
30
       begin
31
32
           if (wEnA)
33
             begin
34
                mem[addrA] <= wDatA;</pre>
35
             end
36
        end
     // Combinational reads
37
38
     assign rDatA = mem[addrA];
39
40
     always @(posedge clock)
41
       begin
           if (wEnB)
42
43
44
                mem[addrB] <= wDatB;</pre>
45
             end
46
        end
      // Combinational reads
47
     assign rDatB = mem[addrB];
48
50 endmodule
```

Figure 6: **Combinational RAM Module.** This module implements the memory banks, following the read/write model we have assumed for Y86-64.



Figure 7: **Timing of synchronous RAM.** By having the memory be read and written on the falling clock edge, the combinational logic can be active both before (A) and after (B) the memory operation.

This module implements the model we have assumed in Chapter 4: memory writes occur when the clock goes high, but memory reads operate as if the memory were a block of combinational logic.

Several features of the combinational RAM module are worth noting. We see the declaration of the actual memory array on line 28. It declares mem to be an array with elements numbered from 0 to the word count minus 1, where each array element is a bit vector with bits numbered from 0 to the word size minus 1. Furthermore, each bit is of type reg, and therefore acts as a storage element.

The combinational RAM has two ports, labeled "A" and "B," that can be independently written on each cycle. We see the writes occurring within always blocks, and each involving a nonblocking assignment (lines 34 and 44.) The memory array is addressed using an array notation. We see also the two reads are expressed as continuous assignments (lines 38 and 48), meaning that these outputs will track the values of whatever memory elements are being addressed.

The combinational RAM is fine for running simulations of the processor using a Verilog simulator. In real life, however, most random-access memories require a clock to trigger a sequence of events that carries out a read operation (see CS:APP3e Section 6.1.1), and so we must modify our design slightly to work with a *synchronous* RAM, meaning that both read and write operations occur in response to a clock signal. Fortunately, a simple timing trick allows us to use a synchronous RAM module in the PIPE processor.

We design the RAM blocks used to implement the memory banks, such that the read and write operations are triggered by the *falling* edge of the clock, as it makes the transition for 1 to 0. This yields a timing illustrated in Figure 7. We see that the regular registers (including the pipeline registers, the condition code register, and the register file) are updated when the clock goes from 0 to 1. At this point, values propagate through combinational logic to the address, data, and control inputs of the memory. The clock transition from 1 to 0 causes the designated memory operations to take place. More combinational logic is then activated to propagate values to the register inputs, arriving there in time for the next clock transition.

With this timing, we can therefore classify each combinational logic block as being either in group I, meaning that it depends only on the values stored in registers, and group II, meaning that it depends on the values read from memory.

### **Practice Problem 1**:

Determine which combination logic blocks in the fetch stage (Figure 1) are in group I, and which are in group II.

```
1 // This module implements a dual-ported RAM.
2 // with clocked write and read operations.
4 module ram(clock, addrA, wEnA, wDatA, rEnA, rDatA,
             addrB, wEnB, wDatB, rEnB, rDatB);
7 parameter wordsize = 8;
                            // Number of bits per word
8 parameter wordcount = 512; // Number of words in memory
9 // Number of address bits. Must be >= log wordcount
10 parameter addrsize = 9;
11
12
13
    input clock;
                                   // Clock
14 // Port A
15
    input [addrsize-1:0] addrA; // Read/write address
  input wEnA;
                                   // Write enable
16
  input [wordsize-1:0] wDatA; // Write data
17
                                   // Read enable
   input rEnA;
18
   output [wordsize-1:0] rDatA; // Read data
19
20 reg [wordsize-1:0] rDatA;
21 // Port B
                                   // Read/write address
    input [addrsize-1:0] addrB;
22
                                   // Write enable
23
    input wEnB;
  input [wordsize-1:0] wDatB;
                                   // Write data
24
  input rEnB;
                                   // Read enable
25
    output [wordsize-1:0] rDatB; // Read data
    reg [wordsize-1:0] rDatB;
27
28
29
    reg[wordsize-1:0] mem[wordcount-1:0]; // Actual storage
30
     always @(negedge clock)
31
32
     begin
       if (wEnA)
33
34
      begin
35
         mem[addrA] <= wDatA;</pre>
36
       end
       if (rEnA)
37
38
        rDatA <= mem[addrA];
39
     end
40
     always @(negedge clock)
41
42
     begin
43
      if (wEnB)
44
       begin
45
         mem[addrB] <= wDatB;</pre>
46
       end
47
       if (rEnB)
         rDatB <= mem[addrB];
48
     end
50 endmodule
```

Figure 8: **Synchronous RAM Module.** This module implements the memory banks using synchronous read operations.



Figure 9: **Processor interface.** Mechanisms are included to upload and download memory data and processor state, and to operate the processor in different modes.

```
module processor(mode, udaddr, idata, odata, stat, clock);
input [ 2:0] mode;  // Signal operating mode to processor
input [63:0] udaddr; // Upload/download address
input [63:0] idata; // Download data word
output [63:0] odata; // Upload data word
output [ 2:0] stat; // Status
input clock; // Clock input
```

Figure 10: Declaration of processor module.

Figure 8 shows a synchronous RAM module that better reflects the random-access memories available to hardware designers. Comparing this module to the combinational RAM (Figure 6), we see two differences. First the data outputs rDatA and rDatB are both declared to be of type reg, meaning that they will hold the value assigned to them until they are explicitly updated (lines 20 and 27.) Second, the updating of these two outputs occur via nonblocking assignments within always blocks (lines 38 and 48).

The remaining portions of the memory module are implemented as combinational logic, and so changing the underlying bank memory design is the only modification required to shift the memory from having combinational read operations to having synchronous ones. This is the only modification required to our processor design to make it synthesizable as actual hardware.

# 5 Overall Processor Design

We have now created the basic building blocks for a Y86-64 processor. We are ready to assemble these pieces into an actual processor. Figure 9 shows the input and output connections we will design for our processor, allowing the processor to be operated by an external controller. The Verilog declaration for the processor module is shown in Figure 10. The mode input specifies what the processor should be doing. The possible values (declared as parameters in the Verilog code) are

**RUN:** Execute instructions in the normal manner.

**RESET:** All registers are set to their initial values, clearing the pipeline registers and setting the program

counter to 0.

**DOWNLOAD:** The processor memory can be loaded using the udaddr address input and the idata data input to specify addresses and values. By this means, we can load a program into the processor.

**UPLOAD:** Data can be extracted from the processor memory, using the address input udaddr to specify an address and the odata output to provide the data stored at that address.

**STATUS:** Similar to UPLOAD mode, except that the values of the program registers, and the condition codes can be extracted. Each program register and the condition codes have associated addresses for this operation.

The stat output is a copy of the Stat signal generated by the processor.

A typical operation of the processor involves the following sequence: 1) first, a program is downloaded into memory, downloading 8 bytes per cycle in DOWNLOAD mode. The processor is then put into RESET mode for one clock cycle. The processor is operated in RUN mode until the stat output indicates that some type of exception has occurred (normally when the processor executes a halt instruction.) The results are then read from the processor over multiple cycles using the UPLOAD and STATUS modes.

### 6 Implementation Highlights

The following are samples of the Verilog code for our implementation of PIPE, showing the implementation of the fetch stage.

The following are declarations of the internal signals of the fetch stage. They are all of type wire, meaning that they are simply connectors from one logic block to another.

```
wire [63:0] f_predPC, F_predPC, f_pc;
wire f_ok;
wire
          imem_error;
wire [ 2:0] f_stat;
wire [79:0] f instr;
wire [ 3:0] imem_icode;
wire [ 3:0] imem_ifun;
wire [ 3:0] f_icode;
wire [ 3:0] f_ifun;
wire [ 3:0] f_rA;
wire [ 3:0] f rB;
wire [63:0] f_valC;
wire [63:0] f_valP;
wire
       need_regids;
          need_valC;
wire
wire
         instr_valid;
          F stall, F bubble;
wire
```

The following signals must be included to allow pipeline registers F and D to be reset when either the processor is in RESET mode or the bubble signal is set for the pipeline register.

```
wire resetting = (mode == RESET_MODE);
wire F_reset = F_bubble | resetting;
wire D_reset = D_bubble | resetting;
```

The different elements of pipeline registers F and D are generated as instantiations of the preg register module. Observe how these are instantiated with different widths, according to the number of bits in each element:

We want to generate the Verilog descriptions of the control logic blocks directly from their HCL descriptions. For example, the following are HCL representations of blocks found in the fetch stage:

```
## What address should instruction be fetched at
word f_pc = [
        # Mispredicted branch. Fetch at incremented PC
        M_icode == IJXX && !M_Cnd : M_valA;
        # Completion of RET instruction
        W_icode == IRET : W_valM;
        # Default: Use predicted value of PC
        1 : F_predPC;
];
## Determine icode of fetched instruction
word f_icode = [
        imem_error : INOP;
        1: imem_icode;
];
# Determine ifun
word f_i = [
        imem_error : FNONE;
        1: imem_ifun;
];
# Is instruction valid?
```

```
bool instr_valid = f_icode in
        { INOP, IHALT, IRRMOVQ, IIRMOVQ, IRMMOVQ, IMRMOVQ,
          IOPQ, IJXX, ICALL, IRET, IPUSHQ, IPOPQ };
# Determine status code for fetched instruction
word f_stat = [
        imem_error: SADR;
        !instr valid : SINS;
        f_icode == IHALT : SHLT;
        1 : SAOK;
];
# Does fetched instruction require a regid byte?
bool need regids =
        f_icode in { IRRMOVQ, IOPQ, IPUSHQ, IPOPQ,
                     IIRMOVQ, IRMMOVQ, IMRMOVQ };
# Does fetched instruction require a constant word?
bool need_valC =
        f_icode in { IIRMOVQ, IRMMOVQ, IMRMOVQ, IJXX, ICALL };
# Predict next value of PC
word f_predPC = [
        f_icode in { IJXX, ICALL } : f_valC;
        1 : f_valP;
];
```

We have implemented a program HCL2v (short for "HCL to Verilog") to generate Verilog code from HCL expressions. The following are examples of code generated from the HCL descriptions of blocks found in the fetch stage. These are not formatted in a way that makes them easily readable, but it can be seen that the conversion from HCL to Verilog is fairly straightforward:

```
assign f_pc =
    (((M_icode == IJXX) & ~M_Cnd) ? M_valA : (W_icode == IRET) ? W_valM :
        F_predPC);

assign f_icode =
    (imem_error ? INOP : imem_icode);

assign f_ifun =
    (imem_error ? FNONE : imem_ifun);

assign instr_valid =
    (f_icode == INOP | f_icode == IHALT | f_icode == IRRMOVQ | f_icode ==
        IIRMOVQ | f_icode == IRMMOVQ | f_icode == IOPQ
        | f_icode == IJXX | f_icode == ICALL | f_icode == IRET | f_icode ==
        IPUSHQ | f_icode == IPOPQ);

assign f_stat =
```

Finally, we must instantiate the different modules implementing the hardware units we examined earlier:

```
split split(f_instr[7:0], imem_icode, imem_ifun);
align align(f_instr[79:8], need_regids, f_rA, f_rB, f_valC);
pc_increment pci(f_pc, need_regids, need_valC, f_valP);
```

### 7 Summary

We have successfully generated a synthesizable Verilog description of a pipelined Y86-64 processor. We see from this exercise that the processor design we created in CS:APP3e Chapter 4 is sufficiently complete that it leads directly to a hardware realization. We have successfully run this Verilog through synthesis tools and mapped the design onto FPGA-based hardware.

### **Homework Problems**

### **Homework Problem 2 ♦ ♦ ♦:**

Generate a Verilog description of the SEQ processor suitable for simulation. You can use the same blocks as shown here for the PIPE processor, and you can generate the control logic from the HCL representation using the HCL2V program. Use the combinational RAM module (Figure 6) to implement the memory banks.

#### **Homework Problem 3 ♦ ♦:**

Suppose we wish to create a synthesizable version of the SEQ processor.

- A. Analyze what would happen if you were to use the synchronous RAM module (Figure 8) in an implementation of the SEQ processor (Problem 2.)
- B. Devise and implement (in Verilog) a clocking scheme for the registers and the memory banks that would enable the use of a synchronous RAM in an implementation of the SEQ processor.

### **Problem Solutions**

#### Problem 1 Solution: [Pg. 11]

We see that only the PC selection block is in group I. All others depend, in part, on the value read from the instruction memory and therefore are in group II.

### Acknowledgments

James Hoe of Carnegie Mellon University has been instrumental in the design of the Y86-64 processor, in helping us learn Verilog, and in using synthesis tools to generate a working microprocessor.

### A Complete Verilog for PIPE

The following is a complete Verilog description of our implementation of PIPE. It was generated by combining a number of different module descriptions, and incorporating logic generated automatically from the HCL description. This model uses the synchronous RAM module suitable for both simulation and synthesis.

```
2 // Verilog representation of PIPE processor
6 // Memory module for implementing bank memories
8 // This module implements a dual-ported RAM.
9 // with clocked write and read operations.
11 module ram(clock, addrA, wEnA, wDatA, rEnA, rDatA,
12
             addrB, wEnB, wDatB, rEnB, rDatB);
13
14 parameter wordsize = 8; // Number of bits per word
15 parameter wordcount = 512; // Number of words in memory
16 // Number of address bits. Must be >= log wordcount
17 parameter addrsize = 9;
18
19
20 input clock;
                                 // Clock
21 // Port A
input [addrsize-1:0] addrA; // Read/write address
                                 // Write enable
23
   input wEnA;
  input [wordsize-1:0] wDatA; // Write data
```

```
// Read enable
    input rEnA;
25
    output [wordsize-1:0] rDatA; // Read data
    reg [wordsize-1:0] rDatA; //= line:arch:synchram:rDatA
    // Port B
28
    input [addrsize-1:0] addrB; // Read/write address
29
   input wEnB;
                                  // Write enable
    input [wordsize-1:0] wDatB;
                                 // Write data
31
                                  // Read enable
32
    input rEnB;
33
    output [wordsize-1:0] rDatB; // Read data
    req [wordsize-1:0] rDatB; //= line:arch:synchram:rDatB
35
    reg[wordsize-1:0] mem[wordcount-1:0]; // Actual storage
36
37
     // To make the pipeline processor work with synchronous reads, we
38
     // operate the memory read operations on the negative
39
     // edge of the clock. That makes the reading occur in the middle
40
     // of the clock cycle---after the address inputs have been set
41
42
     // and such that the results read from the memory can flow through
     // more combinational logic before reaching the clocked registers
43
44
     // For uniformity, we also make the memory write operation
45
46
     // occur on the negative edge of the clock. That works OK
     // in this design, because the write can occur as soon as the
     // address & data inputs have been set.
48
     always @(negedge clock)
49
     begin
50
51
      if (wEnA)
52
       begin
53
         mem[addrA] <= wDatA;</pre>
54
       end
       if (rEnA)
         rDatA <= mem[addrA]; //= line:arch:synchram:readA</pre>
56
57
58
     always @(negedge clock)
59
     begin
60
      if (wEnB)
61
62
      begin
63
         mem[addrB] <= wDatB;</pre>
65
       if (rEnB)
         rDatB <= mem[addrB]; //= line:arch:synchram:readB</pre>
66
67
     end
68 endmodule
71 // Other building blocks
72 // -----
74 // Basic building blocks for constructing a Y86-64 processor.
```

```
75
 76 // Different types of registers, all derivatives of module cenrreg
 78 // Clocked register with enable signal and synchronous reset
 79 // Default width is 8, but can be overriden
 80 module cenrreg(out, in, enable, reset, resetval, clock);
      parameter width = 8;
 81
      output [width-1:0] out;
 82
             [width-1:0] out;
 83
      req
      input [width-1:0] in;
      input
 85
                          enable;
      input
                          reset;
      input
 87
             [width-1:0] resetval;
      input
 88
                          clock;
 89
 90
      always
 91
        @(posedge clock)
 92
        begin
            if (reset)
 93
 94
              out <= resetval;
            else if (enable)
 95
 96
              out <= in;
        end
 98 endmodule
100 // Clocked register with enable signal.
101 // Default width is 8, but can be overriden
102 module cenreg(out, in, enable, clock);
      parameter width = 8;
      output [width-1:0] out;
104
      input [width-1:0] in;
105
      input
106
                          enable;
107
      input
                          clock;
108
      cenrreg #(width) c(out, in, enable, 1'b0, 8'b0, clock);
109
110 endmodule
111
112 // Basic clocked register. Default width is 8.
113 module creg(out, in, clock);
      parameter width = 8;
      output [width-1:0] out;
115
116
      input [width-1:0] in;
117
      input
                          clock;
118
      cenreg #(width) r(out, in, 1'b1, clock);
119
120 endmodule
121
122 // Pipeline register. Uses reset signal to inject bubble
123 // When bubbling, must specify value that will be loaded
124 module preg(out, in, stall, bubble, bubbleval, clock);
```

```
parameter width = 8;
125
      output [width-1:0] out;
126
      input
             [width-1:0] in;
127
                          stall, bubble;
128
      input
              [width-1:0] bubbleval;
      input
129
130
      input
                          clock;
131
      cenrreg #(width) r(out, in, ~stall, bubble, bubbleval, clock);
132
133 endmodule
134
135 // Register file
136 module regfile(dstE, valE, dstM, valM, srcA, valA, srcB, valB, reset, clock,
                   rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi,
137
                   r8, r9, r10, r11, r12, r13, r14);
138
139
      input
             [ 3:0] dstE;
140
      input
             [63:0] valE;
141
      input
             [ 3:0] dstM;
142
      input [63:0] valM;
      input [ 3:0] srcA;
143
      output [63:0] valA;
144
145
      input [ 3:0] srcB;
146
      output [63:0] valB;
      input
                    reset;
                            // Set registers to 0
147
      input
                    clock;
148
      // Make individual registers visible for debugging
149
      output [63:0] rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi,
150
151
                     r8, r9, r10, r11, r12, r13, r14;
152
      // Define names for registers used in HCL code
153
                     RRAX = 4'h0;
154
      parameter
                     RRCX = 4'h1;
155
      parameter
                     RRDX = 4'h2;
156
      parameter
157
      parameter
                     RRBX = 4'h3;
                     RRSP = 4'h4;
158
      parameter
                     RRBP = 4'h5;
159
      parameter
                     RRSI = 4'h6;
160
      parameter
                     RRDI = 4'h7;
161
      parameter
                          = 4'h8;
162
      parameter
                     R8
163
      parameter
                     R9
                          = 4'h9;
      parameter
                     R10 = 4' ha;
164
                     R11 = 4' hb;
165
      parameter
                          = 4'hc;
                     R12
      parameter
166
                     R13 = 4' hd;
167
      parameter
      parameter
                     R14 = 4'he;
168
                     RNONE = 4'hf;
169
      parameter
170
171
      // Input data for each register
                     rax_dat, rcx_dat, rdx_dat, rbx_dat,
172
      wire [63:0]
                     rsp_dat, rbp_dat, rsi_dat, rdi_dat,
173
                     r8_dat, r9_dat, r10_dat, r11_dat,
174
```

```
175
                     r12_dat, r13_dat, r14_dat;
176
      // Input write controls for each register
177
178
      wire
                     rax_wrt, rcx_wrt, rdx_wrt, rbx_wrt,
179
                     rsp_wrt, rbp_wrt, rsi_wrt, rdi_wrt,
180
                     r8_wrt, r9_wrt, r10_wrt, r11_wrt,
                     r12_wrt, r13_wrt, r14_wrt;
181
182
183
184
      // Implement with clocked registers
      cenrreg #(64) rax_reg(rax, rax_dat, rax_wrt, reset, 64'b0, clock);
185
      cenrreg #(64) rcx_reg(rcx, rcx_dat, rcx_wrt, reset, 64'b0, clock);
      cenrreg #(64) rdx_reg(rdx, rdx_dat, rdx_wrt, reset, 64'b0, clock);
187
      cenrreq #(64) rbx req(rbx, rbx dat, rbx wrt, reset, 64'b0, clock);
188
      cenrreg #(64) rsp_reg(rsp, rsp_dat, rsp_wrt, reset, 64'b0, clock);
189
190
      cenrreg #(64) rbp_reg(rbp, rbp_dat, rbp_wrt, reset, 64'b0, clock);
191
      cenrreg #(64) rsi_reg(rsi, rsi_dat, rsi_wrt, reset, 64'b0, clock);
      cenrreg #(64) rdi_reg(rdi, rdi_dat, rdi_wrt, reset, 64'b0, clock);
192
                                   r8_dat, r8_wrt, reset, 64'b0, clock);
                     r8\_reg(r8,
193
      cenrreg # (64)
      cenrreg #(64)
                     r9_reg(r9,
                                  r9_dat, r9_wrt, reset, 64'b0, clock);
194
195
      cenrreg #(64) r10_reg(r10, r10_dat, r10_wrt, reset, 64'b0, clock);
196
      cenrreg #(64) r11_reg(r11, r11_dat, r11_wrt, reset, 64'b0, clock);
      cenrreg #(64) r12_reg(r12, r12_dat, r12_wrt, reset, 64'b0, clock);
197
      cenrreg #(64) r13_reg(r13, r13_dat, r13_wrt, reset, 64'b0, clock);
198
199
      cenrreq #(64) r14 reg(r14, r14 dat, r14 wrt, reset, 64'b0, clock);
200
201
      // Reads occur like combinational logic
202
      assign
                     valA =
                     srcA == RRAX ? rax :
203
                     srcA == RRCX ? rcx :
204
                     srcA == RRDX ? rdx :
205
                     srcA == RRBX ? rbx :
206
207
                     srcA == RRSP ? rsp :
                     srcA == RRBP ? rbp :
208
209
                     srcA == RRSI ? rsi :
                     srcA == RRDI ? rdi :
210
                     srcA == R8
                                   ? r8
211
                     srcA == R9
212
                                   ? r9
213
                     srcA == R10
                                  ? r10 :
                     srcA == R11
                                  ? r11 :
214
                     srcA == R12
                                  ? r12 :
215
                     srcA == R13
                                  ? r13 :
216
217
                     srcA == R14 ? r14 :
218
                     0;
219
      assign
                     valB =
220
                     srcB == RRAX ? rax :
221
                     srcB == RRCX ? rcx :
222
223
                     srcB == RRDX ? rdx :
                     srcB == RRBX ? rbx :
224
```

```
225
                     srcB == RRSP ? rsp :
                     srcB == RRBP ? rbp :
226
                     srcB == RRSI ? rsi :
227
228
                     srcB == RRDI ? rdi :
229
                     srcB == R8
                                   ? r8
230
                     srcB == R9
                                   ? r9
                     srcB == R10 ? r10 :
231
232
                     srcB == R11
                                   ? r11 :
                     srcB == R12 ? r12 :
233
234
                     srcB == R13
                                  ? r13 :
                     srcB == R14 ? r14 :
235
236
                     0;
237
                     rax dat = dstM == RRAX ? valM : valE;
238
      assign
                     rcx dat = dstM == RRCX ? valM : valE;
239
      assign
240
      assign
                     rdx_dat = dstM == RRDX ? valM : valE;
241
      assign
                     rbx_dat = dstM == RRBX ? valM : valE;
242
      assign
                     rsp_dat = dstM == RRSP ? valM : valE;
                     rbp_dat = dstM == RRBP ? valM : valE;
243
      assign
244
      assign
                     rsi_dat = dstM == RRSI ? valM : valE;
245
      assign
                     rdi_dat = dstM == RRDI ? valM : valE;
246
      assign
                      r8_{dat} = dstM == R8
                                              ? valM : valE;
247
                      r9_{dat} = dstM == R9
                                              ? valM : valE;
      assign
248
      assign
                     r10_dat = dstM == R10 ? valM : valE;
249
      assign
                     r11_dat = dstM == R11
                                             ? valM : valE;
                     r12_{dat} = dstM == R12
                                              ? valM : valE;
250
      assign
251
      assign
                     r13 dat = dstM == R13
                                             ? valM : valE;
252
      assign
                     r14_dat = dstM == R14 ? valM : valE;
253
                     rax_wrt = dstM == RRAX | dstE == RRAX;
254
      assign
                     rcx wrt = dstM == RRCX | dstE == RRCX;
255
      assign
256
      assign
                     rdx wrt = dstM == RRDX | dstE == RRDX;
257
      assign
                     rbx_wrt = dstM == RRBX | dstE == RRBX;
                     rsp_wrt = dstM == RRSP | dstE == RRSP;
258
      assign
                     rbp_wrt = dstM == RRBP | dstE == RRBP;
259
      assign
                     rsi_wrt = dstM == RRSI | dstE == RRSI;
260
      assign
                     rdi_wrt = dstM == RRDI | dstE == RRDI;
261
      assign
262
      assign
                      r8\_wrt = dstM == R8
                                              \mid dstE == R8;
263
      assign
                      r9\_wrt = dstM == R9
                                             \mid dstE == R9;
                     r10_wrt = dstM == R10 | dstE == R10;
264
      assign
                     r11\_wrt = dstM == R11
265
                                             | dstE == R11;
      assign
266
      assign
                     r12\_wrt = dstM == R12
                                             \mid dstE == R12;
                     r13\_wrt = dstM == R13
267
      assign
                                             \mid dstE == R13;
268
      assign
                     r14 wrt = dstM == R14
                                             \mid dstE == R14;
269
270
271 endmodule
272
273 // Memory. This memory design uses 16 memory banks, each
274 // of which is one byte wide. Banking allows us to select an
```

```
275 // arbitrary set of 10 contiguous bytes for instruction reading
276 // and an arbitrary set of 8 contiguous bytes
277 // for data reading & writing.
278 // It uses an external RAM module from either the file
279 // combram.v (using combinational reads)
280 // or synchram.v (using clocked reads)
281 // The SEQ & SEQ+ processors only work with combram.v.
282 // PIPE works with either.
283
284 module bmemory (maddr, wenable, wdata, renable, rdata, m_ok,
285
                   iaddr, instr, i_ok, clock);
286
      parameter memsize = 8192; // Number of bytes in memory
      input [63:0] maddr;
                               // Read/Write address
287
                     wenable;
                               // Write enable
288
      input
                                // Write data
            [63:0] wdata;
      input
289
                                // Read enable
290
      input
                     renable;
291
      output [63:0] rdata;
                                // Read data
      output
                    m_ok;
                                // Read & write addresses within range
292
      input [63:0] iaddr;
                                // Instruction address
293
      output [79:0] instr;
                                // 10 bytes of instruction
294
295
      output
                     i_ok;
                                // Instruction address within range
296
      input
                     clock;
297
      // Instruction bytes
298
                    ib0, ib1, ib2, ib3, ib4, ib5, ib6, ib7, ib8, ib9;
299
      wire [ 7:0]
300
     // Data bytes
                    db0, db1, db2, db3, db4, db5, db6, db7;
301
      wire [ 7:0]
302
      wire [ 3:0]
                     ibid
                          = iaddr[3:0];
                                            // Instruction Bank ID
303
      wire [59:0]
                     iindex = iaddr[63:4]; // Address within bank
304
      wire [59:0]
                          = iindex+1;
                                            // Next address within bank
305
                    iip1
306
307
      wire [ 3:0]
                     mbid
                          = maddr[3:0];
                                            // Data Bank ID
      wire [59:0]
                    mindex = maddr[63:4]; // Address within bank
308
      wire [59:0]
                                            // Next address within bank
309
                    mip1
                          = mindex+1;
310
      // Instruction addresses for each bank
311
312
      wire [59:0]
                    addrI0, addrI1, addrI2, addrI3, addrI4, addrI5, addrI6, addrI7,
                     addrI8, addrI9, addrI10, addrI11, addrI12, addrI13, addrI14,
313
                     addrI15;
      // Instruction data for each bank
315
                    outIO, outII, outI2, outI3, outI4, outI5, outI6, outI7,
316
      wire [ 7:0]
                     outI8, outI9, outI10, outI11, outI12, outI13, outI14, outI15;
317
318
319
      // Data addresses for each bank
                     addrD0, addrD1, addrD2, addrD3, addrD4, addrD5, addrD6, addrD7,
320
      wire [59:0]
                     addrD8, addrD9, addrD10, addrD11, addrD12, addrD13, addrD14,
321
                     addrD15;
322
323
      // Data output for each bank
```

```
outD0, outD1, outD2, outD3, outD4, outD5, outD6, outD7,
      wire [ 7:0]
326
                      outD8, outD9, outD10, outD11, outD12, outD13, outD14, outD15;
327
328
       // Data input for each bank
      wire [ 7:0]
                     inD0, inD1, inD2, inD3, inD4, inD5, inD6, inD7,
329
330
                      inD8, inD9, inD10, inD11, inD12, inD13, inD14, inD15;
331
       // Data write enable signals for each bank
332
                      dwEn0, dwEn1, dwEn2, dwEn3, dwEn4, dwEn5, dwEn6, dwEn7,
      wire
333
334
                      dwEn8, dwEn9, dwEn10, dwEn11, dwEn12, dwEn13, dwEn14, dwEn15;
335
336
      // The bank memories
      ram #(8, memsize/16, 60) bank0(clock,
337
                                        addrI0, 1'b0, 8'b0, 1'b1, outI0, // Instruction
338
                                        addrD0, dwEn0, inD0, renable, outD0); // Data
339
340
341
       ram \#(8, \text{memsize}/16, 60) bank1(clock,
                                         addrI1, 1'b0, 8'b0, 1'b1, outI1, // Instruction
342
                                        addrD1, dwEn1, inD1, renable, outD1); // Data
343
344
345
      ram \#(8, \text{ memsize}/16, 60) bank2(clock,
346
                                         addrI2, 1'b0, 8'b0, 1'b1, outI2, // Instruction
                                        addrD2, dwEn2, inD2, renable, outD2); // Data
347
348
      ram #(8, memsize/16, 60) bank3(clock,
349
350
                                         addrI3, 1'b0, 8'b0, 1'b1, outI3, // Instruction
                                         addrD3, dwEn3, inD3, renable, outD3); // Data
351
352
      ram #(8, memsize/16, 60) bank4(clock,
353
                                         addrI4, 1'b0, 8'b0, 1'b1, outI4, // Instruction
354
                                         addrD4, dwEn4, inD4, renable, outD4); // Data
355
356
357
      ram \#(8, \text{ memsize}/16, 60) bank5(clock,
                                         addrI5, 1'b0, 8'b0, 1'b1, outI5, // Instruction
358
                                         addrD5, dwEn5, inD5, renable, outD5); // Data
359
360
361
      ram #(8, memsize/16, 60) bank6(clock,
                                         addrI6, 1'b0, 8'b0, 1'b1, outI6, // Instruction
362
                                         addrD6, dwEn6, inD6, renable, outD6); // Data
363
364
      ram #(8, memsize/16, 60) bank7(clock,
365
                                         addrI7, 1'b0, 8'b0, 1'b1, outI7, // Instruction
366
                                         addrD7, dwEn7, inD7, renable, outD7); // Data
367
368
      ram #(8, memsize/16, 60) bank8(clock,
369
                                         addrI8, 1'b0, 8'b0, 1'b1, outI8, // Instruction
370
                                         addrD8, dwEn8, inD8, renable, outD8); // Data
371
372
      ram \#(8, \text{memsize}/16, 60) bank9(\text{clock},
373
                                         addrI9, 1'b0, 8'b0, 1'b1, outI9, // Instruction
374
```

325

```
addrD9, dwEn9, inD9, renable, outD9); // Data
375
376
      ram #(8, memsize/16, 60) bank10(clock,
377
                                         addrI10, 1'b0, 8'b0, 1'b1, outI10, // Instruction
378
                                         addrD10, dwEn10, inD10, renable, outD10); // Data
379
380
       ram #(8, memsize/16, 60) bank11(clock,
381
                                         addrI11, 1'b0, 8'b0, 1'b1, outI11, // Instruction
382
                                         addrD11, dwEn11, inD11, renable, outD11); // Data
383
384
385
      ram #(8, memsize/16, 60) bank12(clock,
386
                                         addrI12, 1'b0, 8'b0, 1'b1, outI12, // Instruction
                                         addrD12, dwEn12, inD12, renable, outD12); // Data
387
388
      ram \#(8, \text{memsize}/16, 60) bank13(clock,
389
                                         addrI13, 1'b0, 8'b0, 1'b1, outI13, // Instruction
390
391
                                         addrD13, dwEn13, inD13, renable, outD13); // Data
392
393
       ram \#(8, \text{ memsize}/16, 60) bank14(clock,
                                         addrI14, 1'b0, 8'b0, 1'b1, outI14, // Instruction
394
395
                                         addrD14, dwEn14, inD14, renable, outD14); // Data
396
       ram #(8, memsize/16, 60) bank15(clock,
397
                                         addrI15, 1'b0, 8'b0, 1'b1, outI15, // Instruction
398
399
                                         addrD15, dwEn15, inD15, renable, outD15); // Data
400
401
402
      // Determine the instruction addresses for the banks
      assign
                     addrI0 = ibid >= 7 ? iip1 : iindex;
403
                     addrI1 = ibid >= 8 ? iip1 : iindex;
      assign
404
      assign
                     addrI2 = ibid >= 9 ? iip1 : iindex;
405
                     addrI3 = ibid >= 10 ? iip1 : iindex;
406
      assign
407
      assign
                     addrI4 = ibid >= 11 ? iip1 : iindex;
      assign
                     addrI5 = ibid >= 12 ? iip1 : iindex;
408
                     addrI6 = ibid >= 13 ? iip1 : iindex;
409
      assign
                     addrI7 = ibid >= 14 ? iip1 : iindex;
410
      assign
      assign
                     addrI8 = ibid >= 15 ? iip1 : iindex;
411
412
      assign
                     addrI9 = iindex;
      assign
                     addrI10 = iindex;
413
      assign
                     addrI11 = iindex;
414
                     addrI12 = iindex;
415
      assign
                     addrI13 = iindex;
416
      assign
      assign
                     addrI14 = iindex;
417
418
      assign
                     addrI15 = iindex;
419
420
      // Get the bytes of the instruction
421
      assign
422
                     i \circ k =
423
                      (iaddr + 9) < memsize;</pre>
424
```

```
ib0 = !i_ok ? 0 :
425
       assign
                      ibid == 0 ? outI0 :
426
                      ibid == 1 ? outI1 :
427
                      ibid == 2 ? outI2 :
428
429
                      ibid == 3 ? outI3 :
                      ibid == 4 ? outI4 :
430
                      ibid == 5 ? outI5 :
431
                      ibid == 6 ? outI6 :
432
                      ibid == 7 ? outI7 :
433
434
                      ibid == 8 ? outI8 :
435
                      ibid == 9 ? out 19 :
                      ibid == 10 ? outI10 :
436
                      ibid == 11 ? outI11 :
437
                      ibid == 12 ? outI12 :
438
                      ibid == 13 ? outI13 :
439
                      ibid == 14 ? outI14 :
440
                      outI15;
441
442
                      ib1 = !i_ok ? 0 :
       assign
                      ibid == 0 ? outI1 :
443
444
                      ibid == 1
                                  ? outI2 :
                      ibid == 2
445
                                  ? outI3 :
446
                      ibid == 3
                                  ? outI4
447
                      ibid == 4
                                  ? outI5
                      ibid == 5
                                  ? outI6 :
448
                      ibid == 6
449
                                  ? outI7 :
                      ibid == 7
                                  ? outI8 :
450
451
                      ibid == 8
                                  ? outI9 :
452
                      ibid == 9
                                  ? outI10 :
453
                      ibid == 10 ? outI11 :
                      ibid == 11 ? outI12
454
                      ibid == 12 ? outI13
455
                      ibid == 13 ? outI14 :
456
457
                      ibid == 14 ? outI15 :
                      outI0;
458
                      ib2 = !i_ok ? 0 :
459
       assign
                      ibid == 0 ? outI2 :
460
461
                      ibid == 1
                                  ? outI3 :
462
                      ibid == 2
                                  ? outI4 :
463
                      ibid == 3
                                  ? outI5 :
                      ibid == 4
464
                                  ? outI6 :
                      ibid == 5
                                  ? outI7 :
465
                      ibid == 6
                                  ? outI8 :
466
                      ibid == 7
                                  ? outI9 :
467
468
                      ibid == 8
                                  ? outI10 :
                      ibid == 9
                                  ? outI11 :
469
470
                      ibid == 10 ? outI12
                      ibid == 11 ? outI13 :
471
                      ibid == 12 ? outI14 :
472
473
                      ibid == 13 ? outI15 :
                      ibid == 14 ? outI0 :
474
```

```
475
                      outI1;
                      ib3 = !i_ok ? 0 :
476
       assign
                      ibid == 0
                                  ? outI3 :
477
                      ibid == 1
                                   ? outI4 :
478
479
                      ibid == 2
                                  ? outI5 :
                      ibid == 3
480
                                  ? outI6 :
                      ibid == 4
                                  ? outI7
481
                      ibid == 5
482
                                  ? outI8
                      ibid == 6
                                  ? outI9 :
483
484
                      ibid == 7
                                  ? outI10 :
                      ibid == 8
485
                                   ? outI11 :
486
                      ibid == 9
                                   ? outI12
                      ibid == 10 ? outI13 :
487
                      ibid == 11 ? outI14 :
488
                      ibid == 12 ? outI15 :
489
                      ibid == 13 ? outI0 :
490
                      ibid == 14 ? outI1 :
491
492
                      outI2;
                      ib4 = !i_ok ? 0 :
493
       assign
494
                      ibid == 0 ? outI4 :
                      ibid == 1
                                  ? outI5 :
495
496
                      ibid == 2
                                  ? outI6
497
                      ibid == 3
                                  ? outI7
                      ibid == 4
                                  ? outI8 :
498
                      ibid == 5
499
                                  ? outI9 :
                      ibid == 6
                                  ? outI10 :
500
501
                      ibid == 7
                                   ? outI11
                                  ? outI12 :
502
                      ibid == 8
503
                      ibid == 9
                                   ? outI13 :
                      ibid == 10 ? outI14 :
504
505
                      ibid == 11 ? outI15 :
                      ibid == 12 ? outI0 :
506
507
                      ibid == 13 ? outI1 :
508
                      ibid == 14 ? outI2 :
                      outI3;
509
                      ib5 = !i_ok ? 0 :
510
       assign
511
                      ibid == 0
                                  ? outI5 :
512
                      ibid == 1
                                  ? outI6
513
                      ibid == 2
                                  ? out I7 :
                      ibid == 3
514
                                  ? outI8 :
                      ibid == 4
                                  ? outI9 :
515
                      ibid == 5
                                   ? outI10 :
516
517
                      ibid == 6
                                  ? outI11 :
518
                      ibid == 7
                                   ? outI12 :
                      ibid == 8
                                   ? outI13 :
519
520
                      ibid == 9
                                   ? outI14
                      ibid == 10 ? outI15 :
521
522
                      ibid == 11 ? outI0 :
                      ibid == 12 ? outI1 :
523
524
                      ibid == 13 ? outI2 :
```

```
ibid == 14 ? outI3 :
525
                      outI4;
526
                      ib6 = !i_ok ? 0 :
527
       assign
                      ibid == 0 ? out I6:
528
529
                      ibid == 1
                                  ? outI7 :
                      ibid == 2
530
                                  ? outI8 :
531
                      ibid == 3
                                  ? outI9 :
                      ibid == 4
532
                                  ? outI10 :
                                  ? outI11 :
                      ibid == 5
533
534
                      ibid == 6
                                  ? outI12 :
535
                      ibid == 7
                                  ? outI13 :
536
                      ibid == 8
                                  ? outI14 :
                      ibid == 9
                                  ? outI15 :
537
                      ibid == 10 ? outI0 :
538
                      ibid == 11 ? outI1 :
539
                      ibid == 12 ? outI2 :
540
                      ibid == 13 ? outI3 :
541
542
                      ibid == 14 ? outI4 :
                      outI5;
543
544
                      ib7 = !i_ok ? 0 :
       assign
                      ibid == 0 ? outI7 :
545
546
                      ibid == 1
                                  ? outI8 :
547
                      ibid == 2
                                  ? outI9 :
                      ibid == 3
                                  ? outI10 :
548
                      ibid == 4
549
                                  ? outI11 :
                      ibid == 5
                                  ? outI12 :
550
551
                      ibid == 6
                                  ? outI13
552
                      ibid == 7
                                  ? outI14 :
553
                      ibid == 8
                                  ? outI15 :
                      ibid == 9
                                  ? outIO :
554
555
                      ibid == 10 ? outI1 :
                      ibid == 11 ? outI2 :
556
557
                      ibid == 12 ? outI3 :
558
                      ibid == 13 ? outI4 :
                      ibid == 14 ? outI5 :
559
                      outI6;
560
                      ib8 = !i_ok ? 0 :
561
       assign
562
                      ibid == 0 ? outI8 :
563
                      ibid == 1
                                  ? outI9 :
                      ibid == 2
564
                                  ? outI10 :
                      ibid == 3
                                  ? outI11 :
565
                      ibid == 4
                                  ? outI12
566
567
                      ibid == 5
                                  ? outI13 :
568
                      ibid == 6
                                  ? outI14 :
569
                      ibid == 7
                                  ? outI15 :
570
                      ibid == 8
                                  ? outIO :
                      ibid == 9
                                  ? outI1 :
571
                      ibid == 10 ? outI2 :
572
573
                      ibid == 11 ? outI3 :
574
                      ibid == 12 ? outI4 :
```

```
ibid == 13 ? outI5 :
575
                      ibid == 14 ? outI6 :
576
577
                      outI7;
                      ib9 = !i_ok ? 0 :
578
       assign
                      ibid == 0 ? out 19 :
579
                      ibid == 1
580
                                 ? outI10 :
581
                      ibid == 2
                                 ? outI11 :
                      ibid == 3
                                 ? outI12 :
582
                      ibid == 4
                                 ? outI13 :
583
                      ibid == 5
584
                                 ? outI14 :
                      ibid == 6
585
                                 ? outI15 :
586
                      ibid == 7
                                  ? outIO :
587
                      ibid == 8
                                 ? outI1 :
                      ibid == 9 ? outI2 :
588
                      ibid == 10 ? outI3 :
589
                      ibid == 11 ? outI4 :
590
                      ibid == 12 ? outI5 :
591
592
                      ibid == 13 ? outI6 :
                      ibid == 14 ? outI7 :
593
594
                      out I8;
595
596
       assign
                      instr[7:0] = ib0;
597
       assign
                      instr[15: 8] = ib1;
       assign
                      instr[23:16] = ib2;
598
                      instr[31:24] = ib3;
599
       assign
                      instr[39:32] = ib4;
600
       assign
                      instr[47:40] = ib5;
601
       assign
602
       assign
                      instr[55:48] = ib6;
       assign
                      instr[63:56] = ib7;
603
                      instr[71:64] = ib8;
       assign
604
       assign
                      instr[79:72] = ib9;
605
606
607
       assign
                      m \circ k =
608
                      (!renable & !wenable | (maddr + 7) < memsize);
609
                      addrD0 = mbid >= 9 ? mip1 : mindex;
610
       assign
                      addrD1 = mbid >= 10 ? mip1 : mindex;
       assign
611
                      addrD2 = mbid >= 11 ? mip1 : mindex;
612
       assign
                      addrD3 = mbid >= 12 ? mip1 : mindex;
613
       assign
                      addrD4 = mbid >= 13 ? mip1 : mindex;
614
       assign
                      addrD5 = mbid >= 14 ? mip1 : mindex;
615
       assign
                      addrD6 = mbid >= 15 ? mip1 : mindex;
616
       assign
      assign
                      addrD7 = mindex;
617
618
       assign
                      addrD8 = mindex;
                      addrD9 = mindex;
619
       assign
       assign
                      addrD10 = mindex;
620
       assign
                      addrD11 = mindex;
621
                      addrD12 = mindex;
622
      assign
623
      assign
                      addrD13 = mindex;
                      addrD14 = mindex;
624
       assign
```

```
addrD15 = mindex;
625
       assign
626
       // Get the bytes of data;
627
                      db0 = !m_ok ? 0
628
       assign
629
                      mbid == 0 ? outD0
630
                      mbid == 1
                                  ? outD1
                      mbid == 2
                                  ? outD2
631
                      mbid == 3
632
                                  ? outD3
                      mbid == 4
                                  ? outD4
633
634
                      mbid == 5
                                  ? outD5
                      mbid == 6
                                  ? outD6
635
636
                      mbid == 7
                                  ? outD7
                      mbid == 8
                                  ? outD8
637
                      mbid == 9
                                  ? outD9
638
                      mbid == 10 ? outD10
639
                      mbid == 11 ? outD11
640
                      mbid == 12 ? outD12
641
642
                      mbid == 13 ? outD13 :
                      mbid == 14 ? outD14 :
643
644
                      outD15;
                      db1 = !m_ok ? 0
645
       assign
646
                      mbid == 0
                                  ? outD1
647
                      mbid == 1
                                  ? outD2
                                            :
                      mbid == 2
                                  ? outD3
648
                      mbid == 3
649
                                  ? outD4
                      mbid == 4
                                  ? outD5
650
651
                      mbid == 5
                                  ? outD6
652
                      mbid == 6
                                  ? outD7
653
                      mbid == 7
                                  ? outD8
                      mbid == 8
                                  ? outD9
654
                      mbid == 9
                                  ? outD10
655
                      mbid == 10 ? outD11 :
656
657
                      mbid == 11 ? outD12
                      mbid == 12 ? outD13
658
                      mbid == 13 ? outD14 :
659
                      mbid == 14 ? outD15 :
660
                      outD0;
661
662
       assign
                      db2 = !m_ok ? 0
663
                      mbid == 0 ? outD2
                      mbid == 1
664
                                  ? outD3
                      mbid == 2
                                  ? outD4
665
                      mbid == 3
                                  ? outD5
666
                      mbid == 4
                                  ? outD6
667
668
                      mbid == 5
                                  ? outD7
                      mbid == 6
669
                                  ? outD8
670
                      mbid == 7
                                  ? outD9
                      mbid == 8
                                  ? outD10 :
671
                      mbid == 9
                                  ? outD11 :
672
673
                      mbid == 10 ? outD12 :
                      mbid == 11 ? outD13 :
674
```

```
mbid == 12 ? outD14 :
675
                      mbid == 13 ? outD15 :
676
                      mbid == 14 ? outD0
677
                      outD1;
678
       assign
                      db3 = !m_ok ? 0
679
680
                      mbid == 0
                                  ? outD3
                      mbid == 1
                                   ? outD4
681
                      mbid == 2
682
                                   ? outD5
                                   ? outD6
                      mbid == 3
683
684
                      mbid == 4
                                   ? outD7
                                   ? outD8
                      mbid == 5
685
686
                      mbid == 6
                                   ? outD9
                      mbid == 7
                                   ? outD10 :
687
                      mbid == 8
                                   ? outD11
688
                                   ? outD12
                      mbid == 9
689
                      mbid == 10 ? outD13
690
                      mbid == 11 ? outD14
691
692
                      mbid == 12 ? outD15
                      mbid == 13 ? outD0
693
                      mbid == 14 ? outD1
694
                      outD2;
695
696
       assign
                      db4 = !m_ok ? 0
697
                      mbid == 0
                                  ? outD4
                      mbid == 1
                                   ? outD5
698
                      mbid == 2
699
                                   ? outD6
                      mbid == 3
                                   ? outD7
700
701
                      mbid == 4
                                   ? outD8
702
                      mbid == 5
                                   ? outD9
703
                      mbid == 6
                                   ? outD10
                      mbid == 7
                                   ? outD11
704
705
                      mbid == 8
                                   ? outD12
                      mbid == 9
                                   ? outD13
706
707
                      mbid == 10 ? outD14
                      mbid == 11 ? outD15
708
                      mbid == 12 ? outD0
709
                      mbid == 13 ? outD1
710
                      mbid == 14 ? outD2
711
712
                      outD3;
713
                      db5 = !m_ok ? 0 :
       assign
714
                      mbid == 0
                                  ? outD5
                      mbid == 1
                                   ? outD6
715
                      mbid == 2
                                   ? outD7
716
                      mbid == 3
                                   ? outD8
717
718
                      mbid == 4
                                   ? outD9
719
                      mbid == 5
                                   ? outD10
720
                      mbid == 6
                                   ? outD11
                      mbid == 7
                                   ? outD12
721
722
                      mbid == 8
                                   ? outD13
723
                      mbid == 9
                                   ? outD14
                      mbid == 10 ? outD15 :
724
```

```
mbid == 11 ? outD0
725
                      mbid == 12 ? outD1
726
                      mbid == 13 ? outD2
727
                      mbid == 14 ? outD3
728
729
                      outD4;
730
       assign
                      db6 = !m_ok ? 0
                      mbid == 0
                                  ? outD6
731
                      mbid == 1
732
                                  ? outD7
                      mbid == 2
                                  ? outD8
733
734
                      mbid == 3
                                  ? outD9
735
                      mbid == 4
                                  ? outD10
736
                      mbid == 5
                                  ? outD11
                      mbid == 6
                                  ? outD12
737
                      mbid == 7
                                  ? outD13
738
                      mbid == 8
                                  ? outD14
739
                      mbid == 9
                                  ? outD15
740
                      mbid == 10 ? outD0
741
742
                      mbid == 11 ? outD1
                      mbid == 12 ? outD2
743
                      mbid == 13 ? outD3
744
                      mbid == 14 ? outD4
745
746
                      outD5;
747
       assign
                      db7 = !m_ok ? 0
                      mbid == 0
                                  ? outD7
748
                      mbid == 1
                                  ? outD8
749
                      mbid == 2
                                  ? outD9
750
751
                      mbid == 3
                                  ? outD10
                                  ? outD11
752
                      mbid == 4
753
                      mbid == 5
                                  ? outD12
                      mbid == 6
                                  ? outD13
754
                      mbid == 7
                                  ? outD14
755
                      mbid == 8
                                  ? outD15
756
757
                      mbid == 9
                                  ? outD0
                      mbid == 10 ? outD1
758
                      mbid == 11 ? outD2
759
                      mbid == 12 ? outD3
760
                      mbid == 13 ? outD4
761
                      mbid == 14 ? outD5
762
763
                      outD6;
764
                      rdata[7:0] = db0;
       assign
765
                      rdata[15: 8] = db1;
766
       assign
       assign
                      rdata[23:16] = db2;
767
768
       assign
                      rdata[31:24] = db3;
                      rdata[39:32] = db4;
769
       assign
770
       assign
                      rdata[47:40] = db5;
                      rdata[55:48] = db6;
771
       assign
                      rdata[63:56] = db7;
772
       assign
773
       wire [7:0]
                      wd0 = wdata[7:0];
774
```

```
wire [7:0]
                      wd1 = wdata[15: 8];
775
       wire [7:0]
                      wd2 = wdata[23:16];
776
777
       wire [7:0]
                      wd3 = wdata[31:24];
       wire [7:0]
                      wd4 = wdata[39:32];
778
                      wd5 = wdata[47:40];
       wire [7:0]
779
780
       wire [7:0]
                      wd6 = wdata[55:48];
       wire [7:0]
                      wd7 = wdata[63:56];
781
782
                      inD0 =
783
       assign
                      mbid == 9
784
                                  ? wd7 :
785
                      mbid == 10 ? wd6 :
786
                      mbid == 11 ? wd5 :
                      mbid == 12 ? wd4 :
787
                      mbid == 13 ? wd3 :
788
                      mbid == 14 ? wd2 :
789
                      mbid == 15 ? wd1 :
790
                      mbid == 0 ? wd0:
791
792
                      0;
793
                      inD1 =
       assign
794
                      mbid == 10 ? wd7 :
795
796
                      mbid == 11 ? wd6 :
797
                      mbid == 12 ? wd5 :
                      mbid == 13 ? wd4 :
798
                      mbid == 14 ? wd3 :
799
                      mbid == 15 ? wd2 :
800
                      mbid == 0 ? wd1:
801
802
                      mbid == 1
                                  ? wd0 :
803
                      0;
804
805
       assign
                      inD2 =
                      mbid == 11 ? wd7 :
806
807
                      mbid == 12 ? wd6 :
808
                      mbid == 13 ? wd5 :
                      mbid == 14 ? wd4 :
809
                      mbid == 15 ? wd3 :
810
                      mbid == 0
811
                                  ? wd2 :
812
                      mbid == 1
                                  ? wd1 :
813
                      mbid == 2
                                  ? wd0 :
814
                      0;
815
       assign
                      inD3 =
816
817
                      mbid == 12 ? wd7 :
818
                      mbid == 13 ? wd6 :
                      mbid == 14 ? wd5 :
819
                      mbid == 15 ? wd4 :
820
                      mbid == 0 ? wd3
821
822
                      mbid == 1 ? wd2
                      mbid == 2 ? wd1
823
824
                      mbid == 3 ? wd0
```

```
825
                      0;
826
                      inD4 =
827
       assign
                      mbid == 13 ? wd7 :
828
                      mbid == 14 ? wd6 :
829
                      mbid == 15 ? wd5 :
830
831
                      mbid == 0 ? wd4
                      mbid == 1 ? wd3
832
                      mbid == 2 ? wd2
833
                      mbid == 3 ? wd1
834
                      mbid == 4 ? wd0
835
836
                      0;
837
838
       assign
                      inD5 =
                      mbid == 14 ? wd7 :
839
840
                      mbid == 15 ? wd6 :
                      mbid == 0 ? wd5
841
842
                      mbid == 1 ? wd4
                      mbid == 2 ? wd3
843
                      mbid == 3 ? wd2
844
                      mbid == 4 ? wd1
845
                      mbid == 5 ? wd0
846
847
                      0;
848
       assign
                      inD6 =
849
                      mbid == 15 ? wd7 :
850
                      mbid == 0 ? wd6
851
852
                      mbid == 1 ? wd5
853
                      mbid == 2 ? wd4
                      mbid == 3 ? wd3
854
                      mbid == 4 ? wd2
855
                      mbid == 5 ? wd1
856
857
                      mbid == 6 ? wd0
858
                      0;
859
                      inD7 =
       assign
860
                      mbid == 0 ? wd7
861
                      mbid == 1 ? wd6
862
863
                      mbid == 2 ? wd5
                      mbid == 3 ? wd4
864
                      mbid == 4 ? wd3
865
                      mbid == 5 ? wd2
866
                      mbid == 6 ? wd1
867
868
                      mbid == 7 ? wd0
                      0;
869
870
                      inD8 =
871
       assign
872
                      mbid == 1 ? wd7
                      mbid == 2 ? wd6
873
874
                      mbid == 3 ? wd5
```

```
875
                      mbid == 4 ? wd4
                      mbid == 5 ? wd3
876
                      mbid == 6 ? wd2
877
                      mbid == 7 ? wd1
878
                      mbid == 8 ? wd0
879
880
                      0;
881
       assign
                      inD9 =
882
883
                      mbid == 2 ? wd7
                      mbid == 3 ? wd6
884
885
                      mbid == 4 ? wd5
                      mbid == 5 ? wd4
886
887
                      mbid == 6 ? wd3
888
                      mbid == 7 ? wd2
                      mbid == 8 ? wd1
889
                      mbid == 9 ? wd0
890
891
                      0;
892
                      inD10 =
       assign
893
                      mbid == 3 ? wd7
894
                      mbid == 4 ? wd6
895
896
                      mbid == 5 ? wd5
897
                      mbid == 6 ? wd4
                      mbid == 7 ? wd3
898
                      mbid == 8 ? wd2
899
                      mbid == 9 ? wd1
900
                      mbid == 10 ? wd0 :
901
902
                      0;
903
                      inD11 =
904
       assign
905
                      mbid == 4 ? wd7
                      mbid == 5 ? wd6
906
907
                      mbid == 6 ? wd5
908
                      mbid == 7 ? wd4
                      mbid == 8 ? wd3
909
                      mbid == 9 ? wd2
910
                      mbid == 10 ? wd1 :
911
                      mbid == 11 ? wd0 :
912
913
                      0;
914
                      inD12 =
915
       assign
                      mbid == 5 ? wd7
916
                      mbid == 6 ? wd6
917
918
                      mbid == 7 ? wd5
                      mbid == 8 ? wd4
919
                      mbid == 9 ? wd3
920
                      mbid == 10 ? wd2 :
921
922
                      mbid == 11 ? wd1 :
                      mbid == 12 ? wd0 :
923
924
                      0;
```

```
925
                      inD13 =
926
       assign
                      mbid == 6 ? wd7
927
                      mbid == 7 ? wd6
928
                      mbid == 8 ? wd5
929
                      mbid == 9 ? wd4
930
931
                      mbid == 10 ? wd3 :
                      mbid == 11 ? wd2 :
932
                      mbid == 12 ? wd1 :
933
                      mbid == 13 ? wd0 :
934
935
                      0;
936
       assign
                      inD14 =
937
                      mbid == 7 ? wd7
938
                      mbid == 8 ? wd6
939
                      mbid == 9 ? wd5
940
                      mbid == 10 ? wd4 :
941
942
                      mbid == 11 ? wd3 :
                      mbid == 12 ? wd2 :
943
                      mbid == 13 ? wd1 :
944
                      mbid == 14 ? wd0 :
945
946
                      0;
947
                      inD15 =
948
       assign
                      mbid == 8 ? wd7
949
950
                      mbid == 9 ? wd6
                      mbid == 10 ? wd5 :
951
952
                      mbid == 11 ? wd4 :
953
                      mbid == 12 ? wd3 :
                      mbid == 13 ? wd2 :
954
                      mbid == 14 ? wd1 :
955
                      mbid == 15 ? wd0 :
956
957
                      0;
958
       // Which banks get written
959
       assign
                      dwEn0 = wenable & (mbid <= 0 | mbid >= 9);
960
961
       assign
                      dwEn1 = wenable & (mbid <= 1 | mbid >= 10);
962
       assign
                      dwEn2 = wenable & (mbid <= 2 | mbid >= 11);
963
       assign
                      dwEn3 = wenable & (mbid <= 3 | mbid >= 12);
964
       assign
                      dwEn4 = wenable & (mbid <= 4 | mbid >= 13);
                      dwEn5 = wenable & (mbid <= 5 | mbid >= 14);
965
       assign
                      dwEn6 = wenable & (mbid <= 6 | mbid >= 15);
966
       assign
       assign
                      dwEn7 = wenable & (mbid <= 7);
967
968
       assign
                      dwEn8 = wenable & (mbid >= 1 & mbid <= 8);
969
                      dwEn9 = wenable & (mbid >= 2 & mbid <= 9);
       assign
970
       assign
                      dwEn10 = wenable & (mbid >= 3 & mbid <= 10);
       assign
                      dwEn11 = wenable & (mbid >= 4 & mbid <= 11);
971
                      dwEn12 = wenable & (mbid >= 5 & mbid <= 12);
972
       assign
                      dwEn13 = wenable & (mbid >= 6 & mbid <= 13);
973
       assign
                      dwEn14 = wenable & (mbid >= 7 & mbid <= 14);
974
       assign
```

```
dwEn15 = wenable & (mbid >= 8);
975
      assign
976
977 endmodule
978
979
980 // Combinational blocks
981
982 // Fetch stage
983
984 // Split instruction byte into icode and ifun fields
985 module split(ibyte, icode, ifun);
      input [7:0] ibyte;
      output [3:0] icode;
987
      output [3:0] ifun;
988
989
                    icode = ibyte[7:4];
990
      assign
                    ifun = ibyte[3:0];
991
      assign
992 endmodule
994 // Extract immediate word from 9 bytes of instruction
995 module align(ibytes, need_regids, rA, rB, valC);
      input [71:0] ibytes;
      input
                     need_regids;
      output [ 3:0] rA;
998
      output [ 3:0] rB;
      output [63:0] valC;
1000
1001
       assign
                     rA = ibytes[7:4];
1002
     assign
                     rB = ibytes[3:0];
1003
       assign
                     valC = need_regids ? ibytes[71:8] : ibytes[63:0];
1004 endmodule
1005
1006 // PC incrementer
1007 module pc_increment(pc, need_regids, need_valC, valP);
1008
       input [63:0] pc;
1009
       input
                     need_regids;
       input
                     need_valC;
1010
1011
       output [63:0] valP;
1012
       assign
                     valP = pc + 1 + 8*need_valC + need_regids;
1013 endmodule
1014
1015 // Execute Stage
1016
1017 // ALU
1018 module alu(aluA, aluB, alufun, valE, new_cc);
       input [63:0] aluA, aluB; // Data inputs
1019
                                     // ALU function
1020
       input [ 3:0] alufun;
1021
       output [63:0] valE;
                                    // Data Output
       output [ 2:0] new cc;
                                  // New values for ZF, SF, OF
1022
1023
                     ALUADD = 4'h0;
1024
       parameter
```

```
ALUSUB = 4'h1;
1025
       parameter
                      ALUAND = 4'h2;
1026
       parameter
                      ALUXOR = 4'h3;
1027
       parameter
1028
1029
       assign
                      valE =
1030
                       alufun == ALUSUB ? aluB - aluA :
1031
                       alufun == ALUAND ? aluB & aluA :
                       alufun == ALUXOR ? aluB ^ aluA :
1032
1033
                       aluB + aluA;
1034
       assign
                       new cc[2] = (valE == 0);
1035
       assign
                      new_cc[1] = valE[63];
                                                   // SF
                                                   // OF
1036
       assign
                       new_cc[0] =
                         alufun == ALUADD ?
1037
                            (aluA[63] == aluB[63]) & (aluA[63] != valE[63]) :
1038
                         alufun == ALUSUB ?
1039
                            (^aluA[63] == aluB[63]) & (aluB[63] != valE[63]) :
1040
1041
                         0;
1042 endmodule
1043
1044
1045 // Condition code register
1046 module cc(cc, new_cc, set_cc, reset, clock);
1047
       output[2:0] cc;
       input [2:0] new_cc;
1048
1049
       input
                    set_cc;
1050
       input
                    reset;
1051
       input
                    clock;
1052
1053
        cenrreg #(3) c(cc, new_cc, set_cc, reset, 3'b100, clock);
1054 endmodule
1055
1056 // branch condition logic
1057 module cond(ifun, cc, Cnd);
1058
        input [3:0] ifun;
       input [2:0] cc;
1059
       output
1060
                    Cnd;
1061
1062
       wire
                    zf = cc[2];
1063
       wire
                    sf = cc[1];
1064
       wire
                    of = cc[0];
1065
       // Jump & move conditions.
1066
                    C_YES = 4'h0;
1067
       parameter
1068
       parameter
                    C LE
                            = 4'h1;
                    СL
                            = 4' h2;
1069
       parameter
1070
                    C_E
                            = 4'h3;
       parameter
                    C_NE
                            = 4'h4;
1071
       parameter
                    C GE
                            = 4'h5;
1072
       parameter
1073
       parameter
                    C_G
                            = 4'h6;
1074
```

```
1075
      assign
                 Cnd =
                   (ifun == C_YES) |
1076
                   (ifun == C_LE & ((sf^of)|zf)) | // <=
1077
                   (ifun == C_L & (sf^of)) | // <
1078
                                                 // ==
                   (ifun == C_E \& zf) |
1079
                                                 // !=
1080
                   (ifun == C_NE & ~zf) |
                   (ifun == C_GE & (~sf^of)) |
                                                 // >=
1081
                   (ifun == C G \& (\tilde{sf} \circ f) \& \tilde{z} f); // >
1082
1083
1084 endmodule
1085
1087 // Processor implementation
1088 // -----
1089
1090
1091 // The processor can run in 5 different modes:
1092 // RUN: Normal operation
1093 // RESET: Sets PC to 0, clears all pipe registers;
1094 //
               Initializes condition codes
1095 // DOWNLOAD: Download bytes from controller into memory
1096 // UPLOAD: Upload bytes from memory to controller
1097 // STATUS: Upload other status information to controller
1098
1099 // Processor module
1100 module processor (mode, udaddr, idata, odata, stat, clock);
    input [ 2:0] mode; // Signal operating mode to processor
input [63:0] udaddr; // Upload/download address
input [63:0] idata; // Download data word
    output [63:0] odata; // Upload data word
1104
     output [ 2:0] stat; // Status
1105
                  clock; // Clock input
1106
    input
1107
1108 // Define modes
parameter RUN_MODE = 0;  // Normal operation
parameter RESET_MODE = 1;  // Resetting processor;
parameter DOWNLOAD_MODE = 2; // Transfering to memory
     parameter UPLOAD_MODE = 3; // Reading from memory
1112
1113
    // Uploading register & other status information
    parameter STATUS_MODE = 4;
1115
1116 // Constant values
1117
1118 // Instruction codes
1119 parameter IHALT = 4'h0;
    parameter INOP
1120
                      = 4'h1;
1121 parameter IRRMOVQ = 4'h2;
1122 parameter IIRMOVQ = 4'h3;
1123 parameter IRMMOVQ = 4'h4;
1124 parameter IMRMOVQ = 4'h5;
```

```
parameter IOPQ
                      = 4'h6;
1125
      parameter IJXX = 4'h7;
1126
      parameter ICALL = 4'h8;
1127
      parameter IRET = 4'h9;
1128
      parameter IPUSHQ = 4'hA;
1129
      parameter IPOPQ = 4'hB;
1130
1131
      parameter IIADDQ = 4'hC;
      parameter ILEAVE = 4'hD;
1132
1133
      parameter IPOP2
                       = 4' hE;
1134
1135
      // Function codes
1136
      parameter FNONE
1137
1138
      // Jump conditions
      parameter UNCOND = 4'h0;
1139
1140
      // Register IDs
1141
                      = 4' h4;
1142
      parameter RRSP
                      = 4'h5;
      parameter RRBP
1143
                        = 4' hF;
1144
      parameter RNONE
1145
1146
      // ALU operations
1147
      parameter ALUADD = 4'h0;
1148
     // Status conditions
1149
                     = 3'h0;
1150
    parameter SBUB
                       = 3'h1;
1151
      parameter SAOK
1152 parameter SHLT
                      = 3' h2;
1153 parameter SADR = 3'h3;
      parameter SINS
                      = 3'h4;
1154
1155
      parameter SPIP
                        = 3' h5;
1156
1157 // Fetch stage signals
1158
    wire [63:0] f_predPC, F_predPC, f_pc;
1159
      wire
                 f_ok;
1160 wire
                 imem_error;
1161 wire [ 2:0] f_stat;
1162
     wire [79:0] f_instr;
1163 wire [ 3:0] imem_icode;
1164 wire [ 3:0] imem_ifun;
      wire [ 3:0] f_icode;
1165
      wire [ 3:0] f_ifun;
1166
1167
     wire [ 3:0] f_rA;
1168 wire [ 3:0] f rB;
1169 wire [63:0] f_valC;
1170
     wire [63:0] f_valP;
1171
     wire
                need_regids;
     wire
                need valC;
1172
                 instr valid;
1173
      wire
                  F_stall, F_bubble;
1174
      wire
```

```
1175
1176 // Decode stage signals
      wire [ 2:0] D_stat;
1177
      wire [63:0] D_pc;
1178
1179
      wire [ 3:0] D_icode;
1180
      wire [ 3:0] D_ifun;
1181
      wire [ 3:0] D_rA;
      wire [ 3:0] D rB;
1182
1183
      wire [63:0] D_valC;
1184
      wire [63:0] D_valP;
1185
1186
      wire [63:0] d_valA;
1187
     wire [63:0] d_valB;
      wire [63:0] d rvalA;
1188
      wire [63:0] d_rvalB;
1189
      wire [ 3:0] d_dstE;
1190
1191
      wire [ 3:0] d_dstM;
1192
      wire [ 3:0] d_srcA;
      wire [ 3:0] d_srcB;
1193
1194
      wire
                   D_stall, D_bubble;
1195
1196 // Execute stage signals
1197
      wire [ 2:0] E_stat;
1198
      wire [63:0] E_pc;
1199
      wire [ 3:0] E icode;
1200
      wire [ 3:0] E_ifun;
      wire [63:0] E valC;
1201
1202
      wire [63:0] E_valA;
1203
    wire [63:0] E_valB;
      wire [ 3:0] E_dstE;
1204
1205
      wire [ 3:0] E dstM;
1206
      wire [ 3:0] E_srcA;
1207
      wire [ 3:0] E_srcB;
1208
      wire [63:0] aluA;
1209
      wire [63:0] aluB;
1210
                   set_cc;
1211
      wire
      wire [ 2:0] cc;
1212
1213
      wire [ 2:0] new_cc;
1214
      wire [ 3:0] alufun;
1215
      wire
                   e_Cnd;
      wire [63:0] e_valE;
1216
1217
      wire [63:0] e_valA;
1218
      wire [ 3:0] e dstE;
1219
                   E_stall, E_bubble;
      wire
1220
1221 // Memory stage
    wire [ 2:0] M stat;
1222
1223
      wire [63:0] M_pc;
      wire [ 3:0] M_icode;
1224
```

```
wire [ 3:0] M_ifun;
1225
1226
      wire
                   M_Cnd;
      wire [63:0] M_valE;
1227
      wire [63:0] M_valA;
1228
      wire [ 3:0] M_dstE;
1229
1230
      wire [ 3:0] M_dstM;
1231
      wire [ 2:0] m stat;
1232
      wire [63:0] mem_addr;
1233
1234
      wire [63:0] mem data;
1235
      wire
                   mem_read;
1236
      wire
                   mem_write;
      wire [63:0] m_valM;
1237
                  M stall, M bubble;
1238
      wire
1239
      wire
                   m ok;
1240
1241 // Write-back stage
1242
     wire [ 2:0] W_stat;
      wire [63:0] W_pc;
1243
      wire [ 3:0] W_icode;
1244
1245
     wire [63:0] W_valE;
1246
      wire [63:0] W_valM;
      wire [ 3:0] W_dstE;
1247
      wire [ 3:0] W_dstM;
1248
1249
      wire [63:0] w_valE;
      wire [63:0] w_valM;
1250
1251
      wire [ 3:0] w dstE;
1252
      wire [ 3:0] w_dstM;
      wire
                   W_stall, W_bubble;
1253
1254
      // Global status
1255
1256
      wire [ 2:0] Stat;
1257
1258 // Debugging logic
1259
      wire [63:0] rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi,
                   r8, r9, r10, r11, r12, r13, r14;
1260
1261
      wire zf = cc[2];
      wire sf = cc[1];
1262
1263
      wire of = cc[0];
1265 // Control signals
      wire resetting = (mode == RESET_MODE);
1266
      wire uploading = (mode == UPLOAD_MODE);
1267
1268
      wire downloading = (mode == DOWNLOAD MODE);
      wire running = (mode == RUN_MODE);
1269
      wire getting_info = (mode == STATUS_MODE);
1271 // Logic to control resetting of pipeline registers
     wire F reset = F bubble | resetting;
1272
1273
      wire D_reset = D_bubble | resetting;
      wire E_reset = E_bubble | resetting;
1274
```

```
1275
      wire M_reset = M_bubble | resetting;
      wire W_reset = W_bubble | resetting;
1276
1277
1278
      // Processor status
      assign stat = Stat;
1279
1280
      // Output data
      assign odata =
1281
1282
       // When getting status, get either register or special status value
1283
        getting_info ?
1284
         (udaddr ==
                     0 ? rax
          udaddr ==
                     8 ? rcx
1285
1286
          udaddr ==
                     16 ? rdx
          udaddr == 24 ? rbx
1287
          udaddr == 32 ? rsp
1288
          udaddr == 40 ? rbp
1289
1290
          udaddr == 48 ? rsi
          udaddr == 56 ? rdi
1291
1292
          udaddr == 64 ? r8
          udaddr == 72 ? r9
1293
          udaddr == 80 ? r10
1294
          udaddr == 88 ? r11
1295
1296
          udaddr == 96 ? r12
          udaddr == 104 ? r13
1297
          udaddr == 112 ? r14
1298
1299
          udaddr == 120 ? cc
          udaddr == 128 ? W pc : 0)
1300
1301
        : m valM;
1302
1303 // Pipeline registers
1304
1305 // All pipeline registers are implemented with module
1306 //
         preg(out, in, stall, bubble, bubbleval, clock)
1307 // F Register
      preg #(64) F_predPC_reg(F_predPC, f_predPC, F_stall, F_reset, 64'b0, clock);
1308
1309 // D Register
      preg #(3) D_stat_reg(D_stat, f_stat, D_stall, D_reset, SBUB, clock);
      preg #(64) D_pc_reg(D_pc, f_pc, D_stall, D_reset, 64'b0, clock);
1311
1312
      preq #(4) D_icode_reg(D_icode, f_icode, D_stall, D_reset, INOP, clock);
1313
      preg #(4) D_ifun_reg(D_ifun, f_ifun, D_stall, D_reset, FNONE, clock);
      preq #(4) D_rA_reg(D_rA, f_rA, D_stall, D_reset, RNONE, clock);
      preg #(4) D_rB_reg(D_rB, f_rB, D_stall, D_reset, RNONE, clock);
1315
      preg #(64) D_valC_reg(D_valC, f_valC, D_stall, D_reset, 64'b0, clock);
1316
      preg #(64) D_valP_reg(D_valP, f_valP, D_stall, D_reset, 64'b0, clock);
1318 // E Register
1319
      preg #(3) E_stat_reg(E_stat, D_stat, E_stall, E_reset, SBUB, clock);
      preg #(64) E_pc_reg(E_pc, D_pc, E_stall, E_reset, 64'b0, clock);
1320
      preg #(4) E_icode_reg(E_icode, D_icode, E_stall, E_reset, INOP, clock);
1321
      preq #(4) E ifun req(E ifun, D ifun, E stall, E reset, FNONE, clock);
1322
      preg #(64) E_valC_reg(E_valC, D_valC, E_stall, E_reset, 64'b0, clock);
1323
      preg #(64) E_valA_reg(E_valA, d_valA, E_stall, E_reset, 64'b0, clock);
1324
```

```
preg #(64) E_valB_reg(E_valB, d_valB, E_stall, E_reset, 64'b0, clock);
1325
      preq #(4) E_dstE_req(E_dstE, d_dstE, E_stall, E_reset, RNONE, clock);
1326
      preg #(4) E_dstM_reg(E_dstM, d_dstM, E_stall, E_reset, RNONE, clock);
1327
1328
      preg #(4) E_srcA_reg(E_srcA, d_srcA, E_stall, E_reset, RNONE, clock);
      preg #(4) E_srcB_reg(E_srcB, d_srcB, E_stall, E_reset, RNONE, clock);
1329
1330 // M Register
      preg #(3) M_stat_reg(M_stat, E_stat, M_stall, M_reset, SBUB, clock);
1331
      preg #(64) M_pc_reg(M_pc, E_pc, M_stall, M_reset, 64'b0, clock);
1332
      preg #(4) M_icode_reg(M_icode, E_icode, M_stall, M_reset, INOP, clock);
1333
1334
      preq #(4) M ifun req(M ifun, E ifun, M stall, M reset, FNONE, clock);
      preg #(1) M_Cnd_reg(M_Cnd, e_Cnd, M_stall, M_reset, 1'b0, clock);
1335
1336
      preg #(64) M_valE_reg(M_valE, e_valE, M_stall, M_reset, 64'b0, clock);
      preg #(64) M_valA_reg(M_valA, e_valA, M_stall, M_reset, 64'b0, clock);
1337
      preq #(4) M dstE req(M dstE, e dstE, M stall, M reset, RNONE, clock);
1338
      preg #(4) M_dstM_reg(M_dstM, E_dstM, M_stall, M_reset, RNONE, clock);
1339
1340 // W Register
1341
     preg #(3) W_stat_reg(W_stat, m_stat, W_stall, W_reset, SBUB, clock);
      preg #(64) W_pc_reg(W_pc, M_pc, W_stall, W_reset, 64'b0, clock);
1342
      preq #(4) W_icode_reg(W_icode, M_icode, W_stall, W_reset, INOP, clock);
1343
      preg #(64) W_valE_reg(W_valE, M_valE, W_stall, W_reset, 64'b0, clock);
1344
      preq #(64) W_valM_req(W_valM, m_valM, W_stall, W_reset, 64'b0, clock);
1346
      preg #(4) W_dstE_reg(W_dstE, M_dstE, W_stall, W_reset, RNONE, clock);
      preg #(4) W_dstM_reg(W_dstM, M_dstM, W_stall, W_reset, RNONE, clock);
1347
1348
1349 // Fetch stage logic
      split split(f_instr[7:0], imem_icode, imem_ifun);
1350
      align align(f_instr[79:8], need_regids, f_rA, f_rB, f_valC);
1352
      pc_increment pci(f_pc, need_regids, need_valC, f_valP);
1353
1354 // Decode stage
1355
      regfile regf(w_dstE, w_valE, w_dstM, w_valM,
1356
                   d_srcA, d_rvalA, d_srcB, d_rvalB, resetting, clock,
1357
                   rax, rcx, rdx, rbx, rsp, rbp, rsi, rdi,
                   r8, r9, r10, r11, r12, r13, r14);
1358
1359
1360
1361 // Execute stage
      alu alu(aluA, aluB, alufun, e_valE, new_cc);
1362
      cc ccreg(cc, new_cc,
1363
                // Only update CC when everything is running normally
1364
                running & set_cc,
1365
1366
                resetting, clock);
     cond cond_check(E_ifun, cc, e_Cnd);
1367
1368
1369 // Memory stage
1370
      bmemory m (
        // Only update memory when everything is running normally
1371
        // or when downloading
1372
        (downloading | uploading) ? udaddr : mem_addr, // Read/Write address
1373
        (running & mem_write) | downloading, // When to write to memory
1374
```

```
// Write data
1375
       downloading ? idata : M_valA,
                                          // When to read memory
1376
       (running & mem_read) | uploading,
                                           // Read data
       m_valM,
1377
1378
       m_ok,
                                           // Instruction memory access
      f_pc, f_instr, f_ok, clock);
1379
1380
     assign imem_error = ~f_ok;
1381
      assign dmem error = ~m ok;
1382
1383
1384 // Write-back stage logic
1385
1386 // Control logic
1387 // -----
1388 // The following code is generated from the HCL description of the
1389 // pipeline control using the hcl2v program
1390 // -----
1391 assign f_pc =
1392 (((M_icode == IJXX) & ~M_Cnd) ? M_valA : (W_icode == IRET) ? W_valM :
1393
        F_predPC);
1394
1395 assign f_icode =
1396
      (imem_error ? INOP : imem_icode);
1397
1398 assign f_ifun =
1399 (imem_error ? FNONE : imem_ifun);
1400
1401 assign instr valid =
        (f_icode == INOP | f_icode == IHALT | f_icode == IRRMOVQ | f_icode ==
1402
         IIRMOVQ | f icode == IRMMOVQ | f icode == IMPMOVQ | f icode == IOPQ
1403
          | f_icode == IJXX | f_icode == ICALL | f_icode == IRET | f_icode ==
1404
         IPUSHQ | f icode == IPOPQ);
1405
1406
1407 assign f_stat =
       (imem_error ? SADR : ~instr_valid ? SINS : (f_icode == IHALT) ? SHLT :
         SAOK);
1409
1410
1411 assign need_regids =
      (f_icode == IRRMOVQ | f_icode == IOPQ | f_icode == IPUSHQ | f_icode ==
         IPOPQ | f_icode == IIRMOVQ | f_icode == IRMMOVQ | f_icode == IMRMOVQ)
1413
1414
1415
1416 assign need_valC =
        (f_icode == IIRMOVQ | f_icode == IRMMOVQ | f_icode == IMRMOVQ | f_icode
1418
         == IJXX | f icode == ICALL);
1419
1420 assign f_predPC =
      ((f_icode == IJXX | f_icode == ICALL) ? f_valC : f_valP);
1421
1422
1423 assign d srcA =
1424 ((D_icode == IRRMOVQ | D_icode == IRMMOVQ | D_icode == IOPQ | D_icode
```

```
1425
                              == IPUSHQ) ? D_rA : (D_icode == IPOPQ | D_icode == IRET) ? RRSP :
1426
                       RNONE);
1427
1428 assign d_srcB =
                   ((D_icode == IOPQ | D_icode == IRMMOVQ | D_icode == IMRMOVQ) ? D_rB : (
1429
1430
                            D_icode == IPUSHQ | D_icode == IPOPQ | D_icode == ICALL | D_icode
                              == IRET) ? RRSP : RNONE);
1431
1432
1433 assign d_dstE =
1434
                   ((D icode == IRRMOVQ | D icode == IIRMOVQ | D icode == IOPQ) ? D rB : (
                            D_icode == IPUSHQ | D_icode == IPOPQ | D_icode == ICALL | D_icode
1435
1436
                              == IRET) ? RRSP : RNONE);
1437
1438 assign d dstM =
                   ((D_icode == IMRMOVQ | D_icode == IPOPQ) ? D_rA : RNONE);
1439
1440
1441 assign d_valA =
                   ((D_icode == ICALL | D_icode == IJXX) ? D_valP : (d_srcA == e_dstE) ?
1442
                       e_valE : (d_srcA == M_dstM) ? m_valM : (d_srcA == M_dstE) ? M_valE :
1443
                        (d_srcA == W_dstM) ? W_valM : (d_srcA == W_dstE) ? W_valE : d_rvalA);
1444
1445
1446 assign d_valB =
                   ((d_srcB == e_dstE) ? e_valE : (d_srcB == M_dstM) ? m_valM : (d_srcB
1447
                              == M_dstE) ? M_valE : (d_srcB == W_dstM) ? W_valM : (d_srcB ==
1448
                            W_dstE) ? W_valE : d_rvalB);
1449
1450
1451 assign aluA =
                   ((E_icode == IRRMOVQ | E_icode == IOPQ) ? E_valA : (E_icode == IIRMOVQ
1452
                              | E icode == IRMMOVQ | E icode == IMRMOVQ) ? E valC : (E icode ==
1453
                            ICALL | E_icode == IPUSHQ) ? -8 : (E_icode == IRET | E_icode == IPOPQ
1454
1455
                            ) ? 8 : 0);
1456
1457 assign aluB =
                   ((E_icode == IRMMOVQ | E_icode == IMRMOVQ | E_icode == IOPQ | E_icode
                              == ICALL | E_icode == IPUSHQ | E_icode == IRET | E_icode == IPOPQ)
1459
                          ? E_valB : (E_icode == IRRMOVQ | E_icode == IIRMOVQ) ? 0 : 0);
1460
1461
1462 assign alufun =
                   ((E_icode == IOPQ) ? E_ifun : ALUADD);
1463
1464
1465 assign set_cc =
                   (((E_icode == IOPQ) & (m_stat == SADR \mid m_stat == SINS 
1466
                                 SHLT)) & ~(W_stat == SADR | W_stat == SINS | W_stat == SHLT));
1467
1468
1469 assign e_valA =
1470
                 E valA;
1471
1472 assign e dstE =
                  (((E_icode == IRRMOVQ) & ~e_Cnd) ? RNONE : E_dstE);
1473
1474
```

```
1475 assign mem_addr =
        ((M_icode == IRMMOVQ | M_icode == IPUSHQ | M_icode == ICALL | M_icode
             == IMRMOVQ) ? M_valE : (M_icode == IPOPQ | M_icode == IRET) ?
1477
1478
          M_valA : 0);
1479
1480 assign mem_read =
        (M_icode == IMRMOVQ | M_icode == IPOPQ | M_icode == IRET);
1481
1482
1483 assign mem_write =
1484
       (M icode == IRMMOVQ | M icode == IPUSHQ | M icode == ICALL);
1485
1486 assign m_stat =
       (dmem_error ? SADR : M_stat);
1487
1488
1489 assign w_dstE =
1490
       W dstE;
1491
1492 assign w_valE =
1493
       W_valE;
1494
1495 assign w_dstM =
1496
       W_dstM;
1497
1498 assign w_valM =
1499 W valM;
1500
1501 assign Stat =
1502
       ((W_stat == SBUB) ? SAOK : W_stat);
1503
1504 assign F_bubble =
1505
       0;
1506
1507 assign F_stall =
        (((E_icode == IMRMOVQ | E_icode == IPOPQ) & (E_dstM == d_srcA | E_dstM
               == d_srcB)) | (IRET == D_icode | IRET == E_icode | IRET ==
1509
1510
            M_icode));
1511
1512 assign D_stall =
        ((E_icode == IMRMOVQ | E_icode == IPOPQ) & (E_dstM == d_srcA | E_dstM
1513
             == d_srcB));
1514
1515
1516 assign D_bubble =
         (((E_icode == IJXX) & ~e_Cnd) | (~((E_icode == IMRMOVQ | E_icode ==
1517
1518
                 IPOPQ) & (E dstM == d srcA | E dstM == d srcB)) & (IRET ==
              D_icode | IRET == E_icode | IRET == M_icode)));
1519
1520
1521 assign E_stall =
1522 0;
1523
1524 assign E_bubble =
```

```
(((E_icode == IJXX) & ~e_Cnd) | ((E_icode == IMRMOVQ | E_icode == IPOPQ
1525
           ) & (E_dstM == d_srcA | E_dstM == d_srcB)));
1526
1527
1528 assign M_stall =
1529 0;
1530
1531 assign M_bubble =
1532 ((m_stat == SADR | m_stat == SINS | m_stat == SHLT) | (W_stat == SADR
1533
          | W_stat == SINS | W_stat == SHLT));
1535 assign W_stall =
1536 (W_stat == SADR | W_stat == SINS | W_stat == SHLT);
1537
1538 assign W bubble =
1539 0;
1540
1541 // -----
1542 // End of code generated by hcl2v
1543 // -----
1544 endmodule
1545
```

## References

[1] D. Thomas and P. Moorby. The Verilog Hardware Description Language, Fifth Edition. Springer, 2008.

## Index

```
CS:APP3e , 1

conditional expression (Verilog), 5
continuous assignment (Verilog), 4

Design Compiler, 2

Goel, Prabhu, 1

memory bank, Y86-64 processor, 9
module, Verilog, 4

Moorby, Philip, 1
multiplexor, 5

non-blocking assignment, Verilog, 7

reg, Verilog state-holding signal, 7

Synopsys, Inc., 2
```

wire, Verilog combinational signal, 2, 7, 14