# Part 5 Programming and Architecture for Digital Signal Processor

- Real-time processing on a DSP processor
- DSP selection
- TMS320C55x programming
- TMS320C55x architecture

1

# Real-Time Processing on a DSP Processor

### **Sampling Frequency Consideration**



#### Example:

Fs = 8 kHz = 8,000 cycles per second

 $T = 1/8 \text{ kHz} = 125 \,\mu \text{ s}$  or 0.000125 seconds

Sampling Period (T) / Instruction Cycle Time = # of Instructions per Sample

 $125 \mu s / 10 ns = 12,500$  Instructions per Sample

 $125 \mu s$  / 5 ns = 25,000 Instructions per Sample

 $125 \,\mu\,s$  /  $3 \,ns$  = 41,600 Instructions per Sample

3

#### Sample-by-sample processing



Figure 3.16 Detailed interrupt timing at each sampling interval for an I/O operation

Here we show the detailed sampling interval for sample-bysample processing mode.

Real-Time processing refers to the digital processing of data within the sampling interval.

DSP must finish processing within 1 sample interval,  $T_{\rm S}$ 

Require 1 word FIFO, memory or register to hold incoming data

4

#### **Block processing**



Figure 3.17 Block processing of an input signal in a block of five samples

- Collect N samples at a time
- Processing must finish within N sample period, NT
- Normally used in FFT, Compression
- Requires double or triple buffering to perform acquisition and processing
- T<sub>p</sub> < N\*T<sub>s</sub>
- A maximum block delay of 2NT<sub>s</sub>

5

### **Double buffering**



# Advantage:

- Can process more data for some given T<sub>s</sub> due to the reduced setup time
- Or use a higher F<sub>s</sub> compared to the sampling approach

### • Disadvantage:

- More memory required
- More effort in programming
- Processing latency

6

# **DSP Performance Ratings**

DSP processors may be rated at:

- Low (instruction) levels
- Mid (algorithm kernel) levels
- High (DSP application) levels

7

#### **MIPS Rating**

- MIPS = number of million MAC (multiply-accumulate) instructions per second
- TMS320C55x example: 120 MHz clock, 1 cycle/MAC (when fully pipelined), 2 parallel multiply-accumulator = 240 MIPS
- Other alternatives:
   BIPS = billion instructions per second
   MOPS/BOPS = ... operations ...
   MFLOPS = ... floating point operations ...
- May not be suitable for signal processing algorithms where multiplication is not the limiting factor

### **Algorithm Kernels for Ratings**

- Performance of an algorithm kernel such as FIR filtering, IIR filtering, FFT, etc. is measured.
- Relatively simple to optimize.
- Good benchmark.

9

Library functions of individual DSP processors, handoptimized to run with the least CPU cycles, show the performance of the processor.

TMS320C55x example:

| Function              | Description                                              | Benchmarks                                                         |
|-----------------------|----------------------------------------------------------|--------------------------------------------------------------------|
| fir2                  | Finite Impulse Response Filter                           | Core: nx * (3+nh/2); Overhead: 25                                  |
| dlms                  | Adaptive Delayed LMS Filter                              | Core: nx * (7+2*(nh-1))<br>Overhead: 26                            |
| convol                | Convolution                                              | Core: nr * (1+nh)<br>Overhead: 44                                  |
| cfft                  | Complex FFT                                              | (FFT Size,Cycle) = (8,208)<br>(16,358) (512,11848)<br>(1024,25954) |
| rand16,<br>rand16init | Random Number Generation (16-bit) and Its Initialization | rand16: Core: 13 + nr*2,<br>Overhead:10; rand16init: 6             |

nx/nr = input length, nh = filter length

# **DSP Applications for Ratings**

- Performance of a complete DSP application, such as V.90 modem, mp3 decoder, etc. is measured.
- Complex and costly to implement and optimize.
- Even then, the performance may depend on the programmer's ability.

11

# **DSP Selection**

# **Hardware platforms**

- General purpose microprocessor (µP)
- General prupose DSPs
- Digital building blocks (DBB) such as multiplier, adder, program controller
- Field programmable gate array (FPGA) and application-specific integrated circuits (ASIC)

16

# **Hardware platforms**

| _                | μΡ           | DSP          | DBB         | ASIC |
|------------------|--------------|--------------|-------------|------|
| Chip count       | 1            | 1            | >1          | 1    |
| Flexibility      | Programmable | Programmable | Limited     | None |
| Design time      | Short        | Short        | Medium      | Long |
| Power            | Medium       | Low-medium   | Medium-high | Low  |
| consumption      |              |              |             |      |
| Processing speed | Low-medium   | Medium-high  | High        | High |
| Reliability      | High         | High         | Low-medium  | High |
| Development      | Low          | Low          | Medium      | High |
| cost             |              |              |             |      |
| Production cost  | Low-medium   | Low-medium   | High        | Low  |

# **Selection of DSP chips**

The objective is to select the device that

- meets the time
- is the most cost-effective

#### Factors to be considered are

- computational power, resolution
- cost
- I/O
- · development environment and tools

#### Selection is affected by the volume:

- High volume = cost
- Low volume = tradeoff between development time and cost

18

# Fixed point versus floating point

#### 16 bit fixed point processors

- Texas Instruments TMS320C1X, TMS320C2X
- Motorola 56000
- Analog Devices ADSP2100
- AT&T DSP16

#### 32 bit floating point processors

- Texas Instruments TMS320C3X, TMS320C4X
- Motorola 96000
- AT&T DSP32C

# Fixed point versus floating point



20

# **Fixed point versus floating point**

| Fixed point processors                                       | Floating point processors                            |
|--------------------------------------------------------------|------------------------------------------------------|
| 16 or 24 bit                                                 | 32 bit                                               |
| Limited dynamic range                                        | Large dynamic range                                  |
| Overflow and quantization errors must be resolved            | Easier to program since no scaling is required       |
| Poorer C compiler efficiency; usually programmed in assembly | Better C compiler efficiency; can be developed in C  |
| Long product development time                                | Quick time to market                                 |
| Faster clock rate                                            | Slower clock rate                                    |
| Less silicon area since functional units are simpler         | More silicon area since functional units are complex |
| Cheaper                                                      | More expensive                                       |
| Lower power consumption                                      | Higher power consumption                             |

# **Fixed point versus floating point: Applications**

| Fixed point processors                     | Floating point processors              |
|--------------------------------------------|----------------------------------------|
| Disk drive                                 | Image processing in radar,             |
| Motor control                              | sonar, and seismic                     |
| <ul> <li>Consumer audio</li> </ul>         | applications                           |
| applications such as MP3                   | High-end audio applications            |
| player                                     | such as ambient acoustics              |
| <ul> <li>Multimedia gaming</li> </ul>      | simulator, professional                |
| Digital camera                             | audio encoding/decoding,               |
| <ul> <li>Speech coding/decoding</li> </ul> | and audio mixing                       |
| Channel coding                             | <ul> <li>Sound synthesis in</li> </ul> |
| <ul> <li>Communication devices</li> </ul>  | professional audio                     |
| such as modem and cellular                 | Video coding/decoding                  |
| phone                                      | Prototyping                            |

22

# **TMS** family

- C1X, C2X: fixed point, 16 bit, used in toys, hard disk drives, modems, active car suspensions
- C3X: floating point, 32 bit, used in hi-fi systems, voice mail systems, 3D graphic processing
- C4X: floating point, 32 bit, designed for parallel processing, optimized on-chip communication channel enables several devices to be connected, used in virtual reality, recognition, parallel processing systems

### **TMS** family

- C5X: fixed point, low power (0.25mW/MIP), used in personal and portable electronics such as cell phones, digital music players, digital cameras
- C6X: both fixed and floating point, high performance DSP with speeds up to 1GHz, used in wired and wireless broadband networks, imaging applications, professional audio
- C8X: multimedia processor, multicore with parallel processing on a single chip, includes a controlling RISC processor, used in high performance telephony, 3D computer graphics, virtual reality

24

# **TMS** family



# **TMS320C55x Programming**

26

#### **TMS320C55x**

- 16-bit Fixed-Point Processor, Up to 120 MHz Clock
- Two Multipliers (up to 240M MAC operations)
- Two arithmetic logic units (ALU)
- Internal Data/Address Busses: 3 reads, 2 writes
- Separate Program Data/Address Bus
- 64KB Dual-Access RAM, 256KB Single-Access RAM
- Multiple Peripherals supports

# **C55x Unified Memory Map**

Program and data share the same memory



28

#### Internal (on-chip) and external memory:



# C55x Registers

- Memory mapped registers (MMR): 00\_0000h to 00\_005Fh
- Accumulators: AC0 to AC3
- Transition registers: for logical branching
- Temporary: T0 to T3

(Accumulator, auxiliary register, and temporary register will be described latter)

30

- Registers to address data memory and I/O space: normally 16 bit (address within page), with X (extended) 23 bit (includes page address)
  - Auxiliary: AR0 to AR7
  - Coefficient data pointer (CDP), XCDP, used to address coefficient memory
  - · Circular buffer registers
  - Data page (DP), XDP
  - Peripheral data
  - · Stack pointer registers

- Registers for program flow such as program counter, return address during subroutine call
- Interrupt registers
- Registers to control single-repeat/block-repeat loops
- Status registers, having control and flag bits such as overflow, carry, etc.

32

# **Assembly Instructions on C55x**

- To appreciate the processor architecture and how it achieves parallel operations, assembly instructions are helpful
- Mnemonic form (algebraic form is also possible)
- 2 example instructions: MOV, MAC (only some cases)
- MOV is used in any general purpose processor
- MAC is unique to DSP architecture

# MOV src, dst



34

# **Registers**

Accumulators: AC0 to AC3

Located in D unit, used for ALU/MAC/shifter output, each portion can be accessed individually or together

guard=bits 39-32 high = bits 31-16 low = bits 15-0

**Examples:** 

ACO 40 bits

HI(AC0) 16 bits (31-16) LO(AC0) 16 bits (15-0)

MOV AC0, AC1 move 40 bits from AC0 to AC1

Before After

AC0 01\_E590\_0030h AC0 01\_E590\_0030h AC1 00\_0000\_0000h AC1 01\_E590\_0030h

#### **Auxiliary registers**: AR0 to AR7

Located in A unit, used to address data memory, ARxH = 7-bit memory page, ARx = 16 lsb bits of address

ARxH = bits 22-16 ARx = bits 15-0

XARx = bits 22-0

**Examples:** 

AR0 16 bits (15-0)

XAR0 23 bits

MOV AR0, AR1 move 16 bits from AR0 to AR1 MOV XAR0, XAR1 move 23 bits from XAR0 to XAR1

MOV HI(AC0), AR0 move 16 high bits of AC0

Before After

AC0 01\_E590\_0030h AC0 01\_E590\_0030h XAR0 00\_FF24h XAR0 00\_E590h

36

MOV ARO, HI(ACO) move only to 16 high bits of ACO

Before After

AC0 01\_E590\_0030h AC0 01\_0024\_0030h XAR0 02\_0024h XAR0 02\_0024h

MOV can be x bits  $\rightarrow$  y bits, where

x = y

x > y move y lsb bits

MOV ACO, ARO move 16 low bits of ACO

Before After

AC0 01\_E590\_0030h AC0 01\_E590\_0030h XAR0 02\_FF24h XAR0 02\_0030h

MOV AC0, XAR0 move bits 22-0 of AC0

Before After

AC0 01\_E590\_0030h AC0 01\_E590\_0030h XAR0 02\_FF24h XAR0 10\_0030h

x bits sign extended to y bits, X < Vexcept when x = 23 bits, x bits zero filled to y bits

MOV ARO, ACO 16 bits of AR0 sign extended to 40 bits

Before After

AC0 AC<sub>0</sub> 00\_0000\_0024h 02\_E590\_0030h XAR0 01\_0024h XAR0 01\_0024h

23 bits of XAR0 zero filled to 40 bits MOV XAR0, AC0

Before After

AC0 00 0001 0024h AC0 02 E590 0030h XAR0 01\_0024h

XAR0 01\_0024h

38

**Temporary registers**: T0 to T3

Located in A unit, used for multiplicand, shift count, pointer value, transition matrix, etc.

Tx = bits 15-0

Example:

**T0** 16 bits

Tx works in the exact same way as ARx shown before

Pair of registers: AR0, AR2, AR4, AR6, T0, T2 Refers to 2 registers such as AR0 and AR1

Example:

Pair(AR0) 2 x 16 bits

#### **Value**

Denoted by "#"

Can be in decimal or hex (denoted by "h")

k4/-k4: 4-bit unsigned constant (with "-" if negative)

Example:

(k4) #11 [in mnemonic, 11 means  $(11)_{10}$ ]

(k4) #Bh = 11 [in mnemonic, Bh means  $(B)_{hex}$ ]

(-k4) #-11 = -11

MOV #Bh, ACO sign extended to 40 bits (even though

Bh =  $(1011)_2$ , since it is known to be

unsigned/positive, sign extended by 0's)

Before After

AC0 02\_E590\_0030h AC0 00\_0000\_000Bh

MOV #-1, AR0 sign extended (by 1's) to 16 bits

Before After

ARO 0024h ARO FFFFh

**K8**: 8-bit signed constant

Example:

#20

#14h = 20

K16: 16-bit signed constant

Example:

#248

#FC18h = -1000

MOV #248, AC0 sign extended to 40 bits

Before After

ACO 02 E590 0030h ACO 00 0000 00F8h

Value → register uses k4, -k4, K16

Value → memory uses K8, K16

40

# **Memory Addressing Modes in C55x**

- Absolute (constant) addressing
- Direct (offset) addressing
- Indirect (pointer) addressing

#### k23 absolute addressing:

Denoted by "\*"

\*(23-bit unsigned constant) = 16-bit data at this address

constant = bits 22-0

#### **Example:**

\*(#010501h) 16-bit data at 01\_0501

42

43

#### k16 absolute addressing:

Denoted by "\*"

\*abs16(16-bit unsigned constant) = use 7-bit DPH (high part of XDP) + 16-bit constant, to obtain a 23-bit address, then 16-bit data at this address

DPH = bits 22-16 constant = bits 15-0

#### Example:

\*abs16(#0501h) 16-bit data at (DPH) 0501

MOV #256, \*abs16(#0501h) move value 256 Before After DPH DPH 00h 00h FC00h 00 0501 0100h 00 0501

MOV AC0, \*abs16(#0E10h) move 16 bits

Before After

AC0 01\_4500\_0030h AC0 01\_4500\_0030h DPH DPH 00h 00h 00\_0E10 0000h 00\_0E10 0030h

#### **Direct addressing:**

Denoted by "@"

(assume compiler mode bit CPL=1 in status register)

@ Daddr = Use 7-bit DPH + 16-bit (DP + Doffset), then 16-bit data at this address. Doffset = 7 lsb bits of (Daddr - DP).



44

Example: (assume DPH = 03, DP = FFF0)

@65524 Doffset = 65524 - FFF0h = 4h

address = 03 FFF4, 16-bit data at this address

@FFF4h same as above

MOV @FFF4h, AR0 move data at 03\_FFF4 to AR0

Before After

 XDP
 03\_FFF0h
 XDP
 03\_FFF0h

 XAR0
 01\_0000h
 XAR0
 01\_3400h

 03\_FFF4
 3400h
 03\_FFF4
 3400h

If DP value is not known, use:

.dp x directive to provide compile-time base

address for assembler to calculate Doffset

MOV @(x+4), AR0

### Auxiliary register (AR) indirect addressing:

Denoted by "\*"

\*ARx = 16-bit data at XARx

| XARx = bits 22-0 |
|------------------|
|------------------|

#### Example:

\*ARO 16-bit data at XARO

low\_byte(\*AR0) 8-bit (bit 7-0) data at XAR0 high\_byte(\*AR0) 8-bit (bit 15-8) data at XAR0 \*AR0, \*AR1 2x16-bit data, bit 15-0 at XAR0,

bit 31-16 at XAR1

dbl(\*AR0) 32-bit data. If XAR0 = even, then bit

31-16 at XAR0 and bit 15-0 at XAR0+1. If XAR0 = odd, then bit 31-16 at XAR0

and bit 15-0 at XAR0-1.

46

# MOV \*AR0, \*AR1 move data at XAR0 to location

Before addressed by XAR1
After

XAR0 01\_0300h XAR0 01\_0300h 01\_0400h 01\_0400h XAR1 XAR1 3400h 01 0300 01\_0300 3400h 01\_0400 0000h 01\_0400 3400h

#### MOV \*AR0, AR1 move data at XAR0 to AR1

 Before
 After

 XAR0
 01\_0300h
 XAR0
 01\_0300h

 XAR1
 01\_0400h
 XAR1
 01\_3400h

 01\_0300
 3400h
 01\_0300
 3400h

# MOV \*AR0, AC0 move 16 bit data at XAR0, after sign extension to 40 bit, to AC0

Before After

XAR0 01\_0300h XAR0 01\_0300h AC0 01\_1111\_0000h AC0 00\_0000\_3400h

# MOV AR0, \*AR1 move 16 bits from AR0 to location addressed by XAR1

Before After

XAR0 01\_0300h XAR0 01\_0300h XAR1 01\_0400h XAR1 01\_0400h 01\_0400 3400h 01\_0400 0300h

48

# MOV AC0, high\_byte(\*AR0) move bits 7-0 of AC0 to bits 15-8 of location at XAR0

Before After

XAR0 01\_0200h XAR0 01\_0200h

AC0 20\_FC00\_6788h AC0 20\_FC00\_6788h

01 0200 6903h 01 0200 8803h

# MOV AR0, low\_byte(\*AR1) move bits 7-0 of AR0 to bits 7-0 of location at XAR1

Afore

Before After

XAR0 01\_6788h XAR0 01\_6788h XAR1 02\_0300h XAR1 02\_0300h 02\_0300 6903h 02\_0300 6988h

| $\Lambda \Lambda \cap \Lambda$ | / * A D ( | ), *AR1 | $\Lambda \cap \Lambda$ |
|--------------------------------|-----------|---------|------------------------|
|                                | / ARI     | J. AK   | I. ACU                 |

Move 16-bit data at XAR0 to bits 15-0 of AC0. Move 16-bit data at XAR1, sign extended to 24-bit, to bits 39-16 of AC0.

| Before | After |
|--------|-------|
|        |       |

|         |               | ,       |               |
|---------|---------------|---------|---------------|
| XAR0    | 01_0300h      | XAR0    | 01_0300h      |
| XAR1    | 01_0400h      | XAR1    | 01_0400h      |
| AC0     | 01_1111_0000h | AC0     | 00_0300_FF00h |
| 01_0300 | FF00h         | 01_0300 | FF00h         |
| 01_0400 | 0300h         | 01_0400 | 0300h         |

#### MOV ACO, \*ARO, \*AR1

Move bits 15-0 of AC0 to location at XAR0. Move bits 31-16 of AC0 to location at XAR1.

| Before  |               | After   |               |  |
|---------|---------------|---------|---------------|--|
| AC0     | 01_4500_0030h | AC0     | 01_4500_0030h |  |
| XAR0    | 00_0200h      | XAR0    | 00_0200h      |  |
| XAR1    | 00_0201h      | XAR1    | 00_0201h      |  |
| 00_0200 | 3400h         | 00_0200 | 0030h         |  |
| 00_0201 | 0FD3h         | 00_0201 | 4500h         |  |
|         |               |         | 50            |  |

# MOV dbl(\*AR0), dbl(\*AR1) move 2 consecutive data

| h |
|---|
| h |
|   |
|   |
|   |
|   |
|   |

#### MOV dbl(\*AR0), pair(T0) move bits 31-16 to T0 and bits 15-0 to T1

#### MOV dbl(\*AR0), AC0 move 32-bit data

| THE V GET | ( ) (( \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | IIIOTO OL DIC | aata          |
|-----------|------------------------------------------|---------------|---------------|
| Before    |                                          | After         |               |
| XAR0      | 01_0300h                                 | XAR0          | 01_0300h      |
| AC0       | 01_1111_0000h                            | AC0           | 00_3400_0FD3h |
| 01_0300   | 3400h                                    | 01_0300       | 3400h         |
| 01_0301   | 0FD3h                                    | 01_0301       | 0FD3h         |

| MOV dbl(*AR0), XAR1 move bits 2 | 2-U to XA | K1 |
|---------------------------------|-----------|----|
|---------------------------------|-----------|----|

Before After

XAR0 01\_0200h XAR0 01\_0200h XAR1 00 0000h XAR1 12 0FD3h 01\_0200 3492h 01\_0200 3492h 01\_0201 0FD3h 01\_0201 0FD3h

MOV AC0, dbl(\*AR0) move 32 bits of AC0

#### MOV XAR1, dbl(\*AR0) move 23 bits of XAR1 zero filled

to 32 bits

Before After

XAR0 01\_0200h XAR0 01\_0200h 7F\_3492h 7F\_3492h XAR1 XAR1 01 0200 3765h 01 0200 007Fh 01 0201 0FD3h 01 0201 3492h

MOV pair(T0), dbl(\*AR0) move T0 to location at XAR0

move T1 to location at XAR0+1

52

# **Operands**

Operands for AR indirect addressing:

\*ARx no modification

\*ARx± increase/decrease ARx after addressing

\*±ARx increase/decrease ARx before addressing

#### MOV \*AR0+, AR1 move data at XAR0 to AR1, AR0=AR0+1

Before After

XAR0 01\_0300h XAR0 01\_0301h XAR1 01\_0400h XAR1 01\_3400h 01\_0300 3400h 01\_0300 3400h

#### MOV \*+AR0, AR1 AR0=AR0+1, move data at XAR0 to AR1

Before After

XAR0 01\_0300h XAR0 01\_0301h XAR1 01\_0400h XAR1 01\_0701h 01\_0301 0701h 01\_0301 0701h

53

# \*(ARx±AR0) add/subtract AR0 to ARx after addressing \*(ARx±Ty) add/subtract Ty to ARx after addressing

# MOV \*(AR0+T0), AR1 move data at XAR0 to AR1, AR0=AR0+T0

|         |          | 7 11 10 7 11 10 1 10 |          |
|---------|----------|----------------------|----------|
| Before  |          | After                |          |
| XAR0    | 01_0308h | XAR0                 | 01_030Ch |
| XAR1    | 01_0400h | XAR1                 | 01_3228h |
| T0      | 0004h    | T0                   | 0004h    |
| 01_0308 | 3228h    | 01_0308              | 3228h    |

54

# \*ARx(offset) no modification to ARx, but offset is used while addressing. offset = AR0, Ty, #K16

| MOV *AR0(T0), AR1<br>Before |          | move data at XAR0+T0 to AR1 |          |  |
|-----------------------------|----------|-----------------------------|----------|--|
| XAR0                        | 01_0304h | XAR0                        | 01_0304h |  |
| XAR1                        | 01_0400h | XAR1                        | 01_3228h |  |
| T0                          | 0004h    | T0                          | 0004h    |  |
| 01 0308                     | 3228h    | 01 0308                     | 3228h    |  |

# \*+ARx(#K16) add #K16 to ARx before addressing

# MOV \*+AR0(#4), AR1 AR0=AR0+4, move data at XAR0 to AR1

| Before  |          | After   |          |  |  |
|---------|----------|---------|----------|--|--|
| XAR0    | 01_0304h | XAR0    | 01_0308h |  |  |
| XAR1    | 01_0400h | XAR1    | 01_3228h |  |  |
| 01 0308 | 3228h    | 01 0308 | 3228h    |  |  |

55

#### Example:

Given the "before" state

XDP 02-0106h T0 0002h 02\_0105 0021h AC0 00\_1111\_2222h T1 0000h 02\_0106 0030h XAR1 02\_0106h 02\_0206 0060h 02\_0107 0040h 02\_0108 0050h

find the state after the instruction(s).

MOV \*(#020106h), AC0 AC0 00\_0000\_0030h

.dp x

MOV @(x+1h), AC0 AC0 00\_0000\_0040h

.dp x

MOV #4, @(x+128) 02\_0106 0004h

56

MOV T0, \*AR1+ XAR1 02\_0107h 02\_0106 0002h

MOV \*(AR1+T0), T1 XAR1 02\_0108h T1 0030h

MOV \*AR1(T0), AC0 AC0 00\_0000\_0050h

MOV \*AR1(#0100h), T1 T1 0060h

MOV \*+AR1(#-1), AC0 XAR1 02\_0105h AC0 00\_0000\_0021h

# MAC m1, m2, sum

sum = sum + (m1 \* m2)

- sum = ACx
- m1, m2 of shorter length are sign extended to 17 bits
- 32-bit multiplication result is sign extended to 40 bits and added to ACx. If an overflow is detected, accumulator overflow status bit is set.
- Rounding and/or shifting may be performed if needed.

58

There are 4 types of MAC based on the choice of m1, m2

1) **MAC** with registers: m1 = ACx, m2 = Ty

ACx: only bits 32-16 are multiplied

Ty: sign extended to 17 bits

Example:

MAC AC0, T1, AC2  $AC2 = AC2 + (AC0_{32-16} * T1)$ 

2) **MACK** with value: m1 = Tx, m2 = K8/K16

K8/K16: 8/16-bit signed value, sign extended to 17 bits

Examples:

MACK T0, #FFh, AC0 AC0 = AC0 + (T0 \* FFh)MACK T0, #FFFFh, AC0 AC0 = AC0 + (T0 \* FFFFh) 3) **MACM** with memory: m1 = memory, m2 = ACx/Tx/memory memory: sign extended to 17 bits

#### **Examples:**

```
MACM *AR0, AC0, AC1
                            AC1 = AC1 + (data * AC0_{32-16})
MACM *AR0, *AR1, AC0
                            AC0 = AC0 + (data1 * data2)
Before
                                After
AC0
         00_2300_EC00h
                                AC0
                                         00_5A20_EC00h
                                         01 0302h
XAR0
         01 0302h
                                XAR0
         01 0202h
                                         01 0202h
XAR1
                                XAR1
01 0202
         7000h
                                01 0202
                                         7000h
01_0302
         7E00h
                                01_0302
                                         7E00h
             working:
             7Eh * 7h = 126 * 7 = 882 = 372h
             So 7E00h * 7000h = 3720_0000h
             2300_EC00h + 3720_0000h = 5A20_EC00h
```

60

memory can be on-chip coefficient memory, addressed by the coefficient data pointer CDP

```
AC0 = AC0 + (data * coeff)
MACM *ARO, *CDP, ACO
Before
                                After
AC0
         00 EC00 0000h
                                AC0
                                          00 EBFF 8000h
         02 0302h
                                          02 0302h
XAR0
                                XAR0
CDP
         01_0202h
                                CDP
                                          01_0202h
01_0202
         0040h
                                01_0202
                                          0040h
02 0302
         FE00h
                                02 0302
                                          FE00h
             working:
             FEh * 4h = -2 * 4 = -8 = F8h
             So FE00h * 0040h = FFFF 8000h
             EC00_{0000h} + FFFF_{8000h} = EBFF_{8000h}
```

4) **MACMK** with memory and value: m1 = memory, m2 = K8 Example:

```
MACMK *AR0, #FFh, AC0 AC0 = AC0 + (data * FFh)
```

#### **Parallel Instructions in C55x**

- Built-in parallelism two instructions are defined to operate parallely
- User-defined parallelism if certain constraints are satisfied, then the programmer/compiler may execute two instructions parallely

Built-in parallelism example: **MAC::MAC**MAC memory, coeff\_memory, accumulator :: MAC memory, coeff\_memory, accumulator

MAC \*AR0, \*CDP, AC0 :: MAC \*AR1, \*CDP, AC1 AC0 = AC0 + (data1 \* coeff) AC1 = AC1 + (data2 \* coeff)

62

User-defined parallelism example: MOV || MOV MOV register, register || MOV register, register

MOV AC0, AC1 | MOV AC2, AC3 AC1 = AC0, AC3 = AC2

The following operations may be executed parallely:

- Add/subtract, add/subtract
- Add/subtract, read/write data memory
- Multiply, multiply
- Multiply, read/write data memory
- MAC, MAC
- MAC, multiply
- MAC, read/write data memory

### Pipeline in C55x

#### **Fetch phases**

Instructions are fetched from memory in 4 phases:

- 1. Prefetch1 (program address presented to memory)
- 2. Prefetch2 (wait for memory to respond)
- 3. Fetch (fetch instruction bits from memory to instruction buffer queue)
- 4. Predecode (identify entry and exit phases, parallelism)

| Time       |            |       |           |
|------------|------------|-------|-----------|
| Prefetch 1 | Prefetch 2 | Fetch | Predecode |
| (PF1)      | (PF2)      | (F)   | (PD)      |

64

#### **Execution phases**

Instructions are executed in typically 7 phases:

- 1. Decode (decode instruction, dispatch to other units)
- 2. Address (read/modify with A-unit address ALU)
- 3. Access1 (place address on bus)
- 4. Access2 (read access done to the memory)
- 5. Read (read data delivered to bus)
- 6. Execute (perform modify/read registers)
- 7. Write (write data to memory)
- 8. Write+ (memory confirmation)



lote: Only for memory write operations.

To improve cycle utilization, different phases of different instructions can be simultaneously executed.

| D  | AD | AC1 | AC2 | R  | Χ  | W  | Cycle |
|----|----|-----|-----|----|----|----|-------|
| I1 |    |     |     |    |    |    | 1     |
| I2 | I1 |     |     |    |    |    | 2     |
| 13 | I2 | I1  |     |    |    |    | 3     |
| I4 | I3 | I2  | I1  |    |    |    | 4     |
| I5 | I4 | 13  | I2  | I1 |    |    | 5     |
| 16 | I5 | I4  | I3  | I2 | I1 |    | 6     |
| I7 | I6 | I5  | I4  | I3 | I2 | I1 | 7     |

Optimum, or fully interlocked, pipeline is achieved when 7 instructions **I1** to **I7** are simultaneously executed, such as in cycle 7

66

# FIR Filtering in C55x



Achieves 2 taps/cycle using two MACs in parallel



This is possible because of multiple buses in C55x (described later)

68

### Circular buffer addressing

C55x permits circular buffer for filtering

#### Linear buffer



Shift all past values

#### Circular buffer



Shift the pointer

Pointer is incremented modulo the buffer size

A linear/circular configuration bit in status register controls whether a pointer is linear or circular.

A circular buffer consists of:

- One buffer start address register
- One buffer size register
- Pointer offset stored in ARx or CDP

It is possible to have up to 3 simultaneous circular buffers of different sizes.

70

#### Example:

AR4 is used as the pointer to circular buffer **x** of size 5, with data as shown. Initial value of AC0=0 and AR4=0. Find the values of AC0 and AR4 after each step.



71



# **TMS320C55x Architecture**

#### TMS320C55x

- 16-bit Fixed-Point Processor, Up to 120 MHz Clock
- Two Multipliers (up to 240M MAC operations)
- Two arithmetic logic units (ALU)
- Internal Data/Address Busses: 3 reads, 2 writes
- Separate Program Data/Address Bus
- 64KB Dual-Access RAM, 256KB Single-Access RAM
- Multiple Peripherals supports

77

#### **CPU**

- Instruction buffer (I) unit
- Program flow (P) unit
- Address-data flow (A) unit
- Data computation (D) unit



- I (instruction buffer) unit
  - Instruction buffer queue allows block fetching of instructions
  - Instruction decoder supports multiple length instructions



79

- P (program flow) unit
  - o Program address generator and control logic
  - Registers: program flow registers, registers to control block repeat and single repeat, interrupt registers, status registers



80

- A (address-data flow) unit
  - Data address generator and A-unit arithmetic logic unit (ALU)
  - Registers: data page register (DP), auxiliary registers (AR), pointers such as coefficient data pointer (CDP), circular buffer registers, temporary registers (T)



81

- D (data computation) unit
  - Shifter (bit shift, rotate, round, truncate) and D-unit special bit manipulation (BIT)
  - D-unit ALU and two multiply-accumulators (MAC)
  - Registers: accumulators (AC), transition registers





Data address, data read, data write Program address, program read



84

# Single (16-bit) data / memory-mapped register / IO read



Example: MOV \*AR0, AR1 (to A unit)

85

## Single (16-bit) data / memory-mapped register / IO write



Example: MOV AR0, \*AR1 (from A unit)

Long (32-bit) data / memory-mapped register read (reads one 32-bit register or two adjacent 16-bit registers)



Example: MOV dbl(\*AR0), AC0 (to D unit)

87

Long (32-bit) data / memory-mapped register write (writes one 32-bit register or two adjacent 16-bit registers)



Example: MOV AC0, dbl(\*AR0) (from D unit)

Dual (two simultaneous 16-bit) data read (first operand uses DAB and DB, can be from MMR/IO) (second operand uses CAB and CB, must be data)



Example: MOV \*AR0, \*AR1, AC0 (to D unit)

89

### Dual write (first operand uses FAB and FB, must be data) (second operand uses EAB and EB, can be to MMR/IO)



Example: MOV AC0, \*AR0, \*AR1 (from D unit)

Single data read || single data write (read uses DAB and DB, parallelly write uses EAB and EB)



Example: user-defined parallel instructions

91

Long data read || long data write (read uses DAB, CB, DB, parallelly write uses EAB, EB, FB)



Example: user-defined parallel instructions

Single data read || single/dual coefficient data read (data read uses DAB,DB from data memory; one or two 16-bit coefficients are read using BAB,BB from internal memory)



Example: MACM \*AR0, \*CDP, AC0 uses BAB and BB bus to fetch the coefficient (to D unit)

Dual data read || single/dual coefficient data read (data read uses CAB,DAB,CB,DB from data memory; coefficient read uses BAB, BB from internal memory)



Example: MAC \*AR0, \*CDP, AC0 :: MAC \*AR1, \*CDP, AC1 (to D unit)

### Instruction (32-bit) fetch



95

# **Arithmetic Operations with Conditions**

#### **Operations**

- Upto 40 bit add/subtract in D unit ALU
- 16 bit add/subtract in A unit ALU
- 17-bit x 17-bit multipliers in D unit MACs

#### **Overflow**

- In D unit ALU/MAC, overflow is detected typically at bit 31
- Accumulator overflow status bit (ACOVx) is set to 1

### Example:

Find if there is overflow in 16-bit addition of the following numbers (decimal values for Q0.15 format).

$$4000h + 3000h = 0.5 + 0.375 = 7000h = 0.875$$
, no overflow  
 $5000h + 3000h = 0.625 + 0.375 = 8000h = -1$ , overflow  

$$\begin{array}{r} 00101\ 0000\ 0000\ 0000 \\ \hline 0\ 1000\ 0000\ 0000\ 0000 \end{array}$$

C000h + 7000h = 
$$-0.5+0.875 = 3000h = 0.375$$
, no overflow  
C000h + B000h =  $-0.5-0.625 = 7000h = 0.875$ , overflow

97

#### **Saturation**

During overflow, the result may be saturated.

- If saturation mode bit for D unit (SATD) is 1, then positive result is typically saturated to 00\_7FFF\_FFFh and negative result is saturated to FF\_8000\_000h
- If saturation mode bit for A unit (SATA) is 1, then positive saturated to 7FFFh and negative to 8000h
- If saturation on multiplication bit (SMUL) is 1, then same as SATD for multiplication result

```
In the previous example, with saturation, 5000h + 3000h = 7FFFh = 0.99997

C000h + B000h = 8000h = -1
```

- Overflow gives wrap around effect for 2's complement numbers
- Saturation clips the result, introducing less error



99

#### Fractional mode multiplication

In signal processing, typically fractional numbers are multiplied.

- Let 16-bit Q0.15 inputs be
   0.100 0000 0000 0000 = 0.5 and
   0.010 0000 0000 0000 = 0.25
- Sign extend to 17-bit Q1.15 format:
   0 0.100 0000 0000 0000
   0 0.010 0000 0000 0000
- Need to shift left by 1 bit to obtain 32-bit Q0.31 fraction:
   0.001 0000 0000 0000 0000 0000 0000

If fractional mode status bit (FRCT) is 1, products are automatically shifted left by 1 bit.



10.

### Example:

Find the product of 7000h and 6000h without the fractional mode (decimal values for Q15.0 format) and with the fractional mode (decimal values for Q0.15 format).

Without the fractional mode,

7000h becomes 0 0111 0000 0000 0000 = 28672

6000h becomes 0 0110 0000 0000 0000 = 24576

**= 2A00\_0000h** = 704643072

With the fractional mode,

7000h is same as above = 0.875

6000h is same as above = 0.75

= 5400 0000h = 0.65625