# Design of a 32 Bit Processor

### **Verilog Assignment**



Group 14
Gummadi Vikhyath - 21CS10028
Pasupulety Chethan Krishna Venkat – 21CS30036

### 1. Instruction format and Encoding

### i. R-type instructions:

| Opcode | Source<br>Register 1<br>(Rs) | Source<br>Register 2<br>(Rt) | Destination<br>Register<br>(Rd) | Shift<br>Amount<br>(shamt) | Function<br>(funct) |
|--------|------------------------------|------------------------------|---------------------------------|----------------------------|---------------------|
| 6 bits | 5 bits                       | 5 bits                       | 5 bits                          | 5 bits                     | 6 bits              |

| R - Instruction | Usage        | Opcode | Funct code |
|-----------------|--------------|--------|------------|
| ADD             | ADD Rd,Rs,Rt | 000000 | 000001     |
| SUB             | SUB Rd,Rs,Rt | 000000 | 000010     |
| AND             | AND Rd,Rs,Rt | 000000 | 000011     |
| OR              | OR Rd,Rs,Rt  | 000000 | 000100     |
| XOR             | XOR Rd,Rs,Rt | 000000 | 000101     |
| NOT             | NOT Rd,Rs,Rt | 000000 | 000110     |
| SLA             | SLA Rd,Rs    | 000000 | 000111     |
| SRA             | SRA Rd,Rs    | 000000 | 001001     |
| SRL             | SRL Rd,Rs    | 000000 | 001010     |

### ii. I-type instructions:

| Opcode | Source Register 1<br>(Rs) | Destination<br>Register (Rt) | Immediate Value |
|--------|---------------------------|------------------------------|-----------------|
| 6 bits | 5 bits                    | 5 bits                       | 16 bits         |

| I- Instruction | Usage            | Opcode  | Funct code |
|----------------|------------------|---------|------------|
| ADDI           | ADDI Rs, Rt, Imm | 01 0000 | Х          |
| SUBI           | SUBI Rs, Rt, Imm | 01 0001 | Х          |
| ANDI           | ANDI Rs, Rt, Imm | 01 0010 | Х          |
| ORI            | ORI Rs, Rt, Imm  | 01 0011 | Х          |
| XORI           | XORI Rs, Rt, Imm | 01 0100 | Х          |
| NOTI           | NOTI Rs, Rt. Imm | 01 0101 | Х          |
| SLAI           | SLAI Rs, Imm     | 01 0110 | Х          |
| SRAI           | SRLI Rs, Imm     | 01 1000 | Х          |
| SRLI           | SRAI Rs, Imm     | 01 1001 | Х          |
| MOVE           | MOVE Rs,Rt       | 01 1010 | Х          |

#### iii. Unconditional J-type Instructions:

| Opcode | Immediate value |
|--------|-----------------|
| 6 bits | 26 bits         |

| J type | Usage  | Opcode  | Funct code |
|--------|--------|---------|------------|
| BR     | BR Imm | 11 0000 | X          |

#### iv. Conditional j – type Instructions

| Opcode | Source Register 1<br>(Rs) | Immediate Value |
|--------|---------------------------|-----------------|
| 6 bits | 5 bits                    | 21 bits         |

| J type | Usage       | Opcode  | Funct code |
|--------|-------------|---------|------------|
| ВМІ    | BMI Rs, Imm | 11 0001 | X          |
| BPL    | BPL Rs, Imm | 11 0010 | X          |
| BZ     | BZ Rs, Imm  | 11 0011 | X          |

#### v. Memory Instructions: encoding similar to I type:

| Opcode | Source Register 1<br>(Rs) | Destination<br>Register (Rt) | Immediate Value |
|--------|---------------------------|------------------------------|-----------------|
| 6 bits | 5 bits                    | 5 bits                       | 16 bits         |

| Memory instruction | Usage            | Opcode  | Funct code |
|--------------------|------------------|---------|------------|
| LD                 | LD Rt, Rs, Imm   | 10 0001 | X          |
| ST                 | ST Rt, Rs, Imm   | 10 0010 | X          |
| LDSP               | LDSP SP, Rs, Imm | 10 0011 | X          |
| STSP               | STSP SP, Rs, Imm | 10 0100 | X          |

#### vi. Stack Instructions:

| Opcode | Source Register 1<br>(Rs) | Destination<br>Register (Rt) | Immediate Value |
|--------|---------------------------|------------------------------|-----------------|
| 6 bits | 5 bits                    | 5 bits                       | X               |

| Stack<br>Instructions | Usage    | Opcode | Funct code |
|-----------------------|----------|--------|------------|
| PUSH                  | PUSH Rs  | 010011 | Х          |
| POP                   | POP Rt   | 010100 | Х          |
| CALL                  | CALL Imm | 010101 | Х          |

### vii. Program Control Instructions:

| Opcode | -       |
|--------|---------|
| 6 bits | 26 bits |

| Instruction | Usage | Total Instruction                       |
|-------------|-------|-----------------------------------------|
| HALT        | HALT  | 111111111111111111111111111111111111111 |
| NOP         | NOP   | 111111111111111111111111111111111111111 |
| RET         | RET   | 111111111111111111111111111111111111111 |

## 2. Register Usage Convention

| Register   | Function            | Register Number |
|------------|---------------------|-----------------|
| \$R0       | Hardwired to 0      | 0               |
| \$R1-\$R15 | Temporary registers | 1-15            |
| \$SP       | Stack Pointer       | 16              |
| \$PC       | Programme counter   | 17              |

### 3. Datapath



### 4. Control Signals

#### i. R Type Instructions:

| Instr | ALUsel1 | ALUsel2 | ALUfun<br>c | Cond | WriteReg | MuxDest | WriteDM | MuxWB | MuxBr |
|-------|---------|---------|-------------|------|----------|---------|---------|-------|-------|
| ADD   | 1       | 0       | 0000        | 11   | 1        | 0       | 0       | 1     | 0     |
| SUB   | 1       | 0       | 0001        | 11   | 1        | 0       | 0       | 1     | 0     |
| AND   | 1       | 0       | 0010        | 11   | 1        | 0       | 0       | 1     | 0     |
| OR    | 1       | 0       | 0011        | 11   | 1        | 0       | 0       | 1     | 0     |
| XOR   | 1       | 0       | 0100        | 11   | 1        | 0       | 0       | 1     | Oi    |
| NOT   | 1       | 0       | 0101        | 11   | 1        | 0       | 0       | 1     | 0     |
| SLA   | 1       | 0       | 0110        | 11   | 1        | 0       | 0       | 1     | 0     |
| SLL   | 1       | 0       | 0111        | 11   | 1        | 0       | 0       | 1     | 0     |
| SRA   | 1       | 0       | 1000        | 11   | 1        | 0       | 0       | 1     | 0     |
| SRL   | 1       | 0       | 1001        | 11   | 1        | 0       | 0       | 1     | 0     |

#### ii. I Type Instructions:

| Instr | ALUsel1 | ALUsel2 | ALUfun<br>c | Cond | WriteReg | MuxDest | WriteDM | MuxWB | MuxBr |
|-------|---------|---------|-------------|------|----------|---------|---------|-------|-------|
| ADDI  | 1       | 1       | 0000        | 11   | 1        | 1       | 0       | 1     | 0     |
| SUBI  | 1       | 1       | 0001        | 11   | 1        | 1       | 0       | 1     | 0     |
| ANDI  | 1       | 1       | 0010        | 11   | 1        | 1       | 0       | 1     | 0     |
| ORI   | 1       | 1       | 0011        | 11   | 1        | 1       | 0       | 1     | 0     |
| XOIR  | 1       | 1       | 0100        | 11   | 1        | 1       | 0       | 1     | 0     |
| NOIT  | 1       | 1       | 0101        | 11   | 1        | 1       | 0       | 1     | 0     |
| SLAI  | 1       | 1       | 0110        | 11   | 1        | 1       | 0       | 1     | 0     |

| SLLI     | 1 | 1 | 0111 | 11 | 1 | 1 | 0 | 1 | 0 |
|----------|---|---|------|----|---|---|---|---|---|
| SRAI     | 1 | 1 | 1000 | 11 | 1 | 1 | 0 | 1 | 0 |
| SRLI     | 1 | 1 | 1001 | 11 | 1 | 1 | 0 | 1 | 0 |
| MOV<br>E | 1 | 1 | 0000 | 11 | 1 | 1 | 0 | 1 | 0 |

| Instr | ALUsel1 | ALUsel2 | ALUfunc | Cond | WriteReg | MuxDest | WriteDM | MuxWB | MuxBr |
|-------|---------|---------|---------|------|----------|---------|---------|-------|-------|
| LD    | 1       | 1       | 0000    | 11   | 1        | 1       | 0       | 0     | 0     |
| ST    | 1       | 1       | 0000    | 11   | 0        | 0       | 1       | 1     | 0     |

| Instr | Stacksel | Stackwrite | ALUfun<br>c | Cond | WriteReg | MuxDest | WriteDM | MuxWB | MuxBr |
|-------|----------|------------|-------------|------|----------|---------|---------|-------|-------|
| LDsp  | 1        | 0          | 0000        | 11   | 1        | 1       | 0       | 0     | 0     |
| STsp  | 1        | 1          | 0000        | 11   | 0        | 0       | 1       | 1     | 0     |

### iii. J Type Instructions:

| Instr | ALUsel<br>1 | ALUsel2 | ALUfunc | Cond | WriteReg | MuxDest | WriteDM | MuxWB | MuxBr |
|-------|-------------|---------|---------|------|----------|---------|---------|-------|-------|
| BR    | 0           | 0       | 0000    | 00   | 0        | 0       | 0       | 0     | 1     |
| MRI   | 0           | 1       | 1010    | 01   | 0        | 0       | 0       | 0     | 0     |
| BPL   | 0           | 1       | 1010    | 00   | 0        | 0       | 0       | 0     | 0     |
| BZ    | 0           | 1       | 1010    | 10   | 0        | 0       | 0       | 0     | 0     |

### 5. Control Signals Description

| Control Signal | Description                                                                                                                                                                  |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| alusel1        | It is used to differentiate between the Immediate instructions and the non immediate ones. Ex: ADD and ADDI                                                                  |
| alusel2        | Performs functions similar to alusel 1, 2 control lines are needed as there are also branch and load/store instructions present.                                             |
| alufunc        | Determines which ALU operation should take place. This is important as all the ALU operations have the same op code, They are differentiated by this particular control line |
| cond           | Determines the true/false of a conditional statement present in a instruction                                                                                                |
| regwrite       | Determines whether for the particular instruction is there a write operation to register which is required                                                                   |
| muxdest        | It is the control signal for the MUX which determines the destination of the register in the registar bank                                                                   |
| memwrite       | Determines whether any value should be written in the data memory which is a collection of registers                                                                         |
| muxwb          | It is the control signal which selects LMDout or ALUout, which of these 2 is to be written in the register bank.                                                             |
| muxbr          | Determines whether for the particular instruction we have to branch or not                                                                                                   |
| Stacksel       | Determines whether the stack pointer should be selected or not from the register bank                                                                                        |
| Stackwrite     | Select line to increase/decrease the value of the stack pointer during the push/pop operations                                                                               |