## 2020 Digital IC Design Homework 3: Approximate Average

| 2020 .                                                                                                                              | Dıgıtal          | IC Design I                            | Home   | work 3: Ap    | pproxir         | nate Average         |  |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------|--------|---------------|-----------------|----------------------|--|
| NAME                                                                                                                                | 李哲緯              |                                        |        |               |                 |                      |  |
| Student ID                                                                                                                          | ent ID P76081297 |                                        |        |               |                 |                      |  |
| Simulation Result                                                                                                                   |                  |                                        |        |               |                 |                      |  |
| Functional simulation                                                                                                               | Pass             | Gate-level simulation                  | Pass   |               | evel<br>on time | 164410 (ns)          |  |
| All data have been generated successfully! PASS  ** Note: \$finish : C:/modeltech64_10.1c     Time: 164410 ns Iteration: 2 Instance |                  |                                        |        |               |                 |                      |  |
| Synthesis Result                                                                                                                    |                  |                                        |        |               |                 |                      |  |
| Total logic elements                                                                                                                |                  |                                        | 486    | 486           |                 |                      |  |
| Total memory bit                                                                                                                    |                  |                                        | 0      | 0             |                 |                      |  |
| Embedded multiplier 9-bit element                                                                                                   |                  |                                        |        | 0             |                 |                      |  |
| Flow Status                                                                                                                         |                  |                                        |        |               |                 |                      |  |
|                                                                                                                                     |                  | Docario                                | tion ( | of your docid |                 |                      |  |
| Description of your design 用 72bit reg XS 存 9 個 8-bit number,clock 來時,取後 8 個數字及 input,計                                             |                  |                                        |        |               |                 |                      |  |
| 算 Xavg,接著根據公式找出 Xapproximate,後面將 Xapproximate * 9 改成                                                                                |                  |                                        |        |               |                 |                      |  |
| _                                                                                                                                   | >> 3)+ >         | $\zeta_{ m approximate)}$ , $\digamma$ |        |               |                 | shift right 3 bits 代 |  |

Scoring = (Total logic elements + total memory bit + 9\*embedded multiplier 9-bit element) × (gate-level simulation time in  $\underline{ns}$ )