### 1 MODEL

Orders/Relations in model

- ⊴ is the old ≤ (without coherence stuff from F4 and P5B). This provides the NO-TAR axiom.
- ≤ is a the *happens-before* suborder, which only includes rf when they are morally strong. This serves as a cross-location transitive kernel for the per-location order.
- is a per-location order that relates morally strong and poloc accesses.

  This includes ≤ for morally strong accesses.

This provides the SC-PER-LOC axiom.

Write  $d \triangle e$  if they conflict (ie, read/write or write/write, same location).

Write  $d \triangleq e$  if they conflict and are morally strong

*Definition 1.1.* A *pomset with preconditions* is a tuple  $(E, \lambda, \leq, \leq, \sqsubseteq)$  where

- (M1) E is a set of events
- (M2)  $\lambda: E \to (\Phi \times \mathcal{A})$  is a *labeling* from which we derive functions
  - $\Phi: E \to \Phi$  (formulae)
  - $\mathcal{A}: E \to \mathcal{A} \ (actions)$
- (M3)  $\leq \subseteq (E \times E)$ ,  $\leq \subseteq (E \times E)$ , and  $\subseteq \subseteq (E \times E)$  are partial orders
- (M4)  $\bigwedge_e \Phi(e)$  is satisfiable (consistency)
- (M5) if  $d \le e$  then  $\Phi(e)$  implies  $\Phi(d)$  (causal strengthening)
- (M6) if  $d \le e$  then  $d \le e$
- (M7) if  $d \le e$  and d conflicts with e then  $d \sqsubseteq e$

We say d < e when  $d \le e$  and  $d \ne e$ , and similarly for  $\triangleleft$  and  $\square$ .

Definition 1.2 (Strong fulfillment). We say  $\mathcal{A}(d) = (Wxv)$  fulfills  $\mathcal{A}(e) = (Rxv)$  if

- (F3A) *d* ⊲ *e*
- (F3B) d < e if d is morally strong with e
- (F3c)  $d \sqsubseteq e$  (if d is not morally strong with e)
- (F4)  $\forall \mathcal{A}(c) = (\mathbf{W}x..)$  either  $c \sqsubseteq d$  or  $e \sqsubseteq c$ ,

Definition 1.3 (Weak fulfillment). We say  $\mathcal{A}(d) = (\mathsf{W}xv)$  fulfills  $\mathcal{A}(e) = (\mathsf{R}xv)$  if

- (F3A) *d* ⊲ *e*
- (F3B) d < e if d is morally strong with e
- (F3C)  $e \not\sqsubseteq d$  (if d is not morally strong with e)
- (F4)  $\forall \mathcal{A}(c) = (\mathsf{W}x..)$  either  $c \sqsubseteq d$  or  $e \sqsubseteq c$ , where

$$d \sqsubseteq e$$
 when  $\begin{cases} d \sqsubseteq e & \text{if } d \text{ is morally strong with } e \\ e \not\sqsubseteq d & \text{otherwise} \end{cases}$ 

If all accesses are morally strong with each other, weak fulfillment degenerates to

- (F3) d < e
- (F4)  $\forall \mathcal{A}(c) = (\mathsf{W}x..)$  either  $c \sqsubseteq d$  or  $e \sqsubseteq c$

If no accesses are morally strong with each other, weak fulfillment degenerates to

- (F3) *e* ⊈ *d*
- (F4)  $\not\exists \mathcal{A}(c) = (\mathsf{W}x..)$  both  $d \sqsubseteq c$  and  $c \sqsubseteq e$

Note that the difference between strong and weak fulfillment is limited to  $\sqsubseteq$ . We sometimes write  $\sqsubseteq$  for strong fulfillment and  $\sqsubseteq$  for weak fulfillment.

Prefixing is as in OOPSLA, using ≤ for order everywhere except P5B, which has ⊑.

*Definition 1.4.* Let  $P' \in (\phi \mid a) \Rightarrow \mathcal{P}$  when  $(\exists P \in \mathcal{P}) \ (\forall e \in E)$ 

- (P1)  $E' = E \cup \{d\}$
- $(P2) \leq' \supseteq \leq, \leq' \supseteq \leq,$ and  $\sqsubseteq' \supseteq \sqsubseteq$
- (P3A)  $\mathcal{A}'(e) = \mathcal{A}(e)$
- (P3B)  $\mathcal{A}'(d) = a$
- (P4A)  $\Phi'(d)$  implies  $\phi \wedge (d \notin E \vee \Phi(d))$
- (P4B) if  $d \neq (R...)$  then e = d or  $\Phi'(e)$  implies  $\Phi(e)$
- (P4C) if d = (Rvx) then e = d or  $\Phi'(e)$  implies  $\Phi(e)[v/x]$
- (P5A) if d = (R...), e = (W...) then e = d or  $\Phi'(e)$  implies  $\Phi(e)$  or  $d \leq e$
- (P5B) if d conflicts with e then  $d \sqsubseteq' e$
- (P5c) if *d* is an acquire or *e* is a release then  $d \leq' e$
- (P5D) if *d* is an SC write and *e* is an SC read then  $d \leq' e$
- (P5E) if d reads, and e is an acquiring fence, then  $d \leq' e$
- (P5F) if *d* is a releasing fence, and *e* writes, then  $d \le' e$

## 2 THIN AIR

Need  $\leq$  to prevent thin air on rlx:

$$y := x \parallel x := y$$

$$Rx1 \longrightarrow Wy1 \longrightarrow Ry1 \longrightarrow Wx1$$

## 3 IMM EXAMPLES

Interpreting this definition for the IMM:

- No wk, default is rlx
- All threads in same cta (only one scope)
- Actions are morally strong when both are ra/sc, mimicking happens-before
- Strong fulfillment may do the right thing

Disallowed by IMM:

$$x := 2; y^{ra} := 1 \parallel r := y^{ra}; x := 1$$
 (PUB-REL-ACQ-COE)

 $wx2 \xrightarrow{bob} w^{ra} y1 \xrightarrow{rfe} R^{ra} y1 \xrightarrow{bob} wx1$  (XIMM)

 $wx2 \xrightarrow{wra} y1 \xrightarrow{R^{ra} y1} wx1$  ( $wx2 \xrightarrow{wra} y1 \xrightarrow{wra} R^{ra} y1 \xrightarrow{wra} wx1$ 

Allowed by IMM, but not by Power/ARMv7/ARMv8/TSO:

$$x := 2; y^{ra} := 1 \parallel r := y; x := 1$$

$$(PUB-REL-RLX-COE)$$

$$(Wx2) \xrightarrow{bob} (W^{ra}y1) \xrightarrow{rfe} (Ry1) \xrightarrow{data} (Wx1)$$

$$(Wx2) \xrightarrow{wra} y1 \xrightarrow{Ry1} (Wx1)$$

$$(S)$$

$$(Wx2) \xrightarrow{wra} y1 \xrightarrow{Ry1} (Wx1)$$

$$(S)$$

$$(Wx2) \xrightarrow{wra} y1 \xrightarrow{Ry1} (Wx1)$$

$$(S)$$

Example from talk:

## 4 TWO ORDER IDEA

The two order idea from OOPSLA talk is:

• Require:  $d \sqsubseteq e$  when  $d \le e$  and they conflict

This does not work for the IMM or ARMv7, but it may work for Power, TSO, ARMv8. That would be nice. Let's write  $\sqsubseteq$  for this notion, with strong fulfillment.

With this there is a cycle in ARM7-WEAK (weak/strong fulfillment not relevant here):

Anton says: ARM7-WEAK is forbidden by Power, TSO, ARMv8, but allowed by ARMv7. Maybe it isn't that important to support it anymore.

There is also a cycle in PUB-REL-RLX-COE. Anton says: I checked Power/ARMv7 models in this regard. They disallow the behavior (as well as ARMv8 and TSO), so we can in principle strengthen IMM to forbid it as well. For that, we may add axiom to IMM forbidding cycles in  $co \cup ([W]; rfe^?; ([R^{acq}] \cup po; [FW^{rel}]); ar^*; [W])$ . This works if we have acquire/release accesses on the path since they are compiled with fences to Power.

#### 5 PTX EXAMPLES

Based on [Lustig et al. 2019; NVIDIA 2020].

PTX requires weak fulfillment.

Default scope is cta. In examples, all threads in different ctas.

Default mode is wk.

(Rx0) must be forbidden. Before fulfilling the read:

$$x := 0; x := 1; y_{svs}^{ra} := 1 \parallel r := y_{svs}^{ra}; s := x$$
 (PUB1<sub>SYS</sub>)

 $(\mathsf{W} x 1) \sqsubseteq (\mathsf{R} x)$  is required by M7, enforcing publication.

(Rx0) must be allowed:

$$x := 0; x := 1; y^{ra} := 1 \parallel r := y^{ra}; s := x$$
 (PUB1<sub>CTA</sub>)

$$( Wx0) \qquad (Wx1) \qquad (R^{ra}y1) \qquad (Q)$$

We do not have  $(W^{ra}y1) \le (R^{ra}y1)$  since F3 only requires order for things that are morally strong. Another example that may be of interest (nothing morally strong). Can this (Rx0)?

$$x := 0; x := 1 \parallel y := x \parallel \text{if}(y)\{r := x\}$$

PTX allows TC16 for events that are not mutually strong (TC16<sub>WK</sub>), but disallows it when events are mutually strong (TC16<sub>SYS</sub>). Note that  $\leq$  imposes no requirements here. Fulfillment imposes no order. This example shows that F3C cannot be strengthened to require that  $d \subseteq e$ .

$$r := x; x := 1 \parallel s := x; x := 2$$
 (TC16<sub>wk</sub>)

$$Rx2$$
  $Wx1$   $Rx1$   $Wx2$ 

$$(Rx2)$$
  $(Wx1)$   $(Rx1)$   $(Wx2)$ 

$$(Rx2)$$
-  $\rightarrow (Wx1)$   $(Rx1)$ -  $\rightarrow (Wx2)$   $(\sqsubseteq)$ 

$$r := x_{\text{sys}}^{\text{rlx}}; \ x_{\text{sys}}^{\text{rlx}} := 1 \ \| \ s := x_{\text{sys}}^{\text{rlx}}; \ x_{\text{sys}}^{\text{rlx}} := 2$$
 (Tc16<sub>sys</sub>)

$$\begin{pmatrix}
\mathsf{R}_{\mathsf{sys}}^{\mathsf{rlx}} x 2
\end{pmatrix} \qquad \qquad \left(\mathsf{R}_{\mathsf{sys}}^{\mathsf{rlx}} x 1\right) \qquad \qquad \left(\mathsf{Q} = \leq\right)$$

$$\begin{array}{c|c} \hline (R_{\mathsf{sys}}^{\mathsf{rlx}} x2) & \rightarrow & W_{\mathsf{sys}}^{\mathsf{rlx}} x1 \\ \hline \end{array} \longrightarrow \begin{array}{c|c} \hline (R_{\mathsf{sys}}^{\mathsf{rlx}} x1) & \rightarrow & W_{\mathsf{sys}}^{\mathsf{rlx}} x2 \\ \hline \end{array}$$

About Release-Acquire semantics. Anton confirms that the following example is allowed in C11, but disallowed in the IMM. It is apparently allowed in C11 with the intention to allow releasing writes to be downgraded to relaxed in the case that only fulfill relaxed reads.

$$r := x_{\text{sys}}^{\text{rlx}}; \ y_{\text{sys}}^{\text{ra}} := 1 \quad \| \quad s := y_{\text{sys}}^{\text{rlx}}; \ x_{\text{sys}}^{\text{ra}} := 1$$
 (LB-REL)

### 6 RFI EXAMPLES

Anton example 1 (Allowed by ARM) [rfi-coe-coe]

$$x := 2; r := x^{ra}; y := 1 \parallel y := 2; x^{ra} := 1$$
 (RFI-COE-COE)

$$(\sqrt{ARM8})$$

Internal reads survive acquires [rfi-acq-coe-coe] (where SC read = LDAR)

$$x := 2$$
;  $s := z^{sc}$ ;  $r := x^{sc}$ ;  $y := 1 \parallel y := 2$ ;  $x^{ra} := 1$  (RFI-ACQ-COE-COE)

$$\begin{array}{c} \text{W} x2 \\ \text{W} x2 \\ \text{Coe} \end{array} \begin{array}{c} \text{Rsc} x2 \\ \text{Dob} \\ \text{Rsc} x2 \\ \text{Dob} \\ \text{W} y1 \\ \text{Coe} \\ \text{W} y2 \\ \text{Dob} \\ \text{W} \text{Fa} x1 \\ \text{W} \end{array}$$

And release-acquire pairs [rfi-ra-coe-coe] (where acquiring read = LDAPR)

$$x := 2; w^{ra} := 1; s := z^{ra}; r := x^{ra}; y := 1$$
 (RFI-RA-COE-COE2)  
 $\| y := 2; x^{ra} := 1 \| w := r; r := 1;$ 

But not if either acquire is strengthened to SC (where SC read = LDAR). The execution is also disallowed if an external thread places order between the ra accesses:

$$x := 2; w^{ra} := 1; s := z^{ra}; r := x^{ra}; y := 1$$
 (RFI-RA-DATA-COE-COE)  
 $\| y := 2; x^{ra} := 1 \| w := r; r := z;$ 

To allow this, weaken ra to rlx when read fulfilled by relaxed write of same thread (don't need to allow this when the write is part of an RMW).

$$x := 2; r := x^{ra}; y := 1 \parallel y := 2; x^{ra} := 1$$

$$(Wx2) \leftarrow (Rx2) \qquad (Wy1) - - (Wy2) \leftarrow (W^{ra}x1)$$

RF variant [rfi-rfe-coe]:

$$x := 2; r := x^{ra}; y := 1 \parallel s := y; x^{ra} := 1$$
 (RFI-RFE-COE)

$$\begin{array}{c} \text{Wx2} \xrightarrow{\text{rfi}} & \text{R}^{\text{ra}}x2 \xrightarrow{\text{bob}} & \text{Wy1} \xrightarrow{\text{rfe}} & \text{R}y1 \xrightarrow{\text{bob}} & \text{W}^{\text{ra}}x1 \end{array}$$

Tso variant [rfi-fre-coe]:

$$x := 2; r := x^{ra}; s := y \parallel y := 2; x^{ra} := 1$$

$$(RFI-COE-COE)$$

$$(Wx2) \xrightarrow{\text{rfi}} (R^{ra}x2) \xrightarrow{\text{bob}} (Ry0) \xrightarrow{\text{fre}} (Wy2) \xrightarrow{\text{bob}} (W^{ra}x1)$$

$$(\checkmark ARM8)$$

$$(\checkmark TSO)$$

Note that TSO does not order W to R in local order, even in poloc. Nonetheless, TSO disallows the following because of local visibility in first thread.

$$x := 2; r := x \parallel x := 1; s := x$$

$$\begin{array}{c}
\text{W} x 2 & \text{rfe} \\
\text{W} x 1 & \text{rfe} \\
\text{COSE}
\end{array}$$

(XTSO)

[Higham and Kawash 2000] describe TsO as a linearization of partial order including:

- poloc
- lws = po; [W]
- $d \stackrel{\text{po}}{\longrightarrow} e$  when  $c \stackrel{\text{rfe}}{\longrightarrow} d \stackrel{\text{po}}{\longrightarrow} e$

[Alglave et al. 2020] describe  $\tau$ so as linearization of partial order satisfying internal visibility and including

- [W]; po; [W]
- $d \stackrel{\text{po}}{\longrightarrow} e$  when  $c \stackrel{\text{rfe}}{\longrightarrow} d \stackrel{\text{po}}{\longrightarrow} e$ , from (range(rfe) \* \_)
- [R]; po; [W], from (rfi^-1; lob)

Ignoring fences and RMWs:

Double FRE variant [rfi-fre-fre]:

$$x := 2; r := x^{ra}; s := y \parallel y := 2; F; r := x$$
 (RFI-FRE-FRE)

$$\begin{array}{c} Wx2 \xrightarrow{\text{rfi}} (R^{ra}x2) \xrightarrow{\text{bob}} (Ry0) \xrightarrow{\text{fre}} (Wy2) \xrightarrow{\text{bob}} (Rx0) \end{array}$$
(VARM8)

It does not seem possible to do this only with rfe. ARM disallows this [data-rfi-rfe-rfe]:

$$x := z; r := x^{ra}; y := 1 \parallel z := y$$

$$(DATA-RFI-RFE-RFE)$$

$$(XARM8)$$

It also disallows [ctrl-rfi-rfe-rfe]:

$$if(z)\{\}; x:=1; r:=x^{ra}; y:=1 \parallel z:=y$$

$$(CTRL-RFI-RFE-RFE)$$

$$(Wx1)^{rfg} (Wx1)^{rfg} (W$$

$$\begin{array}{c|c} \hline (Rz1) & \hline (Wx1) & \hline (R^{ra}x1) & \hline (Wy1) & \hline (Wy1) & \hline (Wy1) & \hline (XARM8) & \hline (YARM8) & \hline (Y$$

ARM allows some counterintuitive results for SC access [ctrl-rfi-fre-rfe]:

if(x){}; x:=2; 
$$r:=x^{sc}$$
;  $s:=y^{sc} \parallel y^{sc}:=2$ ;  $x^{sc}:=1$  (CTRL-RFI-FRE-RFE)

Not possible with coe [ctrl-rfi-coe-rfe]:

if(x){}; 
$$x := 2$$
;  $r := x^{sc}$ ;  $y^{sc} := 1 \parallel y^{sc} := 2$ ;  $x^{sc} := 1$  (CTRL-RFI-COE-RFE)

This is not allowed with a data dependency instead of a control dependency [data-rfi-fre-rfe]:

$$x := x+1; r := x^{sc}; s := y^{sc} \parallel y^{sc} := 1; x^{sc} := 1$$
 (DATA-RFI-FRE-RFE)

$$\begin{array}{c|c} \hline (\mathbf{R}x1) & \overset{\mathsf{data}}{\longrightarrow} & (\mathbf{W}x2) & \overset{\mathsf{ffi}}{\longrightarrow} & (\mathbf{R}^{\mathsf{sc}}x2) & \overset{\mathsf{bob}}{\longrightarrow} & (\mathbf{X}^{\mathsf{sc}}x1) & \overset{\mathsf{ffe}}{\longrightarrow} & (\mathbf{X}^{\mathsf{s$$

# 7 SC EXAMPLES

IRIW-AQC-SC is allowed by trailing-sync compilation to power [Lahav et al. 2017, §1].

$$x^{\text{sc}} := 1 \parallel y^{\text{sc}} := 1 \parallel r := x^{\text{ra}}; s := y^{\text{sc}} \parallel r := y^{\text{ra}}; s := x^{\text{sc}}$$
 (IRIW-AQC-SC)

$$(\text{VPOWER,RC11})$$

$$(\text{POWER,RC11})$$

Leading sync is also unsound in c11 with RMW [Lahav et al. 2017, §2.1].

$$x^{\text{sc}} := 1; y^{\text{ra}} := 1 \parallel \text{FADD}^{\text{sc},\text{sc}}(y,1); s := y \parallel y^{\text{sc}} := 3; s := x^{\text{sc}}$$

$$x1 \longrightarrow \mathbb{R}^{\text{sc}}y1 \longrightarrow \mathbb{R}^{\text{sc}}y1$$

Leading sync is also unsound in c11 with SC fences [Lahav et al. 2017, §A.1].

$$x := 2; \mathsf{F^{sc}}; r := y \parallel y^{\mathsf{sc}} := 1 \parallel r := y^{\mathsf{ra}}; x^{\mathsf{ra}} := 1; s := x \parallel r := x^{\mathsf{sc}}$$

$$(\mathsf{RSYNC} + \mathsf{RSC})$$

$$(\mathsf{W}x2) \leftarrow (\mathsf{F^{sc}}) \leftarrow (\mathsf{R}y0) \leftarrow (\mathsf{W^{sc}}y1) \leftarrow (\mathsf{R}x2) \leftarrow (\mathsf{R}x2)$$

$$(\mathsf{R}x2) \leftarrow (\mathsf{R}x2) \leftarrow (\mathsf{R}x2)$$

Fulfillment of (Rx2) requires that either  $(W^{ra}x1) \rightarrow (Wx2)$  or  $(Rx2) \rightarrow (W^{ra}x1)$ . It's interesting that in the pomset,  $(R^{sc}x1)$  is not needed to get a cycle.

There is a long discussion of this in [Bender and Palsberg 2019, §5.2, Fig. 17], where they also discuss this example:

$$x^{\text{sc}} := 1; \ x := 2 \quad \| \quad y^{\text{sc}} := 1; \ y := 2 \quad \| \quad r := x^{\text{ra}}; \ s := y^{\text{sc}} \quad \| \quad r := y^{\text{ra}}; \ s := x^{\text{ra}}; \ s := y^{\text{ra}}; \$$

[Lahav et al. 2017, §A.2] claims that ARM8 allows this [RWC+acq+sc], but herd7 rejects it. Reason: they are citing the flowing/pop model [Flur et al. 2016] rather than [Pulte et al. 2018].

$$x^{\text{sc}} := 1 \parallel r := x; \text{ } \text{F}^{\text{acq}}; \text{ } s := y^{\text{sc}} \parallel y^{\text{sc}} := 1; \text{ } r := x^{\text{sc}}$$

$$(\text{RWC} + \text{ACQ} + \text{SC})$$

$$(\text{W}^{\text{sc}} x 1) \xrightarrow{\text{rfe}} (\text{R} x 1) \xrightarrow{\text{fre}} (\text{R} x 1) \xrightarrow{\text{fre}} (\text{R}^{\text{sc}} y 0) \xrightarrow{\text{fre}} (\text{R}^{\text{sc}} x 0)$$

$$(\text{XARM8})$$

### 8 RMWS

From [Bender and Palsberg 2019, §3.3]. With partial coherence/weak fulfillment you need to be careful that RMWs are totally ordered (if that's a property you want). May not come for free.

## 9 EXAMPLE FROM JAM PAPER

From [Bender and Palsberg 2019, §B]: "Here we demonstrate that it is possible to construct a program that is only forbidden due to the total coherence order"

$$r:=x; x:=1 \parallel r:=x^{ra}; x:=1 \parallel r:=y^{ra}; x:=2$$

$$(TOTAL-CO)$$

$$Rx2 \longrightarrow Wx1 \longrightarrow R^{acq}x1 \longrightarrow Wy1 \longrightarrow R^{acq}y1 \longrightarrow Wx2$$

$$(XARM8)$$

$$Rx2 \longrightarrow Wx1 \longrightarrow R^{acq}x1 \longrightarrow Wy1 \longrightarrow R^{acq}y1 \longrightarrow Wx2$$

$$(XARM8)$$

$$Rx2 \longrightarrow Wx1 \longrightarrow R^{acq}x1 \longrightarrow Wy1 \longrightarrow R^{acq}y1 \longrightarrow Wx2$$

$$(XARM8)$$

### 10 MORE MODEL

These definitions need to be updated to include the additional orders.

Definition 10.1. A pomset is x-closed if

- every  $\mathcal{A}(e) = (Rx..)$  is fulfilled
- every  $\Phi(e)$  is independent of x:  $(\forall v. \Phi(e) \models \Phi(e)[v/x] \models \Phi(e))$

*Definition 10.2.* Let  $P \in (vx.P)$  when  $P \in P$  and P is x-closed

*Definition 10.3.* Let  $P \in (\phi \triangleright \mathcal{P})$  when  $P \in \mathcal{P}$  and  $(\forall e \in E) \Phi(e)$  implies  $\phi$ 

Definition 10.4. Let 
$$P' \in (\mathcal{P}[M/x])$$
 when  $(\exists P \in \mathcal{P})$   $E' = E, \leq' = \leq, \mathcal{A}' = \mathcal{A}$ , and  $(\forall e \in E') \Phi'(e) = \Phi(e)[M/x]$ 

Proc. ACM Program. Lang., Vol. 1, No. 1, Article . Publication date: December 2020.

$$\begin{aligned} & \textit{Definition 10.5. Let } P' \in (\mathcal{P}^1 \parallel \mathcal{P}^2) \text{ when } (\exists P^1 \in \mathcal{P}^1) \ (\exists P^2 \in \mathcal{P}^2) \\ E' &= E^1 \cup E^2, \leq' \supseteq \leq^1 \cup \leq^2, \text{ and } (\forall e \in E') \text{ either} \\ & e \notin E^2, \ \mathcal{A}'(e) = \mathcal{A}^1(e) \text{ and } \Phi'(e) \text{ implies } \Phi^1(e), \\ & e \notin E^1, \ \mathcal{A}'(e) = \mathcal{A}^2(e) \text{ and } \Phi'(e) \text{ implies } \Phi^2(e), \text{ or } \\ & \mathcal{A}'(e) = \mathcal{A}^1(e) = \mathcal{A}^2(e) \text{ and } \Phi'(e) \text{ implies } \Phi^1(e) \vee \Phi^2(e) \end{aligned}$$
 Language 
$$\begin{aligned} & [\![ \text{skip} ]\!] \triangleq \{ \checkmark \} \end{aligned}$$
 
$$[\![ r := M : C ]\!] \triangleq [\![ C ]\![ M/r ] \end{aligned}$$

v ::= rel (Release) | acq (Acquire) | sc (SC)

A citation: [Jagadeesan et al. 2020]

### REFERENCES

- Jade Alglave, Will Deacon, Richard Grisenthwaite, Antoine Hacquard, and Luc Maranget. 2020. Armed cats: Formal Concurrency Modelling at Arm. Draft., 49 pages.
- John Bender and Jens Palsberg. 2019. A formalization of Java's concurrent access modes. *Proc. ACM Program. Lang.* 3, OOPSLA (2019), 142:1–142:28. https://doi.org/10.1145/3360568
- Shaked Flur, Kathryn E. Gray, Christopher Pulte, Susmit Sarkar, Ali Sezgin, Luc Maranget, Will Deacon, and Peter Sewell. 2016. Modelling the ARMv8 architecture, operationally: concurrency and ISA. In *Proceedings of the 43rd Annual ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages, POPL 2016, St. Petersburg, FL, USA, January 20-22, 2016*, Rastislav Bodík and Rupak Majumdar (Eds.). ACM, 608–621. https://doi.org/10.1145/2837614.2837615
- Lisa Higham and Jalal Kawash. 2000. Memory Consistency and Process Coordination for SPARC Multiprocessors. In High Performance Computing HiPC 2000, 7th International Conference, Bangalore, India, December 17-20, 2000, Proceedings (Lecture Notes in Computer Science, Vol. 1970), Mateo Valero, Viktor K. Prasanna, and Sriram Vajapeyam (Eds.). Springer, 355–366. https://doi.org/10.1007/3-540-44467-X\_32
- Radha Jagadeesan, Alan Jeffrey, and James Riely. 2020. Pomsets with Preconditions: A Simple Model of Relaxed Memory. Proc. ACM Program. Lang. 4, OOPSLA, Article 194 (Nov. 2020), 30 pages. https://doi.org/10.1145/3428262
- Ori Lahav, Viktor Vafeiadis, Jeehoon Kang, Chung-Kil Hur, and Derek Dreyer. 2017. Repairing sequential consistency in C/C++11. In *Proceedings of the 38th ACM SIGPLAN Conference on Programming Language Design and Implementation, PLDI 2017, Barcelona, Spain, June 18-23, 2017*, Albert Cohen and Martin T. Vechev (Eds.). ACM, 618–632. https://doi.org/10.1145/3062341.3062352
- Daniel Lustig, Sameer Sahasrabuddhe, and Olivier Giroux. 2019. A Formal Analysis of the NVIDIA PTX Memory Consistency Model. In *Proceedings of the Twenty-Fourth International Conference on Architectural Support for Programming Languages and Operating Systems, ASPLOS 2019, Providence, RI, USA, April 13-17, 2019*, Iris Bahar, Maurice Herlihy, Emmett Witchel, and Alvin R. Lebeck (Eds.). ACM, 257–270. https://doi.org/10.1145/3297858.3304043
- NVIDIA. 2020. Parallel Thread Execution ISA Version 7.1. https://docs.nvidia.com/cuda/parallel-thread-execution/index. html#memory-consistency-model.
- Christopher Pulte, Shaked Flur, Will Deacon, Jon French, Susmit Sarkar, and Peter Sewell. 2018. Simplifying ARM concurrency: multicopy-atomic axiomatic and operational models for ARMv8. *PACMPL* 2, POPL (2018), 19:1–19:29. https://doi.org/10. 1145/3158107