1 2

 Compositional Semantic Dependencies for Relaxed-Memory Concurrency

# ANONYMOUS AUTHOR(S)

Program logics and semantics tell us that when executing  $(S_1; S_2)$  starting in state  $s_0$ , we execute  $S_1$  in  $s_0$  to arrive at  $s_1$ , then execute  $S_2$  in  $s_1$  to arrive at the final state  $s_2$ . This is, of course, an abstraction. Processors execute instructions out of order, due to pipelines and caches, and compilers reorder programs even more dramatically. All of this reordering is meant to be unobservable in single-threaded code, but is observable in multi-threaded code. A formal attempt to understand the resulting mess is known as a "relaxed memory model." The relaxed memory models that have been proposed to date either fail to address sequential composition directly, or overly restrict processors and compilers.

To support sequential composition while targeting modern hardware, we propose using preconditions and families of predicate transformers. When composing  $(S_1; S_2)$ , the predicate transformers used to validate the preconditions of events in  $S_2$  are chosen based on the semantic dependencies from events in  $S_1$  to events in  $S_2$ . We apply this approach to two existing memory models: "Modular Relaxed Dependencies" for C11 and "Pomsets with Preconditions."

CCS Concepts: • Theory of computation → Parallel computing models; *Preconditions*.

Additional Key Words and Phrases: Concurrency, Relaxed Memory Models, Multi-Copy Atomicity, ARMv8, Pomsets, Preconditions, Temporal Safety Properties, Thin-Air Reads, Compiler Optimizations

#### **ACM Reference Format:**

Anonymous Author(s). 2021. The Leaky Semicolon: Compositional Semantic Dependencies for Relaxed-Memory Concurrency. *Proc. ACM Program. Lang.* 0, OOPSLA, Article 0 (October 2021), 44 pages.

## 1 INTRODUCTION

Sequentiality is a leaky abstraction [Spolsky 2002]. For example, sequentiality tells us that when executing  $(r_1 := x; y := r_2)$ , the assignment  $r_1 := x$  is executed before  $y := r_2$ . Thus, one might reasonably expect that the final value of  $r_1$  is independent of the initial value of  $r_2$ . In most modern languages, however, this fails to hold when the program is run concurrently with (s := y; x := s), which copies y to x.

In certain cases it is possible to ban concurrent access using separation [O'Hearn 2007], or to accept inefficient implementation in order to obtain sequential consistency [Marino et al. 2015]. When these approaches are not available, however, we are left with an enormous gap in our understanding of one of the most basic elements of computing: the humble semicolon. Until recently, existing approaches either

- didn't bother tracking dependencies, allowing "thin air" executions [Batty et al. 2011],
- tracked dependencies conservatively, using syntax, requiring inefficient implementation of relaxed access [Boehm and Demsky 2014; Kavanagh and Brookes 2018; Lahav et al. 2017; Vafeiadis and Narayan 2013]—while this may be fine for C, it's a non-started for safe languages like Java, which lack C's "plain" access,

Permission to make digital or hard copies of part or all of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for third-party components of this work must be honored. For all other uses, contact the owner/author(s).

© 2021 Copyright held by the owner/author(s).

2475-1421/2021/10-ART0

https://doi.org/

 • computed dependencies using non-compositional operational models over alternate worlds [Chakraborty and Vafeiadis 2019a; Cho et al. 2021; Jagadeesan et al. 2010; Kang et al. 2017; Lee et al. 2020; Manson et al. 2005]—these models validate many compiler optimizations, but also fail to validate temporal safety properties (see §A.7).

Anon.

Recently, two denotational models have been proposed that compute sequential dependencies semantically. Paviotti et al. [2020] defined Modular Relaxed Dependencies (MRD-C11), which use event structures to calculate dependencies for c11. Jagadeesan et al. [2020] defined Pomsets with Preconditions (PwP), which use preconditions and logic to calculate dependencies for a Java-like language on MCA hardware, such as Arm8 [Pulte et al. 2018]. However, neither paper treated sequential composition as a first-class citizen. MRD-C11 encoded sequential composition using continuation-passing, and PwP used prefixing, adding one event at a time on the left. In both cases, the approaches require perfect knowledge of the future.

In this paper, we show that PwP can be extended with families of predicate transformers (PwT) to calculate sequential dependencies in a way that is compositional and direct: compositional in that the denotation of  $(S_1; S_2)$  can be computed from the denotation of  $S_1$  and the denotation of  $S_2$ , and direct in that these can be calculated independently. The definition is associative: the denotation of  $((S_1; S_2); S_3)$  is the same as the denotation of  $(S_1; (S_2; S_3))$ . It also validates expected laws concerning the interaction of sequencing and conditional execution.

To manage complexity, we have layered the definitions. After an overview, we define sequential dependencies in §3. The next two sections add concurrency. In §4, we define PwT-MCA, which models Java for MCA hardware, similar to that of Jagadeesan et al. [2020]. In §5, we define PwT-C11, which models c11, adapting the approach of Paviotti et al. [2020]. In §6, we extend the semantics to include additional features, such as address calculation. In §sec:results, we summarize the results.

## [Todo: flesh this out]

- We provide a tool to execute litmus tests for both models.
- §?? We prove DRF-sc for PwT-MCA; MRD-c11 inherits the result from Rc11.
- §B We prove a lowering result for PwT-MCA.
- §6 We extend the model to include many features.
- §3 presents the basic model, which satisfies many desiderata, but not all.
- §B shows two approaches for efficient implementation on Arm. The first uses a suboptimal lowering for acquiring reads. The second uses an optimal lowering, but requires a nontrivial change to the definition of sequential composition.
- §6 generalizes the basic semantics of read and write to validate compiler optimizations.

Because it is closely related, we expect that the memory-model results of [Jagadeesan et al. 2020] apply to our model, including compositional reasoning for temporal safety properties and local DRF-sc as in [Cho et al. 2021; Dolan et al. 2018; Dongol et al. 2019].

# 2 OVERVIEW

This paper is about the interaction of two of the fundamental building blocks of computing: sequential composition and mutable state. One would like to think that these are well-worn topics, where every issue has been settled, but this is not the case.

# 2.1 Sequential Composition

Introductory programmers are taught *sequential abstraction*: that the program  $S_1$ ;  $S_2$  executes  $S_1$  before  $S_2$ . Since the late 1960s, we've been able to explain this using logic [Hoare 1969]. In Dijkstra's [1975] formulation, we think of programs as *predicate transformers*, where predicates describe the

state of memory in the system. In the calculus of weakest preconditions, programs map postconditions to preconditions. We recall the definition of  $wp_s(\psi)$  for loop-free code below (where r-srange over thread-local registers and M-N range over side-effect-free expressions).

(D1)  $wp_{skin}(\psi) = \psi$ 

99

100

101 102

104

105 106

107

108

109

110 111

112

113

114

115

116

117

118

119 120

121

122

123

124 125

126

127

128

129 130

131

132 133 134

135

136

137 138

139

140 141

142

143

144

145

146 147

- (D2)  $wp_{r=M}(\psi) = \psi[M/r]$
- (D3)  $wp_{S_1;S_2}(\psi) = wp_{S_1}(wp_{S_2}(\psi))$ (D4)  $wp_{\text{if}(M)\{S_1\} \text{else}\{S_2\}}(\psi) = ((M \neq 0) \Rightarrow wp_{S_1}(\psi)) \land ((M=0) \Rightarrow wp_{S_2}(\psi))$

For this language, the Hoare triple  $\{\phi\}$   $S\{\psi\}$  holds exactly when  $\phi \Rightarrow wp_S(\psi)$ . This is an elegant explanation of sequential computation in a sequential context. Note that D2 is sound because a read from a thread-local register must be fulfilled by a preceding write in the same thread. In a concurrent context, with shared variables (x-z), the obvious generalization

(D2b) 
$$wp_{x:=M}(\psi) = \psi[M/x]$$
 (D2c)  $wp_{x:=x}(\psi) = \psi[x/r]$ 

is unsound! In particular, a read from a shared memory location may be fulfilled by a write in another thread, invalidating D2c. (We assume that expressions do not include shared variables.)

In this paper we answer the following question: what does sequential composition mean in a concurrent context? An acceptable answer must satisfy several desiderata:

- (1) it should not impose too much order, overconstraining the implementation,
- (2) it should not impose too little order, allowing bogus executions, and
- (3) it should be compositional and direct, as described in §1.

Memory models differ in how they navigate between desiderata 1 and 2. In one direction there are both more valid compiler optimizations and also more potentially dubious executions, in the other direction, less of both. To understand the tradeoffs, one must first understand the underlying hardware and compilers.

# 2.2 Memory Models

For single-threaded programs, memory can be thought of as you might expect: programs write to, and read from, memory references. This can be thought of as a total order of reads and writes (black arrows), where each read has a matching *fulfilling* write (green arrows), for example:

$$x := 0; x := 1; y := 2; r := y; s := x$$

$$(Wx0) \longrightarrow (Wx1) \longrightarrow (Ry2) \longrightarrow (Rx1)$$

This model naturally extends to the case of shared-memory concurrency, leading to a sequentially consistent semantics [Lamport 1979], in which program order inside a thread implies a total causal order between read and write events, for example (where; has higher precedence than ||):

$$x := 0; x := 1; y := 2 \parallel r := y; s := x$$
 $(wx0) \rightarrow (wx1) \rightarrow (wy2) \rightarrow (Rx1)$ 

Unfortunately, this model does not compile efficiently to commodity hardware, resulting in a 37-73% increase in CPU time on Arm8 [Liu et al. 2019] and, hence, in power consumption. Developers of software and compilers have therefore been faced with a difficult trade-off, between an elegant model of memory, and its impact on resource usage (such as size of data centers, electricity bills and carbon footprint). Unsurprisingly, many have chosen to prioritize efficiency over elegance.

0:4 Anon.

This has led to *relaxed memory models*, in which the requirement of sequential consistency is weakened to only apply *per-location* and not globally over the whole program. This allows executions that are inconsistent with program order, such as:

$$x := 0; x := 1; y := 2 \parallel r := y; s := x$$
 $(w_{x0}) \longrightarrow (w_{x1}) \longrightarrow (R_{y2}) \longrightarrow (R_{x0})$ 

In such models, the causal order between events is important, and includes control and data dependencies, to avoid paradoxical "out of thin air" examples such as:

$$r := x$$
; if  $(r)\{y := 1\} \parallel s := y$ ;  $x := s$ 

This candidate execution forms a cycle in causal order, so is disallowed, but this depends crucially on the control dependency from (Rx1) to (Wy1), and the data dependency from (Ry1) to (Wx1). If either is missing, then this execution is acyclic and hence allowed. For example dropping the control dependency results in:

$$r := x ; y := 1 \parallel s := y ; x := s$$

$$(Rx1) \qquad (Ry1) \qquad (Wx1)$$

While syntactic dependency calculation suffices for hardware models, it is not preserved by common compiler optimizations. For example, if we calculate control dependencies syntactically, then there is a dependency from (Rx1) to (Wy1), and therefore a cycle in, the candidate execution:

$$r := x$$
; if  $(r)\{y := 1\}$  else  $\{y := 1\} \parallel s := y$ ;  $x := s$ 

A compiler may lift the assignment y := 1 out of the conditional, thus removing the dependency.

To address this, Jagadeesan et al. [2020] introduced *Pomsets with Preconditions (PwP)*, where events are labeled with logical formulae. Nontrivial preconditions are introduced by store actions (modeling data dependencies) and conditionals (modeling control dependencies):

$$if(s<1)\{z:=r*s\}$$

$$(s<1) \land (r*s)=0 \mid Wz0$$

Preconditions are discharged by being ordered after a read (we assume the usual precedence for logical operators— $\neg$ ,  $\land$ ,  $\lor$ ,  $\Rightarrow$ ):

$$r := x; s := y; if(s<1) \{z := r*s\}$$

$$(\dagger)$$

$$(R y0) \longrightarrow (0=s) \Rightarrow (s<1) \land (r*s)=0 \mid Wz0$$

Note that there is dependency order from (Ry0) to (Wz0) so the precondition for (Wz0) only has to be satisfied assuming the hypothesis (0=s). There is no matching order from (Rx0) to (Wz0) which is why we do not assume the hypothesis (0=r). Nonetheless, the precondition on (Wz0) is a tautology, and so can be elided in the diagram:

$$(Rx0)$$
  $(Ry0) \longrightarrow (Wz0)$ 

# 2.3 Predicate Transformers For Relaxed Memory

 Pomsets with Preconditions show how the logical approach to sequential dependency calculation can be mixed into a relaxed memory model. However, Jagadeesan et al. do not provide a model of sequential composition. Instead, their model uses *prefixing*, which requires that the model is built from right to left: events are prepended one at a time, with perfect knowledge of the future. This makes reasoning about sequential program fragments difficult. For example, Jagadeesan et al. state the equivalence allowing reordering independent writes as follows,

$$[x := M; y := N; S] = [y := N; x := M; S]$$
 if  $x \neq y$ 

where S is the entire future computation! By formalizing sequential composition, we can show:

$$[x := M; y := N] = [y := N; x := M]$$
 if  $x \neq y$ 

Then the equivalence holds in any context.

Predicate transformers are a good fit for logical models of dependency calculation, since both are concerned with preconditions and how they are transformed by sequential composition. Our first attempt is to associate a predicate transformer with each pomset. We visualize this in diagrams by showing how  $\psi$  is transformed, for example:

The predicate transformer from the write matches Dijkstra's D2b. For the reads, however, D2c defines the transformer of r := x to be  $\psi[x/r]$ , which is equivalent to  $(x=r) \Rightarrow \psi$  under the assumption that registers are assigned at most once. Instead, we use  $(0=r) \Rightarrow \psi$ , reflecting the fact that 0 may come from a concurrent write. The obligation to find a matching write is moved from the sequential semantics of *substitution* and *implication* to the concurrent semantics of *fulfillment*.

For a sequentially consistent semantics, sequential composition is straightforward: we apply each predicate transformer to the preconditions of subsequent events, composing the predicate transformers. (In subsequent diagrams, we only show predicate transformers for reads.)

$$r := x \; ; \; s := y \; ; \; \text{if} (s < 1) \{z := r * s\}$$

$$(0=r) \Rightarrow (0=s) \Rightarrow \psi \quad (Rx0) \rightarrow (Ry0) \rightarrow (0=r) \Rightarrow (0=s) \Rightarrow (s < 1) \land (r * s) = 0 \mid Wz0$$

This model works for the sequentially consistent case, but needs to be weakened for the relaxed case. The key observation of this paper is that rather than working with one predicate transformer, we should work with a *family* of predicate transformers, indexed by sets of events.

For example, for single-event pomsets, there are two predicate transformers, since there are two subsets of any one-element set. The *independent* transformer is indexed by the empty set, whereas the *dependent* transformer is indexed by the singleton. We visualize this by including more than one transformed predicate, with an edge leading to the dependent one. For example:

$$r := x$$

$$s := y$$

$$\psi \mid (0=r) \Rightarrow \psi \mid \qquad \qquad \psi \mid (0=s) \Rightarrow \psi \mid$$

The model of sequential composition then picks which predicate transformer to apply to an event's precondition by picking the one indexed by all the events before it in causal order.

0:6 Anon.

For example, we can recover the expected semantics for (†) by choosing the predicate transformer which is independent of (Rx0) but dependent on (Ry0), which is the transformer which maps  $\psi$  to (0=s)  $\Rightarrow \psi$ .

$$r := x \; ; \; s := y \; ; \; \mathsf{if}(s < 1) \{z := r * s\}$$

$$\psi \qquad (0 = r) \Rightarrow \psi \qquad (0 = r) \Rightarrow (0 = s) \Rightarrow \psi \qquad (R y 0) \rightarrow (0 = s) \Rightarrow \psi \qquad (0 = s) \Rightarrow (s < 1) \land (r * s) = 0 \mid \mathsf{W} z 0$$

As a sanity check, we can see that sequential composition is associative in this case, since it does not matter whether we associate to the left, with intermediate step:

$$r := x \; ; \; s := y$$

$$\psi \qquad \boxed{(0=r) \Rightarrow \psi} \quad \bullet \cdots \quad (\mathbb{R} x 0) \cdots \quad \bullet \quad (0=r) \Rightarrow (0=s) \Rightarrow \psi \quad \bullet \cdots \quad (\mathbb{R} y 0) \cdots \quad \bullet \quad (0=s) \Rightarrow \psi$$

or to the right, with intermediate step:

$$s := y \; ; \; \text{if} \; (s<1) \{z := r*s\}$$

$$\psi \qquad (0=s) \Rightarrow \psi \leftarrow (R \; y0) \rightarrow ((0=s) \Rightarrow (s<1) \land (r*s)=0 \mid Wz0)$$

This is an instance of the general result that sequential composition forms a monoid.

#### 2.4 Related Work

 Marino et al. [2015] argue that the "silently shifting semicolon" is sufficiently problematic for programmers that concurrent languages should guarantee sequential abstraction, despite the performance penalties. In this paper, we take the opposite approach. We have attempted to find the most intellectually tractable model that encompasses all of the messiness of relaxed memory.

There are few prior studies of relaxed memory that include sequential composition and/or precise calculation of semantic dependencies. Jagadeesan et al. [2020] give a denotational semantics, using prefixing rather than sequential compositions. Paviotti et al. [2020] give a denotational semantics, calculating dependencies using event structures rather than logic. They give the semantics of sequential composition in continuation passing style, whereas we give it in direct style. This paper provides a general technique for computing sequential dependencies and applies it to these two approaches. We provide a detailed comparison with [Jagadeesan et al. 2020] in §A.8.

Kavanagh and Brookes [2018] define a semantics using pomsets without preconditions. Instead, their model uses syntactic dependencies, thus invalidating many compiler optimizations. They also require a fence after every relaxed read on Arm8. Pichon-Pharabod and Sewell [2016] use event structures to calculate dependencies, combined with an operational semantics that incorporates program transformations. This approach seems to require whole-program analysis.

Other studies of relaxed memory can be categorized by their approach to dependency calculation. Hardware models use syntactic dependencies [Alglave et al. 2014]. Many software models do not bother with dependencies at all [Batty et al. 2011; Cox 2016; Watt et al. 2020, 2019]. Others have strong dependencies that disallow compiler optimizations and efficient implementation, typically requiring fences for every relaxed read on Arm [Boehm and Demsky 2014; Dolan et al. 2018; Jeffrey and Riely 2016; Lahav et al. 2017; Lamport 1979]. Many of the most prominent models are operational, whole-program models based on speculative execution [Chakraborty and Vafeiadis 2019a; Cho et al. 2021; Jagadeesan et al. 2010; Kang et al. 2017; Lee et al. 2020; Manson et al. 2005]. We provide a detailed comparison with these approaches in §A.7.

# 3 SEQUENTIAL SEMANTICS

After some preliminaries ( $\S 3.1-3.2$ ), we define the basic model and establish some basic properties ( $\S 3.3$  and Fig. 1). We then explain the model using examples ( $\S 3.4-3.9$ ). We encourage readers to skim the definitions and then skip to  $\S 3.4$ , coming back as needed.

#### 3.1 Preliminaries

295 296

297

298

300 301

302

303

306

307

308

309

310

311

315

318

319

320

321

322

323

324

325

326

328

329

330 331

332

333

334

335

336

337

338

339

340

342 343 The syntax is built from

- a set of values V, ranged over by  $v, w, \ell, k$ ,
- a set of registers R, ranged over by r, s,
- a set of *expressions* M, ranged over by M, N, L.

*Memory references* are tagged values, written  $[\ell]$ . Let  $\mathcal{X}$  be the set of memory references, ranged over by x, y, z. We require that

- values and registers are disjoint,
- values include at least the constants 0 and 1,
- expressions include at least registers and values,
- expressions do *not* include references: M[N/x] = M.

We model the following language.

```
\mu, \nu := \mathsf{rlx} \ | \ \mathsf{rel} \ | \ \mathsf{acq} \ | \ \mathsf{sc} S ::= r := M \ | \ r := [L]^{\mu} \ | \ [L]^{\mu} := M \ | \ \mathsf{F}^{\mu} \ | \ \mathsf{skip} \ | \ S_1; S_2 \ | \ \mathsf{if}(M)\{S_1\} \, \mathsf{else} \, \{S_2\} \ | \ S_1 \ | \ S_2 \ | \ \mathsf{ship} \, | \ \mathsf{ship} \,
```

Access modes,  $\mu$ , are relaxed (rlx), release (rel), acquire (acq), and sequentially consistent (sc). Let expressions (r := M) only affect thread-local state and thus do not have a mode. Reads  $(r := [L]^{\mu})$  support rlx, acq, sc. Writes  $([L]^{\mu} := r)$  support rlx, rel, sc. Fences  $(F^{\mu})$  support rel, acq, sc.

Commands, aka statements, S, include memory accesses at a given mode, as well as the usual structural constructs. Following [Ferreira et al. 1996],  $\parallel$  denotes parallel composition, preserving thread state on the left after a join. In examples and sublanguages without join, we use the symmetric  $\parallel$  operator.

We use common syntax sugar, such as *extended expressions*,  $\mathbb{M}$ , which include memory locations. For example, if  $\mathbb{M}$  includes a single occurrence of x, then  $y := \mathbb{M}$ ; S is shorthand for r := x;  $y := \mathbb{M}[r/x]$ ; S. Each occurrence of x in an extended expression corresponds to an separate read. We also write if(M){S} as shorthand for if(M){S} else {skip}.

Throughout §1-B we require that

• each register is assigned at most once in a program.

In §6, we drop this restriction, requiring instead that

• there are registers  $S_{\mathcal{E}} = \{s_e \mid e \in \mathcal{E}\}\$ , that do not appear in programs:  $S[N/s_e] = S$ .

The semantics is built from the following.

- a set of *events*  $\mathcal{E}$ , ranged over by e, d, c, and subsets ranged over by E, D, C,
- a set of *logical formulae*  $\Phi$ , ranged over by  $\phi$ ,  $\psi$ ,  $\theta$ ,
- a set of actions  $\mathcal{A}$ , ranged over by a, b,
- a family of *quiescence symbols*  $Q_x$ , indexed by location.

We require that

- formulae include tt, ff,  $Q_x$ , and the equalities (M=N) and (x=M),
- formulae are closed under  $\neg$ ,  $\land$ ,  $\lor$ ,  $\Rightarrow$ , and substitutions [M/r], [M/x],  $[\phi/Q_x]$
- there is a relation \= between formulae, capturing entailment,
- $\models$  has the expected semantics for =,  $\neg$ ,  $\land$ ,  $\lor$ ,  $\Rightarrow$  and substitutions [M/r], [M/x],  $[\phi/Q_x]$ ,

0:8 Anon.

• there are four binary relations over  $\mathcal{A} \times \mathcal{A}$ : overlaps, matches, blocks, and delays,

• there are two subsets of  $\mathcal{A}$ , distinguishing *read* and *release* actions.

Logical formulae include equations over registers and memory references, such as (r=s+1) and (x=1). We use expressions as formulae, coercing M to  $M\neq 0$ .

We write  $\phi \equiv \psi$  when  $\phi \models \psi$  and  $\psi \models \phi$ . We say  $\phi$  is a *tautology* if  $\mathsf{tt} \models \phi$ . We say  $\phi$  is *unsatisfiable* if  $\phi \models \mathsf{ff}$ , and *satisfiable* otherwise.

# 3.2 Actions in This Paper

344

345 346

347

348

350

351 352

353

354

355

356

357

358 359

367

369

370

371

372

373

374

375

377

378

379

380

381

382 383

384

385

386

387

388

389

390

391 392 In this paper, we let actions be reads and writes and fences:

$$a, b := W^{\mu}xv \mid R^{\mu}xv \mid F^{\mu}$$

We use shorthand when referring to actions. In definitions, we drop elements of actions that are existentially quantified. In examples, we drop elements of actions, using defaults. Let  $\sqsubseteq$  be the smallest order over access and fence modes such that  $r|x \sqsubseteq rel \sqsubseteq sc$  and  $r|x \sqsubseteq acq \sqsubseteq sc$ . We write  $(W^{\exists rel})$  to stand for either  $(W^{rel})$  or  $(W^{sc})$ , and similarly for the other actions and modes.

*Definition 3.1.* Actions (R) are *read* actions. Actions ( $W^{\exists rel}$ ) and ( $F^{\exists rel}$ ) are *release* actions.

We say *a overlaps b* if they access the same location.

We say a matches b if a = (Wxv) and b = (Rxv).

We say a blocks b if a = (Wx) and b = (Rx), regardless of value.

Let  $\bowtie_{co}$  capture write-write, read-write coherence:  $\bowtie_{co} = \{(Wx, Wx), (Rx, Wx), (Wx, Rx)\}.$ 

Let  $\ltimes_{\text{sync}}$  capture conflict due to synchronization:  $\ltimes_{\text{sync}} = \{(a, W^{\exists \text{rel}}), (a, F^{\exists \text{rel}}), (R, F^{\exists \text{acq}}), (R^{\exists \text{acq}}, a), (F^{\exists \text{acq}}, a), (F^{\exists \text{rel}}, W), (W^{\exists \text{rel}}x, Wx)\}.$ 

Let  $\bowtie_{SC}$  capture conflict due to sc access:  $\bowtie_{SC} = \{(W^{sc}, W^{sc}), (R^{sc}, W^{sc}), (W^{sc}, R^{sc}), (R^{sc}, R^{sc})\}$ . We say a delays b if  $a \bowtie_{CO} b$  or  $a \bowtie_{SC} b$ .

# 3.3 PwT: Pomsets with Predicate Transformers

*Predicate transformers* are functions on formulae that preserve logical structure, providing a natural model of sequential composition. The definition comes from Dijkstra [1975]:

*Definition 3.2.* A predicate transformer is a function  $\tau: \Phi \to \Phi$  such that

```
(x1) if \phi \models \psi, then \tau(\phi) \models \tau(\psi), 
(x2) \tau(\psi_1 \land \psi_2) \equiv \tau(\psi_1) \land \tau(\psi_2), 
(x3) \tau(\psi_1 \lor \psi_2) \equiv \tau(\psi_1) \lor \tau(\psi_2).
```

 $(XZ) \quad \iota(\psi_1 \land \psi_2) = \iota(\psi_1) \land \iota(\psi_2),$ 

We consistently use  $\psi$  as the parameter of predicate transformers. Note that substitutions ( $\psi[M/r]$  and  $\psi[M/x]$ ) and implications on the right ( $\phi \Rightarrow \psi$ ) are predicate transformers.

As discussed in §1, predicate transformers suffice for sequentially consistent models, but not relaxed models, where dependency calculation is crucial. For dependency calculation, we use a *family* of predicate transformers, indexed by sets of events. In sequential composition, we will use  $\tau^{\downarrow e}$  as the predicate transformer applied to event e where  $d \in (\downarrow e)$  if d < e.

Definition 3.3. A family of predicate transformers over E consists of a predicate transformer  $\tau^D$  for each  $D \subseteq \mathcal{E}$ , such that if  $C \cap E \subseteq D$  then  $\tau^C(\psi) \models \tau^D(\psi)$ .

We write  $\tau(\psi)$  as an abbreviation of  $\tau^E(\psi)$ .

*Definition 3.4.* A pomset with predicate transformers (PwT) is a tuple  $(E, \lambda, \kappa, \tau, \sqrt{r}, \leq)$  where

- (M1)  $E \subseteq \mathcal{E}$  is a set of events,
- (M2)  $\lambda : E \to \mathcal{A}$  defines a *label* for each event,
- (M3)  $\kappa : E \to \Phi$  defines a precondition for each event,
- (M4)  $\tau: 2^{\mathcal{E}} \to \Phi \to \Phi$  is a family of predicate transformers over E,

```
If P \in SKIP then E = \emptyset and \tau^D(\psi) \equiv \psi.
393
394
           If P \in SEQ(\mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) \ (\exists P_2 \in \mathcal{P}_2)
395
           let \kappa'_2(e) = \tau_1^{\downarrow e}(\kappa_2(e)), where \downarrow e = \{c \mid c < e\},
396
           and \sqrt{1}(e) = \sqrt{1} if \lambda(e) is a release—otherwise \sqrt{1}(e) = \text{tt.}
397
                                                                                                      (s4) \tau^{D}(\psi) \equiv \tau_{1}^{D}(\tau_{2}^{D}(\psi)),
               (s1) E = (E_1 \cup E_2),
398
               (s2) \lambda = (\lambda_1 \cup \lambda_2),
                                                                                                      (s5) \checkmark \equiv \checkmark_1 \land \tau_1(\checkmark_2),
399
                                                                                                      (s6) \leq \supseteq \leq_1 \cup \leq_2
              (s3a) if e \in E_1 \setminus E_2 then \kappa(e) \equiv \kappa_1(e),
400
              (s3b) if e \in E_2 \setminus E_1 then \kappa(e) \equiv \kappa_2'(e) \wedge \sqrt{1}(e),
401
              (s3c) if e \in E_1 \cap E_2 then \kappa(e) \equiv (\kappa_1(e) \vee \kappa_2'(e)) \wedge \sqrt{1}(e),
402
           If P \in IF(\phi, \mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
403
                                                                                                      (I4) \tau^D(\psi) \equiv (\phi \wedge \tau_1^D(\psi)) \vee (\neg \phi \wedge \tau_2^D(\psi)),
                (11) E = (E_1 \cup E_2),
404
                (12) \lambda = (\lambda_1 \cup \lambda_2),
                                                                                                      (15) \checkmark \equiv (\phi \land \checkmark_1) \lor (\neg \phi \land \checkmark_2).
405
                                                                                                      (16) \leq \supseteq \leq_1 \cup \leq_2,
              (13a) if e \in E_1 \setminus E_2 then \kappa(e) \equiv \phi \wedge \kappa_1(e),
406
              (13b) if e \in E_2 \setminus E_1 then \kappa(e) \equiv \neg \phi \wedge \kappa_2(e),
407
              (13c) if e \in E_1 \cap E_2 then \kappa(e) \equiv (\phi \wedge \kappa_1(e)) \vee (\neg \phi \wedge \kappa_2(e)),
408
           If P \in LET(r, M) then E = \emptyset and \tau^D(\psi) \equiv \psi[M/r].
409
           If P \in READ(r, x, \mu) then (\exists v \in \mathcal{V})
                                                                                                    (R4c) if E = \emptyset then \tau^D(\psi) \equiv \psi,
               (R1) |E| \leq 1,
               (R2) \lambda(e) = R^{\mu} x v,
                                                                                                   (R5a) if E \neq \emptyset or \mu \sqsubseteq \mathsf{rlx} then \checkmark \equiv \mathsf{tt}.
413
               (R3) \kappa(e) \equiv Q_x,
                                                                                                   (R5b) if E = \emptyset and \mu \supseteq \text{acq then } \checkmark \equiv \text{ff.}
             (R4a) if E \neq \emptyset and (E \cap D) \neq \emptyset then \tau^D(\psi) \equiv v = r \Rightarrow \psi,
             (R4b) if E \neq \emptyset and (E \cap D) = \emptyset then \tau^D(\psi) \equiv (v=r \lor x=r) \Rightarrow \psi,
           If P \in WRITE(x, M, \mu) then (\exists v \in V)
417
                                                                                                  (w5a) if E \neq \emptyset then \checkmark \equiv M = v,
              (w1) |E| \leq 1,
418
                                                                                                  (w5b) if E = \emptyset then \checkmark \equiv ff.
              (w2) \lambda(e) = W^{\mu}xv,
419
              (w3) \kappa(e) \equiv M = v,
420
            (w4a) if E \neq \emptyset then \tau^D(\psi) \equiv \psi[M/x][M=v/Q_x],
421
            (w4b) if E = \emptyset then \tau^D(\psi) \equiv \psi[M/x][ff/Q_x],
422
                          \llbracket r := M \rrbracket = LET(r, M)
                                                                                                                     [skip] = SKIP
                          \llbracket r := x^{\mu} \rrbracket = READ(r, x, \mu)
                                                                                                                    [S_1; S_2] = SEQ([S_1], [S_2])
                        [x^{\mu} := M] = WRITE(x, M, \mu)
                                                                                       [\inf(M)\{S_1\} \text{ else } \{S_2\}] = IF(M \neq 0, [S_1], [S_2])
428
                                                                              Fig. 1. PwT Semantics
430
431
              (M5) \checkmark: \Phi is a termination condition, such that
432
                    (M5a) \checkmark \models \tau(tt),
433
              (M6) \leq \subseteq E \times E, is a partial order capturing causality,
434
               A PwT is complete if
```

Preconditions are doing two things:

435

436 437

438

439

440 441

- determining which events can appear in a pomset, and which ones can go together
- helping to calculate dependencies.

(c3)  $\kappa(e)$  is a tautology (for every  $e \in E$ ),

(c5)  $\checkmark$  is a tautology.

0:10 Anon.

Empty set is used for code that does not run in any given execution. To get a complete pomset for  $[if(ff)\{x := 1\}]$  you need to take the empty set for [x := 1].

We give the semantics of programs  $[\cdot]$  in Fig. 1.

442

443

445

446

447

448

449

450

451

452

453 454

455

456

457 458

459

467

469

470

471

473

475

476 477

478

479

480

481

482

483

484

485

486

487

488

489 490 Let P range over pomsets, and  $\mathcal{P}$  over sets of pomsets.

The model has seven components, which can be daunting at first glance. To aid the reader, we use consistent numbering throughout. For example, item 7 always refers to the order relation.

The core of the model is a pomset, which includes a set of events (M1), a labeling (M2), and an order (M6). We also include the *reads-from* relation explicitly in the model (M7).

On top of this basic structure, M3–M5 add a layer of logic. For each pomset, M5 provides a termination condition. For each event in a pomset, M3 provides a precondition. For each set of events in a pomset, M4 provides a predicate transformer. Sequential dependency is calculated by  $\kappa_2'$  in the semantics of sequential composition.

Before discussing the details of the model, we note that the semantics satisfies the expected monoid laws and is closed with respect to *augmentation*. Augments include more order and stronger formulae; in examples, we typically consider pomsets that are augment-minimal. One intuitive reading of augment closure is that adding order can only cause preconditions to weaken.

```
LEMMA 3.5. (a) \mathcal{P} = (\mathcal{P} \parallel SKIP) = (\mathcal{P}; SKIP) = (SKIP; \mathcal{P}).
(b) (\mathcal{P}_1 \parallel \mathcal{P}_2) \parallel \mathcal{P}_3 = \mathcal{P}_1 \parallel (\mathcal{P}_2 \parallel \mathcal{P}_3).
(c) (\mathcal{P}_1; \mathcal{P}_2); \mathcal{P}_3 = \mathcal{P}_1; (\mathcal{P}_2; \mathcal{P}_3).
```

PROOF. Straightforward calculation. (a) requires M5a for the termination condition in ( $\mathcal{P}$ ; SKIP). (c) requires both conjunction closure (x2, for the termination condition) and disjunction closure (x3, for the predicate transformers themselves).

```
LEMMA 3.6. (d) if (\phi) {if (\psi) {\mathcal{P}}} = if (\phi \land \psi) {\mathcal{P}}.

(e) if (\phi) {\mathcal{P}_1; \mathcal{P}_3} else {\mathcal{P}_2; \mathcal{P}_3} \supseteq if (\phi) {\mathcal{P}_1} else {\mathcal{P}_2}; \mathcal{P}_3.

(f) if (\phi) {\mathcal{P}_1; \mathcal{P}_2} else {\mathcal{P}_1; \mathcal{P}_3} \supseteq \mathcal{P}_1; if (\phi) {\mathcal{P}_2} else {\mathcal{P}_3}.

(g) if (\phi) {\mathcal{P}_1} else {\mathcal{P}_2} \supseteq \mathcal{P}_1 if \phi is a tautology.

(i) if (\phi) {\mathcal{P}_1} else {\mathcal{P}_2} \supseteq if (\phi) {\mathcal{P}_1}; if (\neg \phi) {\mathcal{P}_2}.

(j) if (\phi) {\mathcal{P}_1} else {\mathcal{P}_2} = if (\neg \phi) {\mathcal{P}_2}; if (\phi) {\mathcal{P}_1}.
```

PROOF. Straightforward calculation. In §6.6, we refine the semantics to validate the reverse inclusions for (e), (f), and (g).

In §6.7, we refine the semantics to validate the reverse inclusion for (h).

For PwP, (i) and (j) are inclusions rather than equations. In A.6, we refine the semantics to validate the reverse inclusions.

Definition 3.7.  $P_2$  is an augment of  $P_1$  if all fields are equal except, perhaps, the order, where we require  $\leq_2 \geq \leq_1$ .

```
equire \leq_2 \supseteq \leq_1.

LEMMA 3.8. If P_1 \in [S] and P_2 augments P_1 then P_2 \in [S].
```

#### 3.4 Pomsets

PROOF. Induction on the definition of  $[\cdot]$ .

We first explain the core of model, ignoring the logic (rules 3–5). We defer discussion of IF to §3.7. Reads, writes, and fences map to pomsets with at most one event. skip maps to the empty pomset. Ignoring the logic, the definitions are straightforward. Note only that [x := 1] can write any value v; the fact that v must be 1 is captured in the logic (see §3.5).

The structural rules combine pomsets: Parallel composition is disjoint union, inheriting labeling, order and rf from the two sides. Any rf edges added between the two sides must also be added to

the order (P6a and P6b). Sequential composition is similar, with two changes: S1 does not require disjointness (see §3.5), and S6a may require order (see example PUB, below).

In the structural rules SEQ and IF, we say that  $d \in E_1$  and  $e \in E_2$  coalesce if d = e.

s1 allows *mumbling* [Brookes 1996] by coalescing events. For example [x := 1; x := 1] includes the singleton pomset  $(w_x)$ . From this it is easy to see that  $[x := 1; x := 1] \supseteq [x := 1]$  is a valid refinement. It is equally obvious that  $[x := 1] \supseteq [x := 1]$  is not a valid refinement, since the latter includes a two-element pomset, but the former does not.

## 3.5 Termination

491

492

494

495

496

498

500

501

502

503

504

505

506

507 508

510

511

512

516

518

520 521

522 523

524

525

526

527

528

529

530

531

532 533

534

535

536 537

538 539 In top-level pomsets, c5 requires that  $\checkmark$  is a tautology, capturing termination. Terminated pomsets are often called *complete*, whereas nonterminated pomsets are *incomplete*.

Ignoring predicate transformers, the structural rules, P5 and S5, take  $\checkmark$  to be  $\checkmark_1 \land \checkmark_2$ . This is as expected: the program terminates if both subprograms terminate.

The interesting rules are READ, FENCE, and WRITE.

In *READ*, there is no restriction on  $\sqrt{}$  for relaxed reads. From this, it is easy to see that  $[\![r:=x]\!] \supseteq [\![skip]\!]$  is a valid refinement (where the default mode is rlx).

In *FENCE*, instead, F5 ensures that all fences are included at top-level. This also ensures  $\llbracket \mathsf{F}^{\mu} \rrbracket \not\supseteq \llbracket \mathsf{if}(M) \{ \mathsf{F}^{\mu} \} \rrbracket$ , since  $\llbracket \mathsf{if}(M) \{ \mathsf{F}^{\mu} \} \rrbracket$  includes the empty set with termination condition  $\neg M$ , but  $\llbracket \mathsf{F}^{\mu} \rrbracket$  can only include the empty set with termination condition ff.

In *WRITE*, w5b is similar. In addition, w5a ensures that top-level pomsets do not include bogus writes. Suppose  $P \in [x:=1]$ . As we noted above, P can include  $(1=v \mid Wxv)$ , for any value v. At top-level, however, w5a requires that  $\sqrt{}$  implies 1=v. In this case, M3a would filter the pomset, since preconditions must be satisfiable. However, unsatisfiable writes can be become satisfiable via merging:

$$x:=1$$
  $x:=2$  if  $(M)\{x:=3\}$   $(Wx1)$   $(2=3 \mid Wx3)$   $(M \mid Wx3)$ 

By merging, the semantics allows the following:

$$x := 1; x := 2; if(M)\{x := 3\}$$

$$(Wx1) \longrightarrow (M \mid Wx3)$$

This pomset is incomplete, however, since  $\sqrt{\ }\equiv 2=3$ .

# 3.6 Data Dependencies, Preconditions, and Predicate Transformers

In top-level pomsets, c3 requires that every precondition  $\kappa(e)$  is a tautology.

Preconditions are discharged during sequential composition by applying predicate transformers  $\tau_1$  from the left to preconditions  $\kappa_2(e)$  on the right. The specific rules are s3b and s3c, which use the transformed predicate  $\kappa_2'(e) = \tau_1^{\downarrow e}(\kappa_2(e))$ , where  $\downarrow e = \{c \mid c < e\}$  is the set of events that precede e in causal order. We call  $\downarrow e$  the *dependent set* for e. Then  $E \setminus (\downarrow e)$  is the *independent set*.

Before looking at the details, it is useful to have a high-level view of how nontrivial preconditions and predicate transformers are introduced. (We discuss address dependencies in §6.3.)

Preconditions are introduced in:

Predicate transformers are introduced in:

(s3) for release actions,

- (R4a) for reads in the dependent set,
- (13) for control dependencies,
- (R4b) for reads in the independent set,
- (w3) for data dependencies on writes.
- (w5) for writes.

<sup>&</sup>lt;sup>1</sup>These are distinguished by the context:  $[-] \parallel r := x$ ; x := 2; s := x; if  $(r = s) \{z := 1\}$ .

0:12 Anon.

The rules track dependencies. We discuss data dependencies (w3) here and control dependencies (13) in §3.7. Unless otherwise noted, we assume pomsets are complete and augment-minimal. We do not discuss \$3 further. It simply ensures that all writes are present before a release, even for incomplete pomsets (see §3.5).

A simple example of a data dependency is a pomset  $P \in [r := x; y := r]$ . If P is complete, it must have two events. Then SEQ requires that there are  $P_1 \in [r := x]$  and  $P_2 \in [y := r]$  of the form:

First we consider the case that v = w. For example if v = w = 1, we have:

$$\boxed{(x=r\vee 1=r)\Rightarrow\psi} \boxed{(\mathsf{R}x1)}^d \rightarrow \boxed{1=r\Rightarrow\psi} \boxed{\psi[r/y]} \boxed{(r=1\mid \mathsf{W}y1)}^e \rightarrow \boxed{\psi[r/y]}$$

 $\boxed{ (x=r\vee 1=r)\Rightarrow \psi \ \ \mathbb{R}x1^d \cdot * \boxed{1=r\Rightarrow \psi} } \boxed{ \psi[r/y] \ \ (r=1\mid Wy1)^e \cdot * \boxed{\psi[r/y]} }$  For the read, the dependent transformer  $\tau_1^{\{d\}}$  is  $1=r\Rightarrow \psi$ ; the independent transformer  $\tau_1^0$  is  $(x=r\vee 1=r)\Rightarrow \psi$ . These are determined by R4a and R4b, respectively. For the write, both  $\tau_2^{\{e\}}$  and  $\tau_2^0$  are  $\psi[r/y]$ , as are determined by w5. Combining these into a single pomset, we have:

$$r := x \; ; \; y := r$$

$$(x=r \lor 1=r) \Rightarrow \psi[r/y] \quad (Rx1)^{d} \Rightarrow 1=r \Rightarrow \psi[r/y] \quad (\phi \mid Wy1)^{e}$$

By \$4, predicate transformers are determined by composition; thus  $au^D(\psi)$  is  $au^D_1( au^D_2(\psi))$ . Since the transformer does not depend on whether the write is included, we do not draw dependencies for the write in the diagram.

Turning to the precondition  $\phi$  on the write, recall that in order for e to participate in a top-level pomset, the precondition  $\phi$  must be a tautology at top-level. There are two possibilities.

- If  $d \le e$  then we apply the dependent transformer and  $\phi = (1=r \implies r=1)$ , a tautology.
- If  $d \not\leq e$  then we apply the independent transformer and  $\phi = ((x=r \lor 1=r) \Rightarrow r=1)$ . Under the assumption that r is bound, this is logically equivalent to (x=1). (We make this more precise in §6.2.)

Eliding transformers, the two outcomes are:

540

541

542

543

544

545 546

547

548

549

551 552 553

554 555

557

559

565

567

568

569

570 571

572

573

574

575 576

577

578

579

580 581 582

583

584

585

586 587 588

$$r := x ; y := r$$
  $r := x ; y := r$   $(Rx1)^d$   $(x=1 | Wy1)^e$ 

The independent case on the right can only participate in a top-level pomset if the precondition (x=1) is discharged. To do so, we must prepend a pomset  $P_0$  that writes 1 to x:

$$x := 1 \qquad \qquad x := 1; \ r := x; \ y := r$$

$$\boxed{\psi[1/x]} \stackrel{c}{\underbrace{}} \underbrace{\psi[1/x]} \stackrel{c}{\underbrace{\psi[1/x]} \stackrel{c}{\underbrace{}} \underbrace{\psi[1/x]} \stackrel{c}{\underbrace{\psi[1/x]} \stackrel{c}$$

Here we apply the predicate transformer  $\tau_0^0$  to (x=1), resulting in the tautology (1=1).

Now suppose that  $v \neq w$  in (††). Again there are two possibilities, where we take v = 0 and w = 1:

$$\begin{array}{c} r:=x\;;\;y:=r\\ \hline \left(\mathbb{R}x0\right)^d & \left(0=r\Rightarrow r=1\mid \mathbb{W}y1\right)^e \end{array} \qquad \begin{array}{c} r:=x\;;\;y:=r\\ \hline \left(\mathbb{R}x0\right)^d & \left(x=r\vee 0=r\right)\Rightarrow r=1\mid \mathbb{W}y1\right)^e \end{array}$$

Assuming that r is bound, both preconditions on e are unsatisfiable.

If a write is independent of a read, then clearly no order is imposed between them. For example, the precondition of *e* is a tautology in:

$$\begin{aligned} r := x \; ; \; y := 1 \\ \hline \left( (x = r \vee 0 = r) \Rightarrow \psi[r/y] \; \middle| \; \left( \mathbb{R} x 0 \right)^d \rightarrow 0 = r \Rightarrow \psi[r/y] \; \middle| \; \left( (x = r \vee 0 = r) \Rightarrow 1 = 1 \; \middle| \; \mathsf{W} y 1 \right)^e \end{aligned}$$

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

# 3.7 Control Dependencies

 In  $IF(\phi, \mathcal{P}_1, \mathcal{P}_2)$ , the predicate transformer (14) is  $(\phi \wedge \tau_1^D(\psi)) \vee (\neg \phi \wedge \tau_2^D(\psi))$ , which is the disjunctive equivalent of Dijkstra's conjunctive formulation:  $(\phi \Rightarrow \tau_1^D(\psi)) \wedge (\neg \phi \Rightarrow \tau_2^D(\psi))$ .

This semantics validates dead code elimination: if  $M \neq 0$  is a tautology then  $[if(M)\{S_1\}]$  else  $[S_2] \supseteq [S_1]$ . The reverse inclusion does not hold.

For events from  $E_1$ , I3a requires  $\phi \wedge \kappa_1(e)$ . For events from  $E_2$ , I3b requires  $\neg \phi \wedge \kappa_2(e)$ . For coalescing events in  $E_1 \cap E_2$ , I3c requires  $(\phi \wedge \kappa_1(e)) \vee (\neg \phi \wedge \kappa_2(e))$ . This semantics allows common code to be lifted out of a conditional, validating the transformation  $[if(M)\{S\}] = [S]$ .

By allowing events to coalesce, 13c ensures that control dependencies are calculated semantically. For example, consider  $P \in [if(r=1)\{y := r\} \text{ else } \{y := 1\}]$ , which is build from  $P_1 \in [y := r]$  and  $P_2 \in [y := 1]$  such as:

$$\begin{array}{ll} y := r & y := 1 & \text{if}(r=1)\{y := r\} \, \text{else} \, \{y := 1\} \\ \hline \left(r = 1 \mid \forall y \, 1\right)^e & \left(r = 1 \Rightarrow r = 1\right) \wedge \left(r \neq 1 \Rightarrow 1 = 1\right) \mid \forall y \, 1\right)^e \end{array}$$

Here, the precondition in the combined pomset is a tautology, independent of r.

Control dependencies are eliminated in the same way as data dependencies. For example:

$$r := x \qquad \qquad \text{if}(r=1)\{y := 1\}$$

$$(x=r \lor v=r) \Rightarrow \psi \mid (Rxv)^{d} \longrightarrow v=r \Rightarrow \psi \qquad \qquad [r=1 \Rightarrow \psi[1/y]] \quad (r=1 \mid Wyw)^{e} \longrightarrow r=1 \Rightarrow \psi[1/y]$$

Reasoning as we did for  $(\dagger\dagger)$  in §3.6, there are two possibilities:

$$r := x$$
; if  $(r=1)\{y := 1\}$   $r := x$ ; if  $(r=1)\{y := 1\}$   $(\mathbb{R}x1)^d (\mathbb{R}x1)^e$ 

As another example, consider JMM causality test case 1 [Pugh 2004]:

$$x := 0; (r := x; if(r \ge 0) \{ y := 1 \} \parallel x := y)$$

$$(\forall x 0) \qquad (Rx1) \qquad (\phi \mid \forall y 1) \qquad (Ry1) \qquad (Wx1)$$

The precondition  $\phi$  is  $((1=r \lor x=r) \Rightarrow r \ge 0) \lceil 0/x \rceil$  which is  $((1=r \lor 0=r) \Rightarrow r \ge 0)$  which is a tautology.

## 3.8 Q

Idea behind  $Q_x$ :

- most recent prior write to x must be in the pomset in order to read x...
- similar to release/termination: all prior writes must be in the pomset in order to release...
- terminology: "prior" means sequentially before, different from ≤, which is "ordered before".
- (c3) requires tautologies, which means that all variables are initialized sequentially in order to get rid of Q<sub>x</sub>.

A problem [Paviotti et al. 2020, §6.3]. Version with control dependencies is DRF.

$$\begin{split} & \text{if}(r)\{s:=x\,;\,\text{if}(s)\{z:=1\}\} \\ & \text{red} \mid \text{Rx1} ) \quad \underbrace{r\neq 0 \land ((1=s \lor x=s) \Rightarrow s\neq 0) \mid \text{Wz1}}_{\text{red} \mid \text{Rx1}} ) \quad \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \land ((1=s \lor 0=s) \Rightarrow s\neq 0) \mid \text{Wz1}}_{\text{red} \mid \text{Rx1}} ) \quad \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \land (1=s \Rightarrow s\neq 0) \mid \text{Wz1}}_{\text{red} \mid \text{Rx1}} ) \\ & \text{if}(r)\{s:=x\,;\,\text{if}(s)\{z:=1\}\}_{\text{red} \mid \text{Rx1}} \quad \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \\ & \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} ) \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1}} \underbrace{r=0 \mid \text{Rx1}}_{\text{red} \mid \text{Rx1$$

0:14 Anon.

if(r){s:=x; if(s){z:=1}} else {x:=0; s:=x; if(s){z:=1}}  

$$\begin{array}{c}
(Rx1) & (r\neq 0 \land x\neq 0 \mid Wz1) \\
\hline
(Rx1) & (Wz1)
\end{array}$$

$$x := 1; r := y; \text{ if}(r)\{s := x; \text{ if}(s)\{z := 1\}\} \text{ else } \{x := 0; s := x; \text{ if}(s)\{z := 1\}\} \parallel \text{ if}(z)\{y := 1\}$$

$$(\forall x := 1; r := y; \text{ if}(r)\{s := x; \text{ if}(s)\{z := 1\}\} \parallel \text{ if}(z)\{y := 1\}$$

$$(\forall x := 1; r := y; \text{ if}(r)\{s := x; \text{ if}(s)\{z := 1\}\} \parallel \text{ if}(z)\{y := 1\}$$

$$(\bigvee x1) \qquad (Ry0) \qquad (Rx1) \qquad (Vx1) \qquad (Vy1)$$

With  $Q_x$ , we have:

$$\begin{split} &\text{if}(r)\{s:=x; \text{ if}(s)\{z:=1\}\} \\ &\overbrace{r\neq 0 \land Q_x \mid Rx1} + \overbrace{r\neq 0 \mid Wz1} \\ &\text{if}(r)\{s:=x; \text{ if}(s)\{z:=1\}\} \text{ else } \{x:=0; s:=x; \text{ if}(s)\{z:=1\}\} \\ &\underbrace{r\neq 0 \land Q_x \mid Rx1} + \underbrace{(r=0 \mid Wz1)} \\ &\underbrace{r\neq 0 \land Q_x \mid Rx1} + \underbrace{(Wz1)} \\ &r:=y; \text{ if}(r)\{s:=x; \text{ if}(s)\{z:=1\}\} \text{ else } \{x:=0; s:=x; \text{ if}(s)\{z:=1\}\} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (r\neq 0 \land Q_x) \mid Rx1 + \underbrace{(Wz1)} \\ &\underbrace{Ry1} \quad 1=r \Rightarrow (Ry1) \quad 1=r$$

Sanity check:

$$r := y \; ; \; \mathsf{if}(r)\{x := 1\}; \; s := x$$

$$(R \; y1) \bullet (1 = r \Rightarrow r \neq 0 \mid \mathsf{W} x1) \bullet (1 = r \Rightarrow (r \neq 0 \land \mathsf{Q}_x) \mid \mathsf{R} x2)$$

$$(R \; y0) \quad (0 = r \Rightarrow \tau(\mathsf{Q}_x) \mid \mathsf{R} x2)$$

where  $\tau(\psi) = (r \neq 0 \land \psi[1/x][ff/Q_x]) \lor (r=0 \land \psi)$ 

# 3.9 Reordering Transformations

The semantics validates many peephole optimizations. Most apply only to relaxed access.

Here id(S) is the set of locations and registers that occur in S. Using augmentation closure, the semantics also validates roach-motel reorderings [Sevčík 2008]. For example, on read/write pairs:

$$[\![x^{\mu} := M; s := y]\!] \supseteq [\![s := y; x^{\mu} := M]\!]$$
 if  $x \neq y$  and  $s \notin id(M)$   
 $[\![x := M; s := y^{\mu}]\!] \supseteq [\![s := y^{\mu}; x := M]\!]$  if  $x \neq y$  and  $s \notin id(M)$ 

## 4 PwT-MCA: POMSETS WITH PREDICATE TRANSFORMERS FOR MCA

We define two models for MCA architectures: PwT-MCA<sub>1</sub> and PwT-MCA<sub>2</sub>. The first has a nicer semantics; the second has a more efficient lowering for acquiring reads on Arm8. Both variants have optimal lowering for relaxed access. We drop the subscript when referring to both models.

#### 4.1 PwT-MCA1

 Note that reads-from implies order by (M7c).

In top-level pomsets, every read must have a matching write in rf (c7). Together with M7a and M7b, the lemma guarantees that reads are *fulfilled* at top-level, as in [Jagadeesan et al. 2020, §2.7].<sup>2</sup>

From Definition 3.1, recall that *a delays b* if  $a \bowtie_{co} b$  or  $a \bowtie_{sync} b$  or  $a \bowtie_{sc} b$ . s6a guarantees that sequential order is enforced between conflicting accesses of the same location ( $\bowtie_{co}$ ), into a release and out of an acquire ( $\bowtie_{sync}$ ), and between SC accesses ( $\bowtie_{sc}$ ). Combined with the fulfillment requirements (M7a, M7b and M7c), these ensure coherence, publication, subscription and other idioms. For example, consider the following:<sup>3</sup>

$$x := 0; x := 1; y^{\text{rel}} := 1 \parallel r := y^{\text{acq}}; s := x$$

$$(\text{PUB})$$

The execution is disallowed due to the cycle. All of the order shown is required at top-level: The intra-thread order comes from s6a:  $(Wx0) \rightarrow (Wx1)$  is required by  $\bowtie_{co}$ .  $(Wx1) \rightarrow (W^{rel}y1)$  and  $(R^{acq}y1) \rightarrow (Rx0)$  are required by  $\bowtie_{sync}$ . The cross-thread order is required by fulfillment: c7 requires that all top-level reads are in the image of  $\stackrel{rf}{\longrightarrow}$ . M7a ensures that  $(W^{rel}y1) \stackrel{rf}{\longrightarrow} (R^{acq}y1)$ , and M7c subsequently ensures that  $(W^{rel}y1) \leq (R^{acq}y1)$ . The *antidependency*  $(Rx0) \rightarrow (Wx1)$  is required by M7b. (Alternatively, we could have  $(Wx1) \rightarrow (Wx0)$ , again resulting in a cycle.)

The semantics gives the expected results for store buffering and load buffering, as well as litmus tests involving fences and SC access. The model of coherence is weaker than C11, in order to support common subexpression elimination, and stronger than Java, in order to support local reasoning about data races. See [Jagadeesan et al. 2020, §3.1] for a discussion.

Definition 4.1. A PwT-MCA<sub>1</sub> is a PwT (Definition 3.4) equipped with a relation rf such that

(M7) rf  $\subseteq E \times E$  is an injective relation capturing *reads-from*, such that

(M7a) if  $d \xrightarrow{rf} e$  then  $\lambda(d)$  matches  $\lambda(e)$ ,

(M7b) if  $d \xrightarrow{rf} e$  and  $\lambda(c)$  blocks  $\lambda(e)$  then either  $c \leq d$  or  $e \leq c$ ,

(M7c) if  $d \xrightarrow{rf} e$  then  $d \le e$ .

A PwT-MCA is complete if

(c3) (c5) as in Definition 3.4,

(c7) if  $\lambda(e)$  is a read then there is some  $d \xrightarrow{\text{rf}} e$ .

The semantic rules are given in Fig. 2. We write  $[\cdot]_{mca1}$  for the semantic function. Let  $[S_1]_{mca1} = PAR([S_1]_{mca1}, [S_2]_{mca1})$ .

# 4.2 PwT-MCA2

The use of *respects* in 17a ensures that no rf is introduced between events in  $E_1 \cap E_2$  when coalescing. In the second semantics, we weaken the relationship between rf and  $\leq$  in M7c. Rather than ensuring that there is no *global* blocker for a sequentially fulfilled read (M7c), we require only that there is no *thread-local* blocker (s6b).

- $d \rightarrow e$  arises from control/data/address dependency (s3, definition of  $\kappa'_2(d)$ ),
- $d \rightarrow e$  arises from  $\bowtie_{sync}$  or  $\bowtie_{sc}$  (s6a),
- $d \rightarrow e$  arises from  $\bowtie_{co}$  (s6a),
- $d \rightarrow e$  arises from reads-from (M7a),
- $d \rightarrow e$  arises from blocking (M7b).

In §B.3, it is possible for rf to contradict  $\leq$ . In this case, we use a dotted arrow for rf:  $d \cdot \cdot \cdot \rangle$  e indicates that  $e \leq d$ .

<sup>&</sup>lt;sup>2</sup>The basic model would be the same if we move rf from the model itself to be existentially quantified in the definition of top-level pomset, along with M7a and M7b. This was the approach of Jagadeesan et al. We include rf explicitly for use in §B.3, where we introduce a variant semantics  $[\cdot]$  where M7c is not required.

<sup>&</sup>lt;sup>3</sup>We use different colors for arrows representing order:

0:16 Anon.

```
736
                                                                                                              (P4) \tau^D(\psi) \equiv \tau_1^D(\psi),
                (P1) E = (E_1 \uplus E_2),
737
                (P2) \lambda = (\lambda_1 \cup \lambda_2),
                                                                                                              (P5) \checkmark \equiv \checkmark_1 \land \checkmark_2,
738
                                                                                                              (P6) \leq \supseteq (\leq_1 \cup \leq_2),
               (P3a) if e \in E_1 then \kappa(e) \equiv \kappa_1(e),
739
              (P3b) if e \in E_2 then \kappa(e) \equiv \kappa_2(e),
                                                                                                              (P7) rf \supseteq (rf<sub>1</sub> \cup rf<sub>2</sub>).
740
741
           If P \in SEQ(\mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
742
                (s1) (s2) (s3) (s4) (s5) (s6) as in Fig. 1,
                                                                                                              (s7) rf \supseteq (rf<sub>1</sub> \cup rf<sub>2</sub>).
743
               (s6a) if \lambda_1(d) delays \lambda_2(e) then d \leq e,
744
           If P \in IF(\phi, \mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
745
                 (11) (12) (13) (14) (15) (16) as in Fig. 1,
                                                                                                              (17) rf \supseteq (rf<sub>1</sub> \cup rf<sub>2</sub>).
```

If  $P \in PAR(\mathcal{P}_1, \mathcal{P}_2)$  then  $(\exists P_1 \in \mathcal{P}_1)$   $(\exists P_2 \in \mathcal{P}_2)$ 

746 747

748 749

750

751

752

753

754

755

757

759

761

763

765

766

767

768 769

770

771 772

773

774

775

776 777

778

779

780

781

782 783 784

Fig. 2. PwT-MCA1 Semantics

```
If P \in PAR(\mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
    (P1) (P2) (P3) (P4) (P5) (P6) (P7) as in Fig. 2,
                                                                                          (P6b) if d \in E_1, e \in E_2 and e \xrightarrow{\text{rf}} d then e \leq d,
  (P6a) if d \in E_1, e \in E_2 and d \xrightarrow{r\dagger} e then d \leq e,
                                                                                          (P7a) \mathsf{rf}_i = \mathsf{rf} \cap (E_i \times E_i), \text{ for } i \in \{1, 2\}.
If P \in SEQ(\mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
                                                                                          (s6b) if \lambda_1(c) blocks \lambda_2(e) and d \xrightarrow{\text{rf}} e
    (s1) (s2) (s3) (s4) (s5) (s6) (s7) as in Fig. 2,
  (s6a) if \lambda_1(d) delays \lambda_2(e) then either d \stackrel{\mathsf{rf}}{\longrightarrow} e
                                                                                                     then c \leq d,
                                                                                          (s7a) \mathsf{rf}_i = \mathsf{rf} \cap (E_i \times E_i), for i \in \{1, 2\}.
             or d \leq e,
If P \in IF(\phi, \mathcal{P}_1, \mathcal{P}_2) then (\exists P_1 \in \mathcal{P}_1) (\exists P_2 \in \mathcal{P}_2)
     (11) (12) (13) (14) (15) (16) (17) as in Fig. 2,
                                                                                           (17a) rf_i = rf \cap (E_i \times E_i), for i \in \{1, 2\}.
```

Fig. 3. PwT-MCA2 Semantics

With the weakening of s6b, we must be careful not to allow spurious pairs to be added to the rf relation. Thus we add P7a, S7a, and I7a. For example, I7a ensure that  $[if(b)](r := x \parallel x := 1)$  else  $\{r := x; x := 1\}$  does not include  $(Rx1) \hookrightarrow (Wx1)$ , taking rf from the left and  $\leq$  from the right.

Definition 4.2. A PwT-MCA<sub>2</sub> is a PwT (Definition 3.4) equipped with an injective relation rf that satisfies requirements M7a and M7b of Definition 4.1.

A A PwT-MCA<sub>2</sub> is *complete* if it satisfies c3, c5, and c7.

A PwT-MCA<sub>2</sub> need not satisfy requirement M7c, and thus we may have  $d \xrightarrow{\text{rf}} e$  and  $e \leq d$ . The semantic rules are given in Fig. 3. We write  $\|\cdot\|_{mca2}$  for the semantic function.

#### 5 PwT-C11: POMSETS WITH PREDICATE TRANSFORMERS FOR C11

We first define pomsets with program order (PwT-PO).

```
Definition 5.1. A PwT-PO is a PwT (Definition 3.4) equipped with relations \pi and po such that
(M8) \pi: (E \to E) is an idempotent function capturing merging, such that
       let R = \{e \mid \pi(e) = e\} be real events, let R = (E \setminus R) be phantom events,
       let S = \{e \mid \forall d. \ \pi(d) = e \Rightarrow d = e\} be simple events, let \overline{S} = (E \setminus S) be compound events,
     (M8a) \lambda(e) = \lambda(\pi(e)),
                                                                  (M8b) if e \in \overline{S} then \kappa(e) \models \bigvee_{\{c \in \overline{R} \mid \pi(c) = e\}} \kappa(c).
(M9) po \subseteq (S \times S) is a partial-order capturing program order.
```

A PwT-PO is *complete* if

(c3) if  $e \in R$  then  $\kappa(e)$  is a tautology, (c5)  $\checkmark$  is a tautology.

 Since  $\pi$  is idempotent, we have  $\pi(\pi(e)) = \pi(e)$ . Equivalently, we could require  $\pi(e) \in R$ .

We use  $\pi$  to partition events E in two ways: we distinguish *real* events R from *phantom* events  $\overline{R}$ ; we distinguish *simple* events S from *compound* events  $\overline{S}$ . From idempotency, it follows that all phantom events are simple  $(\overline{R} \subseteq S)$  and all compound events are real  $(\overline{S} \subseteq R)$ . In addition, all phantom events map to compound events (if  $e \in \overline{R}$  then  $\pi(e) \in \overline{S}$ ).

Lemma 5.2. If P is a PwT then there is a PwT-PO P'' that conservatively extends it.

PROOF. The proof strategy is as follows: We extend the semantics of Fig. 1 with po. The obvious definition gives us a preorder rather than a partial order. To get a partial order, we replay the semantics with out merging to get an *unmerged* pomset P'; the construction also produces the map  $\pi$ . When then construct P'' as the union of P and P', using the dependency relation from P.

We extend the semantics with po as follows. For pomsets with at most one event, po is the identity. For sequential composition, po =  $po_1 \cup po_2 \cup E_1 \times E_2$ . For the conditional, po =  $po_1 \cup po_2$ . By construction, po is a pre-order, which may include cycles due to coalescing. For example:

$$if(r)\{x := 1; y := 1\} else\{y := 1; x := 1\}$$
 (Wx1) (Wy1)

To find an acyclic po', we replay the construction of P to get P'. When building P', we require disjoint union in \$1 and \$11-E' = E'\_1 \uplus E'\_2\$. If and event is unmerged in  $P-e \in E_1 \uplus E_2$ —then we choose the same event name for E' in P'. If an event is merged in  $P-e \in E_1 \cap E_2$ )—then we choose fresh event names— $e'_1$  and  $e'_2$ —and extend  $\pi$  accordingly— $\pi(e'_1) = \pi(e'_2) = e$ . In P', we take  $\leq' = \mathsf{po'}$ .

To arrive at P'', we take (1)  $E'' = E \cup E'$ , (2)  $\lambda'' = \lambda \cup \lambda'$ , (3a) if  $e \in E$  then  $\kappa''(e) = \kappa(e)$ , (3b) if  $e \in E' \setminus E$  then  $\kappa''(e) = \kappa'(e)$ , (4)  $\tau''^D = \tau^{(\pi^{-1}(D))}$ , (5)  $\sqrt{''} = \sqrt{}$ , (6)  $d \leq ''$  e exactly when  $\pi(d) \leq \pi(e)$ , (7) po'' = po', and (8)  $\pi''$  is the constructed merge function.

Definition 5.3. For a PwT-PO, let extract(P) be the projection of P onto the set  $\{e \in E_1 \mid e \text{ is simple and } \kappa_1(e) \text{ is a tautology}\}.$ 

By definition, extract(P) includes the simple events of P whose preconditions are tautologies. These are already in program order, as per item 7 of the proof. The dependency order is derived from the real events using  $\pi$ , as per item 6.

The following lemma shows that if P is *complete*, then extract(P) includes at least one simple event for every compound event in P.

LEMMA 5.4. If P is a complete PwT-PO with compound event e, then there is a phantom event  $c \in \pi^{-1}(e)$  such that  $\kappa(c)$  is a tautology.

Proof. Immediate from M8b.

A pomset in the image of extract is a *candidate execution*.

As an example, consider Java Causality Test Case 6. Taking w = 0 and v = 1, the PwT-PO on the left below produces the candidate execution on the right. In diagrams, we visualize po using a dotted arrow  $\rightarrow$ , and  $\pi$  using a double arrow  $\rightarrow$ .

```
y := w; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\} y := 0; r := y; if(r=0)\{x := 1\}; if(r=1)\{x := 1\}
```

We write  $[\cdot]^{po}$  for the semantic function defined by applying the construction of Lemma 5.2 to the base semantics of 1.

0:18 Anon.

The dependency calculation of  $[\![\cdot]\!]^{po}$  is sufficient for c11; however, it ignores synchronization and coherence completely.

if 
$$(r)\{x := 1\}$$
; if  $(s)\{x := 2\}$ ; if  $(!r)\{x := 1\}$ 

$$(r \neq 0 \mid Wx1) \xrightarrow{s \neq 0 \mid Wx2}^{e} \xrightarrow{(r = 0 \mid Wx1)} (t)$$

Adding a pair of reads to complete the pomset, we can extract the following candidate execution.

$$r := y \; ; \; s := z \; ; \; \text{if}(r)\{x := 1\}; \; \text{if}(s)\{x := 2\}; \; \text{if}(!\,r)\{x := 1\}$$

$$(R\,y1)_{\dots}(R\,z1)_{\dots}(W\,x1)_{\dots}(W\,x2)$$

$$(R\,y0)_{\dots}(R\,z1)_{\dots}(W\,x2)_{\dots}(W\,x1)$$

It is somewhat surprising that the writes are independent of both reads!

In PwT-MCA, delay stops the merge in (‡).

if(r){x:=1}; if(s){x:=2}; if(!r){x:=1}  

$$(r\neq 0 \mid Wx1)$$
  $(s\neq 0 \mid Wx2)$   $(r=0 \mid Wx1)$ 

It is possible to mimic this in c11, without introducing extra dependencies: one can filter executions post-hoc using the relation  $\sqsubseteq$ , defined as follows:

$$\pi(d) \sqsubseteq \pi(e)$$
 if  $d \stackrel{\text{po}}{\longleftrightarrow} e$  and  $\lambda(d)$  delays  $\lambda(e)$ .

In (‡), we have both  $d \sqsubseteq e$  and  $e \sqsubseteq d$ . To rule out this execution, it suffices to require that  $\sqsubseteq$  is a partial order.

## 6 REFINEMENTS AND ADDITIONAL FEATURES

In the paper so far, we have assumed that registers are assigned at most once. We have done this primarily for readability. In the first subsection below, we drop this assumption, instead using substitution to rename registers. We use the set  $S_{\mathcal{E}} = \{s_e \mid e \in \mathcal{E}\}$ . By assumption (§3.1), these registers do not appear in programs:  $S[N/s_e] = S$ . The resulting semantics satisfies redundant read elimination.

In the rest of this section we consider several orthogonal features: address calculation, if-closure, read-modify-write operations, and access elimination.

These extensions preserve all of the valid transformations discussed thus far. We state the extensions with respect to the base semantics of Fig. 1, but they apply equally to the variants described in §B.

## 6.1 Read-Read Independencies

To avoid stalling the CPU pipeline unnecessarily, hardware does not enforce control dependencies between reads. To support if-closure (§6.6), software models must not distinguish control dependencies from other dependencies. Thus, we are forced to drop all dependencies between reads. To achieve this, we modify the definition of  $\kappa'_2$  in Fig. 1.

Definition 6.1. Let  $[\cdot]$  be defined as in Fig. 1, replacing the definition of  $\kappa'_2$  with:

$$\kappa_2'(e) = \begin{cases} \tau_1(\kappa_2(e)) & \text{if } \lambda(e) \text{ is a read} \\ \tau_1^{\downarrow e}(\kappa_2(e)) & \text{otherwise, where } \downarrow e = \{c \mid c < e\} \end{cases}$$

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

# 6.2 Register Recycling and Redundant Read Elimination

 JMM Test Case 2 [Pugh 2004] states the following execution should be allowed "since redundant read elimination could result in simplification of r=s to true, allowing y:=1 to be moved early."

$$r := x$$
;  $s := x$ ; if  $(r=s)\{y := 1\} \parallel x := y$ 

$$\stackrel{d}{(\mathbb{R}x_1)} \stackrel{(\mathbb{W}y_1)}{(\mathbb{W}y_1)} \stackrel{(\mathbb{R}y_1)}{(\mathbb{R}y_1)} \stackrel{(\mathbb{W}x_1)}{(\mathbb{R}y_1)}$$

This execution is not allowed by the semantics  $[\![\cdot]\!]$  of Fig. 1: the precondition of e in the independent case is

$$(1=r \lor x=r) \Rightarrow (1=s \lor r=s) \Rightarrow (r=s), \tag{*}$$

which is equivalent to  $(x=r) \Rightarrow (1=s) \Rightarrow (r=s)$ , which is not a tautology, and thus  $[\cdot]$  requires order from d to e.

This execution is allowed, however, if we rename registers using a map from event names to register names. By using this renaming, coalesced events must choose the same register name. In the above example, the precondition of e in the independent case becomes

$$(1=s_e \lor x=s_e) \Rightarrow (1=s_e \lor s_e=s_e) \Rightarrow (s_e=s_e), \tag{**}$$

which is a tautology. In (\*\*), the first read resolves the nondeterminism in both the first and the second read. Given the choice of event names, the outcome of the second read is predetermined! In (\*), the second read remains nondeterministic, even in the case that the events are destined to coalesce.

*Definition 6.2.* Let  $[\cdot]$  be defined as in Fig. 1, changing R4 of *READ*:

- (R4a) if  $e \in E$  and  $e \in D$  then  $\tau^D(\psi) \equiv v = s_e \Rightarrow \psi[s_e/r]$ ,
- (R4b) if  $e \in E$  and  $e \notin D$  then  $\tau^D(\psi) \equiv (v = s_e \lor x = s_e) \Rightarrow \psi[s_e/r]$ ,
- (R4c) if  $E = \emptyset$  then  $(\forall s) \tau^D(\psi) \equiv \psi[s/r]$ .

With this semantics, it is straightforward to see that redundant load elimination is sound:

$$[r := x^{\mu}; s := x^{\mu}] \supseteq [r := x^{\mu}; s := r]$$

As a further example, consider [Sevčík and Aspinall 2008, Fig. 5], referenced in [Paviotti et al. 2020, §6.4]. Consider the case where the reads are merged, both seeing 1:

$$r := y$$
; if  $(r=1)\{s := y; x := s\}$  else  $\{x := 1\}$   $(Ry1)$   $(\phi \mid Wx1)$ 

In order to independent of both reads, we take the precondition  $\phi$  to be:

$$(1=r \lor y=r) \Rightarrow [r=1 \land ((1=s \lor y=s) \Rightarrow s=1)] \lor [r\neq 1]$$

Then collapsing r and s and substituting the initial value of y (say 0), we have a tautology:

$$(1=r \lor 0=r) \Rightarrow [r=1 \land ((1=r \lor 0=r) \Rightarrow r=1)] \lor [r\neq 1]$$

## 6.3 Address Calculation

Inevitably, address calculation complicates the definitions of WRITE and READ.

*Definition 6.3.* Let  $\llbracket \cdot \rrbracket$  be defined as in Fig. 1, changing *WRITE* and *READ*: If  $P \in WRITE(L, M, \mu)$  then  $(\exists \ell \in \mathcal{V})$   $(\exists v \in \mathcal{V})$ 

- (w1) if  $|E| \le 1$ , (w5a) if  $E \ne \emptyset$  then  $\sqrt{=L = \ell \land M = v}$ ,
- (w2)  $\lambda(e) = W^{\mu}[\ell]v$ , (w5b) if  $E = \emptyset$  then  $\checkmark \equiv \text{ff}$ .
- (w3)  $\kappa(e) \equiv L = \ell \wedge M = v$ ,
- (w4a) if  $E \neq \emptyset$  then  $\tau^D(\psi) \equiv (L=\ell) \Rightarrow \psi[M/[\ell]][M=v/Q_{[\ell]}],$
- (w4b) if  $E = \emptyset$  then  $(\forall k) \tau^D(\psi) \equiv (L=k) \Rightarrow \psi[M/[k]][ff/Q_{[k]}],$

0:20 Anon.

```
If P \in READ(r, L, \mu) then (\exists \ell \in \mathcal{V}) (\exists v \in \mathcal{V})
                                                                                                 (R4c) if E = \emptyset then (\forall s) \tau^D(\psi) \equiv \psi[s/r],
    (R1) if |E| \leq 1,
    (R2) \lambda(e) = \mathsf{R}^{\mu}[\ell]v
                                                                                                 (R5a) if E \neq \emptyset or \mu \sqsubseteq \text{rlx then } \checkmark \equiv \text{tt.}
    (R3) \kappa(e) \equiv L = \ell \wedge Q_{\lceil \ell \rceil},
                                                                                                 (R5b) if E = \emptyset and \mu \supseteq \text{acq then } \checkmark \equiv \text{ff.}
  (R4a) if e \in E and e \in D then \tau^D(\psi) \equiv (L=\ell \Rightarrow v=s_e) \Rightarrow \psi[s_e/r],
  (R4b) if e \in E and e \notin D then \tau^D(\psi) \equiv ((L=\ell \Rightarrow v=s_e) \lor (L=\ell \Rightarrow [\ell]=s_e)) \Rightarrow \psi[s_e/r],
```

The combination of read-read independency (Definition 6.1) and address calculation is somewhat delicate. Consider the following program, from [Jagadeesan et al. 2020, §5], where initially x = 0, y = 0, [0] = 0, [1] = 2, and [2] = 1. It should only be possible to read 0, disallowing the attempted execution below:

$$r := y; s := [r]; x := s \parallel r := x; s := [r]; y := s$$

$$(Ry2) \qquad (R[2]1) \qquad (Rx1) \qquad (R[1]2) \qquad (Wy2)$$

This execution would become possible, however, if we were to replace  $(L=\ell \Rightarrow v=s_e)$  by  $(v=s_e)$  in R4a. In this case, (Ry2) would not necessarily be dependency ordered before (Wx1).

## 6.4 Fence Operations

932

933

934

935

936

937 938

939

940

941

943

945

946

947

949

951

953

954

955

957

959

961

963

965

967

968

969

970 971

972

973

974

975

976

977

978

979 980 The semantics of fences is straightforward. Let  $\llbracket \mathsf{F}^{\mu} \rrbracket = \mathit{FENCE}(\mu)$ , where if  $P \in \mathit{FENCE}(\mu)$  then

(F1) 
$$|E| \le 1$$
, (F3)  $\kappa(e) \equiv \text{tt}$ , (F5a) if  $E \ne \emptyset$  then  $\checkmark \equiv \text{tt}$ , (F2)  $\lambda(e) = F^{\mu}$ , (F4)  $\tau^{D}(\psi) \equiv \psi$ , (F5b) if  $E = \emptyset$  then  $\checkmark \equiv \text{ff}$ .

# 6.5 Read-Modify-Write Operations

RMW operations are formalized by adding a relation  $\stackrel{\text{rmw}}{=} \subseteq E \times E$  that relates the read of a successful RMW to the succeeding write.

Definition 6.4. Extend the definition of a pomset as follows.

```
(M10) rmw : E \rightarrow E is a partial function capturing read-modify-write atomicity, such that
    (M10a) if d \xrightarrow{\mathsf{rmvv}} e then \lambda(e) blocks \lambda(d).
    (M10b) if d \xrightarrow{\mathsf{rmv}} e then d \leq e,
    (M10c) if \lambda(c) overlaps \lambda(d) then
                   (i) if d \xrightarrow{\text{rmw}} e then c < e implies c < d.
                  (ii) if d \xrightarrow{\mathsf{rmw}} e then d \le c implies e \le c.
  Extend the definition of SEQ and IF to include:
```

(s10) (I10)  $rmw = (rmw_1 \cup rmw_2),$ 

To define specific operations, we extend the syntax:

```
S := \cdots \mid r := \mathsf{CAS}^{\mu,\nu}([L], M, N) \mid r := \mathsf{FADD}^{\mu,\nu}([L], M) \mid r := \mathsf{EXCHG}^{\mu,\nu}([L], M)
```

We require that r does not occur in L. The corresponding semantic functions are as follows.

```
Definition 6.5. Let READ' be defined as for READ, adding the constraint:
 (R4d) if (E \cap D) = \emptyset then \tau^D(\psi) \models \psi.
If P \in FADD(r, L, M, \mu, \nu) then (\exists P_1 \in SEQ(READ'(r, L, \mu), WRITE(L, r+M, \nu)))
  (U1) if \lambda_1(e) is a write then there is a read \lambda_1(d) such that \kappa(e) \models \kappa(d) and k \mapsto e.
If P \in EXCHG(r, L, M, \mu, \nu) then (\exists P_1 \in SEQ(READ'(r, L, \mu), WRITE(L, M, \nu)))
  (U1) if \lambda_1(e) is a write then there is a read \lambda_1(d) such that \kappa(e) \models \kappa(d) and k \models \kappa(d) and k \models \kappa(d)
If P \in CAS(r, L, M, N, \mu, \nu) then (\exists P_1 \in SEQ(READ'(r, L, \mu), IF(r=M, WRITE(L, N, \nu), SKIP)))
  (U1) if \lambda_1(e) is a write then there is a read \lambda_1(d) such that \kappa(e) \models \kappa(d) and k \mapsto e.
```

This definition ensures atomicity and supports lowering to Arm load/store exclusive operations. See [Jagadeesan et al. 2020] for examples.

One subtlety of the definition is that we use *READ'* rather than *READ*. Thus, for RMW operations, the independent case for a read is the same as the empty case. To see why this should be, consider the relaxed variant of the CDRF example from [Lee et al. 2020], using *READ* rather than *READ'*.

$$x := 0; (r := \mathsf{FADD}^{\mathsf{rlx},\mathsf{rlx}}(x,1); \mathsf{if}(!r)\{\mathsf{if}(y)\{x := 0\}\} \parallel$$

$$r := \mathsf{FADD}^{\mathsf{rlx},\mathsf{rlx}}(x,1); \mathsf{if}(!r)\{y := 1\})$$

$$\mathbb{R}_{x0} \xrightarrow{\mathsf{rmw}} \mathbb{W}_{x1} \xrightarrow{\mathbb{R}_{y1}} \mathbb{W}_{x0} \xrightarrow{\mathbb{R}_{x0}} \mathbb{W}_{x1} \xrightarrow{\mathbb{W}_{y1}} \mathbb{W}_{y1}$$

A write should only be visible to one FADD instruction, but here the write of 0 is visible to two. This is allowed because no order is required from (Rx0) to (Wy1) in the last thread. To see why, consider the independent transformers of the last thread and initializer:

$$x := 0 \qquad \qquad \mathsf{FADD}^{\mathsf{rlx},\mathsf{rlx}}(x,1) \qquad \qquad \mathsf{if}(!\,r)\{y := 1\}$$
 
$$\boxed{\psi[0/x] \quad \mathsf{W}x0} \qquad \qquad \boxed{(0 = r \lor x = r) \Rightarrow \psi[1/x] \quad \mathsf{R}x0} \qquad \qquad \boxed{\psi[1/y] \quad \boxed{r = 0 \mid \mathsf{W}y1}}$$

After sequencing, the precondition of (Wy1) is a tautology:  $(0=r \lor 0=r) \Rightarrow r=0$ .

By including R4d, READ' constrains the independent predicate transformer of the FADD:

$$x := 0 \qquad \qquad \text{FADD}^{\mathsf{rlx},\mathsf{rlx}}(x,1) \qquad \qquad \text{if}(!\,r)\{y := 1\}$$

$$\boxed{\psi[0/x] \quad \text{$\psi$}[1/x] \quad \text{$\mathbb{R}$} x 0 \xrightarrow{\mathsf{rmw}} \text{$\mathbb{W}$} x 1} \qquad \qquad \boxed{\psi[1/y] \quad r = 0 \mid \mathsf{W} y 1}$$

After sequencing, the precondition of (Wy1) is r=0, which is *not* a tautology. This forces any top-level pomset to include dependency order from (Rx0) to (Wy1).

## 6.6 If-Closure

In order to model sequential composition, we must allow inconsistent predicates in a single pomset, unlike PwP [Jagadeesan et al. 2020]. For example, if S = (x := 1), then  $\lceil \cdot \rceil$  does *not* allow:

$$if(M)\{x := 1\}; S; if(\neg M)\{x := 1\}$$

$$\boxed{\mathbb{W}x1} \longrightarrow \boxed{\mathbb{W}x1}$$

However, if  $S = (if(\neg M)\{x := 1\}; if(M)\{x := 1\})$ , then it *does* allow the execution. Looking at the initial program:

The difficulty is that the middle action can coalesce either with the right action, or the left, but not both. Thus, we are stuck with some non-tautological precondition. Our solution is to allow a pomset to contain many events for a single action, as long as the events have disjoint preconditions.

Definition 6.6 allows the execution, by splitting the middle command:

$$\begin{array}{ccc}
\text{if}(M)\{x := 1\} & x := 1 & \text{if}(\neg M)\{x := 1\} \\
 & \stackrel{d}{(\neg M \mid Wx1)} & \stackrel{e}{(M \mid Wx1)} & \stackrel{e}{(\neg M \mid Wx1)}
\end{array}$$

Coalescing events gives the desired result.

 0:22 Anon.

This is not simply a theoretical question; it is observable. For example,  $[\cdot]$  does not allow the following, since it must add order in the first thread from the read of y to one of the writes to x.

*Definition 6.6.* Let  $\llbracket \cdot \rrbracket$  be defined as in Fig. 1, changing *WRITE* and *READ*:

If  $P \in WRITE(x, M, \mu)$  then  $(\exists v : E \to V)$   $(\exists \theta : E \to \Phi)$ 

(w1) if 
$$\theta_d \wedge \theta_e$$
 is satisfiable then  $d = e$ , 
$$(w4) \ \tau^D(\psi) \equiv \bigwedge_{e \in E} \theta_e \Rightarrow \psi[M/x][M = v_e/Q_x]$$

(w2) 
$$\lambda(e) = \mathsf{W}^{\mu} x v_e$$
,  $\wedge (\bigwedge_{e \in E} \neg \theta_e) \Rightarrow \psi[M/x][\mathsf{ff}/\mathsf{Q}_x]$ 

(w3) 
$$\kappa(e) \equiv \theta_e \wedge M = v_e$$
, (w5)  $\checkmark \equiv (\bigvee_{e \in E} \theta_e) \wedge (\bigwedge_{e \in E} \theta_e \Rightarrow M = v_e)$ ,

If  $P \in READ(r, x, \mu)$  then  $(\exists v : E \to V)$   $(\exists \theta : E \to \Phi)$ 

(R1) if 
$$\theta_d \wedge \theta_e$$
 is satisfiable then  $d = e$ , (R5a) if  $\mu \sqsubseteq \text{rlx then } \checkmark \equiv \text{tt.}$ 

(R2) 
$$\lambda(e) = \mathsf{R}^{\mu} x v_e$$
 (R5b) if  $\mu \supseteq \mathsf{acq} \ \mathsf{then} \ \checkmark \equiv \bigvee_{e \in E} \theta_e$ .

(R3) 
$$\kappa(e) \equiv \theta_e \wedge Q_x$$
,

(R4) 
$$(\forall s)\tau^{D}(\psi) \equiv \bigwedge_{e \in E \cap D} \theta_{e} \Rightarrow v_{e} = s_{e} \Rightarrow \psi[s_{e}/r]$$
  
 $\land \bigwedge_{e \in E \setminus D} \theta_{e} \Rightarrow (v_{e} = s_{e} \lor x = s_{e}) \Rightarrow \psi[s_{e}/r]$   
 $\land (\bigwedge_{e \in E} \neg \theta_{e}) \Rightarrow \psi[s/r]$ 

# 6.7 Register Consistency

1053 We would like:

 (M3a')  $\kappa(e)$  is satisfiable.

For associativity, (M3a') in turn requires

$$(x4') \tau(ff) \equiv ff.$$

But that does not quite hold in our setting. In this subsection, we refine these requirements into ones that do hold. We define  $\theta_{\lambda}$  to capture the register state of a pomset.

```
Definition 6.7. Let \theta_{\lambda} = \bigwedge_{\{(e,v) \in (E \times V) | \lambda(e) = (Rv)\}} (s_e = v) where E = \text{dom}(\lambda).
```

We say that  $\phi$  is  $\lambda$ -consistent if  $\phi \wedge \theta_{\lambda}$  is satisfiable. We say that it is  $\lambda$ -inconsistent otherwise.

*Definition 6.8.* A  $\lambda$ -predicate transformer is a function  $\tau: \Phi \to \Phi$  such that

- (x1) (x2) (x3) as in Definition 3.2,
- (x4) if  $\psi$  is  $\lambda$ -inconsistent then  $\tau(\psi)$  is  $\lambda$ -inconsistent.

A family of  $\lambda$ -predicate transformers over consists of a  $\lambda$ -predicate transformer  $\tau^D$  for each  $D \subseteq \mathcal{E}$ , such that if  $C \cap E \subseteq D$  then  $\tau^C(\psi) \models \tau^D(\psi)$ .

(M4) 
$$\tau: 2^{\mathcal{E}} \to \Phi \to \Phi$$
 is a family of  $\lambda$ -predicate transformers,

We add this:

(M3a)  $\kappa(e)$  is  $\lambda$ -consistent.

#### 7 RESULTS

#### 8 CONCLUSIONS

This paper is the first to present a direct denotational semantics for sequential composition in a relaxed memory model which can be efficiently compiled to modern CPUs. There is, as usual, more research to be done.

We have not treated loops in this model, though we expect that the usual approach of showing continuity for all the semantic operations with respect to set inclusion would go through. Paviotti et al. [2020] use step-indexing to account for loops; a similar approach could be applied here.

In §B.2 we presented a compilation strategy to Arm8 for a simplified model, but which introduces fences to acquiring reads. These fences are not required in §B.3, but at the cost of model complexity. It would be illuminating to find out what the performance penalty is for these fences.

The promising semantics (PS) validates read introduction whereas PwT does not. As a result PS admits behaviors that break reasoning about temporal safety properties (see §A.7). Nonetheless, read introduction is ubiquitous is some compilers. It would be interesting to know if there is a performance penalty for banning read introduction.

An earlier version of this paper has been mechanized in Agda; it would be reassuring to update the mechanization to bring it in line with the current state.

We don't handle access elimination.

#### REFERENCES

Jade Alglave, Will Deacon, Richard Grisenthwaite, Antoine Hacquard, and Luc Maranget. 2021. Armed Cats: Formal Concurrency Modelling at Arm. *TOPLAS* (2021). To Appear.

Jade Alglave, Luc Maranget, and Michael Tautschnig. 2014. Herding Cats: Modelling, Simulation, Testing, and Data Mining for Weak Memory. *ACM Trans. Program. Lang. Syst.* 36, 2, Article 7 (July 2014), 74 pages. https://doi.org/10.1145/2627752 Mark Batty. 2015. *The C11 and C++11 concurrency model*. Ph.D. Dissertation. University of Cambridge, UK.

Mark Batty, Scott Owens, Susmit Sarkar, Peter Sewell, and Tjark Weber. 2011. Mathematizing C++ Concurrency. In Proceedings of the 38th Annual ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages (Austin, Texas, USA) (POPL '11). ACM, New York, NY, USA, 55–66. https://doi.org/10.1145/1926385.1926394

Hans-J. Boehm and Brian Demsky. 2014. Outlawing Ghosts: Avoiding Out-of-thin-air Results. In Proceedings of the Workshop on Memory Systems Performance and Correctness (Edinburgh, United Kingdom) (MSPC '14). ACM, New York, NY, USA, Article 7, 6 pages. https://doi.org/10.1145/2618128.2618134

Stephen D. Brookes. 1996. Full Abstraction for a Shared-Variable Parallel Language. *Inf. Comput.* 127, 2 (1996), 145–163. https://doi.org/10.1006/inco.1996.0056

Soham Chakraborty and Viktor Vafeiadis. 2019a. Grounding thin-air reads with event structures. *PACMPL* 3, POPL (2019), 70:1–70:28. https://doi.org/10.1145/3290383

Soham Chakraborty and Viktor Vafeiadis. 2019b. Grounding thin-air reads with event structures: Technical Appendix. (2019). http://plv.mpi-sws.org/weakest/appendix.pdf

Minki Cho, Sung-Hwan Lee, Chung-Kil Hur, and Ori Lahav. 2021. Modular Data-Race-Freedom Guarantees in the Promising Semantics. *Proc. ACM Program. Lang.* 2, PLDI. To Appear.

Russ Cox. 2016. Go's Memory Model. http://nil.csail.mit.edu/6.824/2016/notes/gomem.pdf.

Edsger W. Dijkstra. 1975. Guarded Commands, Nondeterminacy and Formal Derivation of Programs. *Commun. ACM* 18, 8 (1975), 453–457. https://doi.org/10.1145/360933.360975

Stephen Dolan, KC Sivaramakrishnan, and Anil Madhavapeddy. 2018. Bounding Data Races in Space and Time. In Proceedings of the 39th ACM SIGPLAN Conference on Programming Language Design and Implementation (Philadelphia, PA, USA) (PLDI 2018). ACM, New York, NY, USA, 242–255. https://doi.org/10.1145/3192366.3192421

Brijesh Dongol, Radha Jagadeesan, and James Riely. 2019. Modular transactions: bounding mixed races in space and time. In *Proceedings of the 24th ACM SIGPLAN Symposium on Principles and Practice of Parallel Programming, PPoPP 2019, Washington, DC, USA, February 16-20, 2019,* Jeffrey K. Hollingsworth and Idit Keidar (Eds.). ACM, 82–93. https://doi.org/10.1145/3293883.3295708

William Ferreira, Matthew Hennessy, and Alan Jeffrey. 1996. A Theory of Weak Bisimulation for Core CML. In Proceedings of the 1996 ACM SIGPLAN International Conference on Functional Programming, ICFP 1996, Philadelphia, Pennsylvania, USA, May 24-26, 1996, Robert Harper and Richard L. Wexelblat (Eds.). ACM, 201–212. https://doi.org/10.1145/232627.232649
 C.A.R. Hoare. 1969. An Axiomatic Basis for Computer Programming. Commun. ACM 12, 10 (Oct. 1969), 576–580. https://doi.org/10.1145/363235.363259

Radha Jagadeesan, Alan Jeffrey, and James Riely. 2020. Pomsets with preconditions: a simple model of relaxed memory. Proc. ACM Program. Lang. 4, OOPSLA (2020), 194:1–194:30. https://doi.org/10.1145/3428262

Radha Jagadeesan, Corin Pitcher, and James Riely. 2010. Generative Operational Semantics for Relaxed Memory Models. In Programming Languages and Systems, 19th European Symposium on Programming, ESOP 2010, Paphos, Cyprus, March 20-28, 2010. Proceedings (Lecture Notes in Computer Science, Vol. 6012), Andrew D. Gordon (Ed.). Springer, 307–326. https:

0:24 Anon.

```
1128 //doi.org/10.1007/978-3-642-11957-6 17
```

1132

1133

1134

1135

1153

1176

Alan Jeffrey and James Riely. 2016. On Thin Air Reads Towards an Event Structures Model of Relaxed Memory. In *Proceedings of the 31st Annual ACM/IEEE Symposium on Logic in Computer Science, LICS '16, New York, NY, USA, July 5-8, 2016*, M. Grohe, E. Koskinen, and N. Shankar (Eds.). ACM, 759–767. https://doi.org/10.1145/2933575.2934536

- Jeehoon Kang, Chung-Kil Hur, Ori Lahav, Viktor Vafeiadis, and Derek Dreyer. 2017. A promising semantics for relaxed-memory concurrency. In *Proceedings of the 44th ACM SIGPLAN Symposium on Principles of Programming Languages, POPL 2017, Paris, France, January 18-20, 2017*, Giuseppe Castagna and Andrew D. Gordon (Eds.). ACM, 175–189. http://dl.acm.org/citation.cfm?id=3009850
- Ryan Kavanagh and Stephen Brookes. 2018. A denotational account of C11-style memory. CoRR abs/1804.04214 (2018). arXiv:1804.04214 http://arxiv.org/abs/1804.04214
- Ori Lahav, Viktor Vafeiadis, Jeehoon Kang, Chung-Kil Hur, and Derek Dreyer. 2017. Repairing sequential consistency in C/C++11. In Proceedings of the 38th ACM SIGPLAN Conference on Programming Language Design and Implementation, PLDI 2017, Barcelona, Spain, June 18-23, 2017, Albert Cohen and Martin T. Vechev (Eds.). ACM, 618-632. https://doi.org/10.1145/3062341.3062352
- Leslie Lamport. 1979. How to Make a Multiprocessor Computer That Correctly Executes Multiprocess Programs. *IEEE Trans. Comput.* 28, 9 (Sept. 1979), 690–691. https://doi.org/10.1109/TC.1979.1675439
- Sung-Hwan Lee, Minki Cho, Anton Podkopaev, Soham Chakraborty, Chung-Kil Hur, Ori Lahav, and Viktor Vafeiadis.
  2020. Promising 2.0: global optimizations in relaxed memory concurrency. In *Proceedings of the 41st ACM SIGPLAN International Conference on Programming Language Design and Implementation, PLDI 2020, London, UK, June 15-20, 2020,*Alastair F. Donaldson and Emina Torlak (Eds.). ACM, 362–376. https://doi.org/10.1145/3385412.3386010
- Lun Liu, Todd Millstein, and Madanlal Musuvathi. 2019. Accelerating Sequential Consistency for Java with Speculative Compilation. In *Proceedings of the 40th ACM SIGPLAN Conference on Programming Language Design and Implementation* (Phoenix, AZ, USA) (*PLDI 2019*). ACM, New York, NY, USA, 16–30. https://doi.org/10.1145/3314221.3314611
- Andreas Lochbihler. 2013. Making the Java memory model safe. ACM Trans. Program. Lang. Syst. 35, 4 (2013), 12:1–12:65.
   https://doi.org/10.1145/2518191
- Jeremy Manson, William Pugh, and Sarita V. Adve. 2005. The Java Memory Model. SIGPLAN Not. 40, 1 (Jan. 2005), 378–391. https://doi.org/10.1145/1047659.1040336
  - Daniel Marino, Todd D. Millstein, Madanlal Musuvathi, Satish Narayanasamy, and Abhayendra Singh. 2015. The Silently Shifting Semicolon. In 1st Summit on Advances in Programming Languages, SNAPL 2015, May 3-6, 2015, Asilomar, California, USA (LIPIcs, Vol. 32), Thomas Ball, Rastislav Bodík, Shriram Krishnamurthi, Benjamin S. Lerner, and Greg Morrisett (Eds.). Schloss Dagstuhl Leibniz-Zentrum für Informatik, 177–189. https://doi.org/10.4230/LIPIcs.SNAPL.2015.177
- Peter O'Hearn. 2007. Resources, Concurrency, and Local Reasoning. *Theor. Comput. Sci.* 375, 1-3 (April 2007), 271–307. https://doi.org/10.1016/j.tcs.2006.12.035
- Marco Paviotti, Simon Cooksey, Anouk Paradis, Daniel Wright, Scott Owens, and Mark Batty. 2020. Modular Relaxed Dependencies in Weak Memory Concurrency. In *Programming Languages and Systems 29th European Symposium on Programming, ESOP 2020, Dublin, Ireland, April 25-30, 2020, Proceedings (Lecture Notes in Computer Science, Vol. 12075)*, Peter Müller (Ed.). Springer, 599–625. https://doi.org/10.1007/978-3-030-44914-8\_22
- Jean Pichon-Pharabod and Peter Sewell. 2016. A Concurrency Semantics for Relaxed Atomics That Permits Optimisation and Avoids Thin-air Executions. In Proceedings of the 43rd Annual ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages (St. Petersburg, FL, USA) (POPL '16). ACM, New York, NY, USA, 622–633. https://doi.org/10. 1145/2837614.2837616
- Anton Podkopaev, Ori Lahav, and Viktor Vafeiadis. 2019. Bridging the gap between programming languages and hardware weak memory models. *Proc. ACM Program. Lang.* 3, POPL (2019), 69:1–69:31. https://doi.org/10.1145/3290382
- William Pugh. 2004. Causality Test Cases. https://perma.cc/PJT9-XS8Z
- Christopher Pulte, Shaked Flur, Will Deacon, Jon French, Susmit Sarkar, and Peter Sewell. 2018. Simplifying ARM concurrency: multicopy-atomic axiomatic and operational models for ARMv8. *PACMPL* 2, POPL (2018), 19:1–19:29. https://doi.org/10.1145/3158107
- Jaroslav Sevčík. 2008. Program Transformations in Weak Memory Models. PhD thesis. Laboratory for Foundations of
   Computer Science, University of Edinburgh.
- Jaroslav Sevčík and David Aspinall. 2008. On Validity of Program Transformations in the Java Memory Model. In ECOOP

  2008 Object-Oriented Programming, 22nd European Conference, Paphos, Cyprus, July 7-11, 2008, Proceedings (Lecture
  Notes in Computer Science, Vol. 5142), Jan Vitek (Ed.). Springer, 27–51. https://doi.org/10.1007/978-3-540-70592-5\_3
- Joel Spolsky. 2002. The Law of Leaky Abstractions. https://www.joelonsoftware.com/2002/11/11/the-law-of-leaky-abstractions/.
- Viktor Vafeiadis and Chinmay Narayan. 2013. Relaxed separation logic: a program logic for C11 concurrency. In Proceedings
   of the 2013 ACM SIGPLAN International Conference on Object Oriented Programming Systems Languages & Applications,
   OOPSLA 2013, part of SPLASH 2013, Indianapolis, IN, USA, October 26-31, 2013. 867–884. https://doi.org/10.1145/2509136.

 Conrad Watt, Christopher Pulte, Anton Podkopaev, Guillaume Barbier, Stephen Dolan, Shaked Flur, Jean Pichon-Pharabod, and Shu-yu Guo. 2020. Repairing and mechanising the JavaScript relaxed memory model. In *Proceedings of the 41st ACM SIGPLAN International Conference on Programming Language Design and Implementation, PLDI 2020, London, UK, June 15-20, 2020*, Alastair F. Donaldson and Emina Torlak (Eds.). ACM, 346–361. https://doi.org/10.1145/3385412.3385973

Conrad Watt, Andreas Rossberg, and Jean Pichon-Pharabod. 2019. Weakening WebAssembly. *Proc. ACM Program. Lang.* 3, OOPSLA (2019), 133:1–133:28. https://doi.org/10.1145/3360559

## **A DISCUSSION**

# A.1 Associativity and Skolemization

The predicate transformers we have chosen for R4a and R4b are different from the ones used traditionally, which are written using substitution [Jagadeesan et al. 2020]. Attempting to write R4a in this style we would have:

(R4a') if  $(E \cap D) \neq \emptyset$  then  $\tau^D(\psi) \equiv \psi[v/r]$ ,

Recall that R4c says that  $\psi$  must be independent of r in order to appear in a top-level pomset: if  $E=\emptyset$  then  $\tau^D(\psi)\equiv \psi$ . This choice for R4c is forced by Definition 3.3, which states that the predicate transformer for a small subset of E must imply the transformer for a larger subset.

Sadly, this definition fails associativity.

Consider the following, eliding transformers for the writes ("!" represents logical negation):

Coalescing the writes and associating to the right, we have the following, since  $(r=0 \lor r\neq 0) \equiv tt$ :

$$r := y$$
  $x := !r; x := !!r; x := 0$   $r := y; (x := !r; x := !!r; x := 0)$   $(\mathbb{R}y1)$   $(\mathbb{W}x1) \rightarrow (\mathbb{W}x0)$ 

The precondition of (Wx1) is a tautology. Associating to the left and the coalescing, instead:

$$r := y \; ; \; x := ! \; r \qquad \qquad x := ! ! \; r \; ; \; x := 0 \qquad \qquad (r := y \; ; \; x := ! r) \; ; \; (x := ! ! \; r \; ; \; x := 0)$$
 
$$(R \; y1) \qquad (y = r \; \lor \; 1 = r) \Rightarrow r = 0 \; | \; \mathsf{W} \; x1 ) \qquad (R \; y1) \qquad (R \; y1) \qquad (W \; x0)$$

where  $\phi = ((y=r \lor 1=r) \Rightarrow r=0) \lor (r\neq 0)$ . The precondition  $\phi$  is not a tautology. In a top-level pomset, this forces dependency order from (Ry1) to (Wx1).

Our solution is to Skolemize, replacing uses of  $\psi[v/r]$  by  $(r=v) \Rightarrow \psi$ , for uniquely chosen r. The proof of associativity requires that predicate transformers distribute through disjunction (Definition 3.2). The attempt to define predicate transformers using substitution fails for R4c because the predicate transformer  $\tau(\psi) = (\forall r)\psi$  does not distribute through disjunction:  $\tau(\psi_1 \vee \psi_2) = (\forall r)(\psi_1 \vee \psi_2) \neq ((\forall r)(\psi_1)) \vee ((\forall r)(\psi_2)) = \tau(\psi_1) \vee \tau(\psi_2)$ . Since  $\tau(\psi) = (\forall r)\psi$  does not distribute through disjunction, we use  $\tau(\psi) = \psi$  instead (which trivially distributes through disjunction). This change means we cannot use substitution, since  $\psi$  does not imply  $\psi[v/r]$ . Fortunately, Skolemizing solves this problem, since  $\psi$  implies  $(r=v) \Rightarrow \psi$ .

## A.2 Comparison with Weakest Preconditions

We compare traditional transformers to the dependent-case transformers of Fig. 1.

Because of augment closure, we are not interested in isolating the *weakest* precondition. Thus we think of transformers as Hoare triples. In addition, all programs in our language are strongly normalizing, so we need not distinguish strong and weak correctness. In this setting, the Hoare triple  $\{\phi\}$  S  $\{\psi\}$  holds exactly when  $\phi \Rightarrow wp_S(\psi)$ .

0:26 Anon.

Hoare triples do not distinguish thread-local variables from shared variables. Thus, the assignment rule applies to all types of storage. The rules can be written as on the left below:

$$\begin{split} wp_{x:=M}(\psi) &= \psi[M/x] \\ wp_{r:=M}(\psi) &= \psi[M/r] \\ wp_{r:=M}(\psi) &= \psi[M/r] \\ vp_{r:=M}(\psi) &= x=r \Rightarrow \psi \end{split} \qquad \begin{aligned} \tau_{x:=M}(\psi) &= \psi[M/x] \\ \tau_{r:=M}(\psi) &= \psi[M/r] \\ \tau_{r:=M}(\psi) &= v=r \Rightarrow \psi \end{aligned} \qquad \text{where } \lambda(e) = \mathsf{R} x v \end{split}$$

Here we have chosen an alternative formulation for the read rule, which is equivalent to the more traditional  $\psi[x/r]$ , as long as registers are assigned at most once in a program. Our predicate transformers for the dependent case are shown on the right above. Only the read rule differs from the traditional one.

For programs where every register is bound and every read is fulfilled, our dependent transformers are the same as the traditional ones. Thus, when comparing to weakest preconditions, let us only consider totally-ordered executions of our semantics where every read could be fulfilled by prepending some writes. For example, we ignore pomsets of x := 2; x := x that read 1 for x.

For example, let  $S_i$  be defined:

$$S_1 = s := x$$
;  $x := s + r$   $S_2 = x := t$ ;  $S_1$   $S_3 = t := 2$ ;  $r := 5$ ;  $S_2$ 

The following pomset appears in the semantics of  $S_2$ . A pomset for  $S_3$  can be derived by substituting [2/t, 5/r]. A pomset for  $S_1$  can be derived by eliminating the initial write.

$$x := t \; ; \; s := x \; ; \; x := s + r$$

$$(t = 2 \mid Wx2) \longrightarrow (Rx2) \longrightarrow (2 = s \Rightarrow (s + r) = 7 \mid Wx7) \cdots \longrightarrow (2 = s \Rightarrow \psi[s + r/x])$$

The predicate transformers are:

$$\begin{aligned} wp_{S_1}(\psi) &= x = s \Rightarrow \psi[s + r/x] \\ wp_{S_2}(\psi) &= t = s \Rightarrow \psi[s + r/x] \\ wp_{S_2}(\psi) &= 2 = s \Rightarrow \psi[s + r/x] \\ \end{aligned}$$

$$\begin{aligned} \tau_{S_1}(\psi) &= 2 = s \Rightarrow \psi[s + r/x] \\ \tau_{S_2}(\psi) &= 2 = s \Rightarrow \psi[s + r/x] \\ \tau_{S_3}(\psi) &= 2 = s \Rightarrow \psi[s + r/x] \end{aligned}$$

# A.3 Substitutions

In *READ*, it is also possible to collapse x and r via substitution:

```
(R4a') if (E \cap D) \neq \emptyset then \tau^D(\psi) \equiv v = r \Rightarrow \psi[r/x],

(R4b') if E \neq \emptyset and (E \cap D) = \emptyset then \tau^D(\psi) \equiv (v = r \lor x = r) \Rightarrow \psi[r/x],

(R4c') if E = \emptyset then \tau^D(\psi) \equiv \psi[r/x],
```

Perhaps surprisingly, this semantics is incomparable with that of Fig. 1. Consider the following:

Prepending (s:=x), we get the same result regardless of whether we substitute [s/x], since x does not occur in either precondition. Here we show the independent case:

$$s:=x\,;\, \text{if}\,(r\wedge s\,\,\text{even})\,\{y:=1\};\,\, \text{if}\,(r\wedge s)\,\{z:=1\}$$
 
$$(2=s\vee x=s)\Rightarrow (r\wedge s\,\,\text{even})\,\,|\,\, \text{W}\,y\,1) \qquad (2=s\vee x=s)\Rightarrow (r\wedge s)\,\,|\,\,\text{W}\,z\,1)$$

Since the preconditions mention x, prepending (r := x), we now get different results depending on whether we perform the substitution. Without any substitution, we have:

$$r:=x\;;\;s:=x\;;\;\mathrm{if}(r\wedge s\;\mathrm{even})\{y:=1\}\;;\;\mathrm{if}(r\wedge s)\{z:=1\}$$
 
$$\boxed{\mathbb{R}x1} \qquad \boxed{\mathbb{R}x2} \qquad \boxed{\mathbb{R}x2} \qquad \boxed{\mathbb{R}x3} \qquad \boxed{$$

Prepending (x := 0), which substitutes [0/x], the precondition of (Wy1) becomes  $(1=r \Rightarrow (2=s \lor 0=s) \Rightarrow (r \land s \text{ even}))$ , which is a tautology, whereas the precondition of Wz1 becomes  $(1=r \Rightarrow (2=s \lor 0=s) \Rightarrow (r \land s))$ , which is not. In order to be top-level, (Wz1) must be dependency ordered after (Rx2); in this case the precondition becomes  $(1=r \Rightarrow 2=s \Rightarrow (r \land s))$ , which is a tautology.

$$(\mathbf{W}x0)$$
  $(\mathbf{R}x1)$   $(\mathbf{R}x2)$   $(\mathbf{W}y1)$   $(\mathbf{W}z1)$ 

The situation reverses with the substitution  $\lceil r/x \rceil$ :

$$r := x \; ; \; s := x \; ; \; \text{if}(r \land s \; \text{even}) \{ y := 1 \}; \; \text{if}(r \land s) \{ z := 1 \}$$

$$(1 = r \Rightarrow (2 = s \lor r = s) \Rightarrow (r \land s \; \text{even}) \; | \; \mathsf{W}y1) \qquad (1 = r \Rightarrow (2 = s \lor r = s) \Rightarrow (r \land s) \; | \; \mathsf{W}z1)$$

Prepending (x := 0):

$$(Wx0)$$
  $(Rx1)$   $(Rx2)$   $(Wy1)$   $(Wz1)$ 

The dependency has changed from  $(Rx2) \rightarrow (Wz1)$  to  $(Rx2) \rightarrow (Wy1)$ . The resulting sets of pomsets are incomparable.

Thinking in terms of hardware, the difference is whether reads update the cache, thus clobbering preceding writes. With [r/x], reads clobber the cache, whereas without the substitution, they do not. Since most caches work this way, the model with [r/x] is likely preferred for modeling hardware. However, this substitution only makes sense in a model with read-read coherence and read-read dependencies, which we will see is not the case for Arm. By leaving out the substitution, we also ensure that downgraded reads are fulfilled by preceding writes, not reads.

#### A.4 Downset Closure

We would like the semantics to be closed with respect to *downsets*. Downsets include a subset of initial events, similar to *prefixes* for strings.

Definition A.1.  $P_2$  is an downset of  $P_1$  if

 $(1) E_2 \subseteq E_1,$ 

(5)  $\checkmark_2 \models \checkmark_1$ ,

(2)  $(\forall e \in E_2) \lambda_2(e) = \lambda_1(e)$ ,

(6a)  $(\forall d \in E_2) \ (\forall e \in E_2) \ d \leq_2 e \text{ iff } d \leq_1 e,$ 

(3)  $(\forall e \in E_2) \kappa_2(e) \equiv \kappa_1(e)$ ,

(6b)  $(\forall d \in E_1) (\forall e \in E_2) \text{ if } d \leq_1 e \text{ then } d \in E_2,$ 

(4)  $(\forall e \in E_2) \tau_2^D(e) \equiv \tau_1^D(e),$ 

(7)  $(\forall d \in E_2)$   $(\forall e \in E_2)$  d rf<sub>2</sub> e iff d rf<sub>1</sub> e.

Downset closure fails due to for two reasons. The key property is that the empty set transformer should behave the same as the independent transformer.

First, downset closure fails for Definition 6.1, because it does not enforce read-read dependencies. Consider

The semantics of this program includes the singleton pomset (Rx0), but not the singleton pomset (Ry0). To get (Rx0), we combine:

$$r := x \qquad \text{if}(!r)\{s := y\}$$

$$(Rx0) \qquad \emptyset$$

0:28 Anon.

Attempting to get (Ry0), we instead get:

$$r := x$$
 if  $(!r)\{s := y\}$ 

$$\emptyset$$
 
$$r = 0 \mid Ry0$$

Since r appears only once in the program, this pomset cannot contribute to a top-level pomset.

Second, the semantics is not downset closed because the independency reasoning of R4b is only applicable for pomsets where the ignored read is present! Revisiting JMM causality test case 1 from the end of  $\S 3.7$ :

$$x := 0 \qquad r := x \qquad \text{if}(r \ge 0) \{y := 1\}; z := r$$

$$\boxed{\mathbb{W}x0} \qquad \boxed{\mathbb{R}x1} \qquad r \ge 0 \mid \mathbb{W}y1 \qquad r = 1 \mid \mathbb{W}z1$$

$$\psi[0/x] \qquad x := 0; r := x; \text{if}(r \ge 0) \{y := 1\}; z := r$$

$$\boxed{\mathbb{W}x0} \qquad \boxed{\mathbb{R}x1} \qquad (1 = r \lor 0 = r) \Rightarrow r \ge 0 \mid \mathbb{W}y1 \qquad 1 = r \Rightarrow r = 1 \mid \mathbb{W}z1$$

The precondition of (Wy1) is a tautology.

Taking the empty set for the read, however, the precondition of (Wy1) is not a tautology:

$$x := 0; r := x; if(r \ge 0) \{y := 1\}; z := r$$
 $(r \ge 0 \mid Wy1) \qquad (r = 1 \mid Wz1)$ 

One way to deal with the second issue would be to allow general access elimination to merge (Wx0) and (Rx0):

$$x := 0; r := x; if(r \ge 0) \{ y := 1 \}; z := r$$

$$(0 = r \lor 0 = r) \Rightarrow r \ge 0 \mid Wy1) \qquad (r = 1 \mid Wz1)$$

We leave the elaboration of this idea to future work.

# A.5 Combining Address Calculation and If-Closure

Definition 6.3 is naive with respect to merging events. Consider the following example:

Merging, we have:

if(M){[r]:=0; [0]:=!r} else {[r]:=0; [0]:=!r}
$${}^{c}(r=1 \mid W[1]0) \stackrel{d}{(r=0 \lor r=1 \mid W[0]0)} \stackrel{e}{\leftarrow} (r=0 \mid W[0]1)$$

The precondition of W[0]0 is a tautology; however, this is not possible for ([r] := 0; [0] := !r) alone, using Definition 6.3.

Definition A.2, enables this execution using if-closure. Under this semantics, we have:

$$[r] := 0$$
 [0] := !  $r$  
$${}^{c} (r=1 \mid W[1]0) {}^{d} (r=0 \mid W[0]0) {}^{e} (r=0 \mid W[0]1)$$

Sequencing and merging:

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

The precondition of (W[0]0) is a tautology, as required.

Definition A.2. Let  $[\cdot]$  be defined as in Fig. 1, changing WRITE and READ:

If  $P \in WRITE(L, M, \mu)$  then  $(\exists \ell : E \to \mathcal{V}) (\exists v : E \to \mathcal{V}) (\exists \theta : E \to \Phi)$ 

- (w1) if  $\theta_d \wedge \theta_e$  is satisfiable then d = e, (w5a)  $\sqrt{=} \theta_e \Rightarrow L = \ell_e \wedge M = v_e$ ,
- (w2)  $\lambda(e) = W^{\mu}[\ell]v_e$ , (w5b)  $\sqrt{=} V_{e \in F} \theta_e$ .
- (w3)  $\kappa(e) \equiv \theta_e \wedge L = \ell_e \wedge M = v_e$
- 380 (W4)  $(\forall k) \tau^D(\psi) \equiv \bigwedge_{e \in E} \theta_e \Rightarrow (L=\ell) \Rightarrow \psi[M/x][M=v_e/Q_x]$

If  $P \in READ(r, L, \mu)$  then  $(\exists \ell : E \to \mathcal{V})$   $(\exists v : E \to \mathcal{V})$   $(\exists \theta : E \to \Phi)$ 

- (R1) if  $\theta_d \wedge \theta_e$  is satisfiable then d = e, (R6) if  $E = \emptyset$  and  $\mu \neq rlx$  then  $\sqrt{=}$  ff.
- (R2)  $\lambda(e) = \mathsf{R}^{\mu}[\ell] v_e$

1374

1377

1382

1383

1384

1387

1390 1391

1392

1393 1394

1395

1399

1400 1401

1402

1403 1404

1405

1406

1407 1408 1409

1410

1411 1412

1413

1414

1415 1416

1417 1418

1419

- (R3)  $\kappa(e) \equiv \theta_e \wedge L = \ell_e \wedge Q_{\lceil \ell \rceil}$ 
  - (R5)  $(\forall s)\tau^{D}(\psi) \equiv \bigwedge_{e \in E \cap D} \theta_{e} \Rightarrow (L = \ell_{e} \Rightarrow v_{e} = s_{e}) \Rightarrow \psi[s_{e}/r]$   $\wedge \bigwedge_{e \in E \setminus D} \theta_{e} \Rightarrow ((L = \ell_{e} \Rightarrow v_{e} = s_{e}) \vee (L = \ell_{e} \Rightarrow [\ell] = s_{e})) \Rightarrow \psi[s_{e}/r]$  $\wedge (\bigwedge_{e \in E} \neg \theta_{e}) \Rightarrow \psi[s/r],$

# A.6 PwT-MCA: Encoding Delay in the Logic

PwT-MCA satisfies one direction of Lemma 3.6(i)–(j)

- (i)  $if(\phi)\{\mathcal{P}_1\}$  else  $\{\mathcal{P}_2\} \supseteq if(\phi)\{\mathcal{P}_1\}$ ;  $if(\neg \phi)\{\mathcal{P}_2\}$ .
- (j)  $if(\phi)\{\mathcal{P}_1\}$  else  $\{\mathcal{P}_2\} \supseteq if(\neg \phi)\{\mathcal{P}_2\}$ ;  $if(\phi)\{\mathcal{P}_1\}$ .

In order to validate the reverse inclusions, we could require that s6a not impose order when  $\kappa_1(d) \wedge \kappa_2(e)$  is unsatisfiable. Thus, following on §6.7, we would also like this:

(s6b') if  $\lambda_1(d)$  delays  $\lambda_2(e)$  and  $\kappa_1(d) \wedge \kappa_2'(e)$  is  $\lambda$ -consistent then  $d \leq e$ .

However, (s6b') fails associativity. Example where  $\theta_{\lambda} = (r=0)$ 

$$\begin{array}{ccc} r := y & \text{if} (r \parallel s)\{x := 1\} & \text{if} (!s)\{x := 2\} \\ \hline (R y0) & \hline (r \neq 0 \lor s \neq 0 \mid Wx1) & \hline (s = 0 \mid Wx2) \\ \end{array}$$

Associating right, order is required since  $((r\neq 0 \lor s\neq 0) \land s=0)$  is satisfiable (take r=1 and s=0):

$$r := y \qquad \qquad \text{if } (r \parallel s) \{x := 1\}; \text{ if } (!s) \{x := 2\}$$

$$(r \neq 0 \lor s \neq 0 \mid Wx1) \longrightarrow (s = 0 \mid Wx2)$$

$$r := y; \text{ if } (r \parallel s) \{x := 1\}; \text{ if } (!s) \{x := 2\}$$

$$(Ry0) \longrightarrow (r = 0 \Rightarrow (r \neq 0 \lor s \neq 0) \mid Wx1) \longrightarrow (s = 0 \mid Wx2)$$

Associating left, order is not required between the writes since  $(s \ne 0 \land s = 0)$  is unsatisfiable:

$$r := y; \text{ if } (r \parallel s)\{x := 1\}$$
 if  $(!s)\{x := 2\}$ 

$$(s = 0 \mid Wx2)$$

$$r := y; \text{ if } (r \parallel s)\{x := 1\}; \text{ if } (!s)\{x := 2\}$$

$$(Ry0) \longrightarrow (r = 0 \Rightarrow (r \neq 0 \lor s \neq 0) \mid Wx1)$$
  $(s = 0 \mid Wx2)$ 

This motivates the logic-based presentation of delay.

1420 1421 0:30 Anon.

Even in its logical form, s6b' is incompatible with the ability to strengthen preconditions using augment closure, which is allowed in [Jagadeesan et al. 2020]. Consider the following.

$$if(r)\{x := 2\} \qquad \qquad x := 1 \qquad \qquad x := 2 \qquad \qquad if(!r)\{x := 1\}$$
 
$$(r \neq 0 \mid Wx2) \qquad (Wx1) \qquad (wx2) \qquad (r = 0 \mid Wx1)$$

Augmenting the middle preconditions and then using sequential composition, we have:

Note that s6b' does not require any order between the two writes of the middle pomset. Merging left and right, we have:

if(r){x:=2}; x:=1; x:=2; if(!r){x:=1}  

$$(Wx2) \rightarrow (Wx1)$$

As shown by the following single-threaded code, allowing this outcome would violate DRF-SC.

$$y := 1; r := y; if(r)\{x := 2\}; x := 1; x := 2; if(!r)\{x := 1\}$$

$$(Wy1) \rightarrow (Ry1) \qquad (Wx2) \rightarrow (Wx1)$$

It is for this reason that we use *weakest* preconditions, rather than preconditions. Note that as a result, we fail to validate the following refinement:  $\mathcal{P}_1 \not\supseteq \text{if}(\phi) \{\mathcal{P}_1\}$ .

# A.7 Comparison to "A Promising Semantics 2.1" [POPL 2017]

Jagadeesan et al. [2020] note that the speculative models listed above all, including [Kang et al. 2017], fail to validate compositional reasoning of temporal properties—see their examples OOTA4, OOTA5, and [Lochbihler 2013, Fig. 8]). The difference with our model can be understood in terms of the valid program transformations. The speculative models allow reads to be introduced, with subsequent case analysis on the value read—effectively, this can turn one read into two, with different conditional branches taken for the two copies of the read. Our model invalidates this transformation. In return, our model enjoys compositionality for temporal safety properties.

[Todo: Write this.]

 Case analysis gives very weak results when combined with thread inlining. See [Chakraborty and Vafeiadis 2019b, §B.1]. These happen by performing transformations that: (1) introduce conditionals, (2) inline two threads on both sides of the introduced conditional, (3) choose different orders for the two threads for the two sides of the conditional.

Case analysis gives very weak results when combined with read introduction. See [Cho et al. 2021]. These happen by performing transformations that: (1) introduce reads, (2) introduce conditionals, (3) choose different values for the reads on the two sides of the conditional.

The fact that the semantics is not verifiable a posteriori is something it shares with WEAKESTMO, where the justification relation must be built inductively.

WEAKESTMO admits FADD, but PS does not. PS admits CohCYC, but WEAKESTMO does not.

# A.8 Comparison to "Pomsets with Preconditions" [OOPSLA 2020]

PwT-MCA is closely related to PwP model of [Jagadeesan et al. 2020]. The major difference is that PwT-MCA supports sequential composition. In the remainder of this section, we discuss other differences. We also point out some errors in [Jagadeesan et al. 2020], all of which have been confirmed by the authors.

*Substitution.* PwP uses substitution rather than Skolemizing. Indeed our use of Skolemization is motivated by disjunction closure for predicate transformers, which do not appear in PwP. In Fig. 1, we gave the semantics of read for nonempty pomsets as:

```
1474 (R4a) if (E \cap D) \neq \emptyset then \tau^D(\psi) \equiv v = r \Rightarrow \psi,

(R4b) if (E \cap D) = \emptyset then \tau^D(\psi) \equiv (v = r \lor x = r) \Rightarrow \psi.
```

In PwP, the definition is roughly as follows:

1478 (R4a') if 
$$(E \cap D) \neq \emptyset$$
 then  $\tau^D(\psi) \equiv \psi[v/r][v/x]$ ,  
1479 (R4b') if  $(E \cap D) = \emptyset$  then  $\tau^D(\psi) \equiv \psi[v/r][v/x] \wedge \psi[x/r]$ 

The use of conjunction in R4b' causes disjunction closure to fail because the predicate transformer  $\tau(\psi) = \psi' \wedge \psi''$  does not distribute through disjunction, even assuming that the prime operations do:  ${}^{4}\tau(\psi_{1} \vee \psi_{2}) = (\psi'_{1} \vee \psi'_{2}) \wedge (\psi''_{1} \vee \psi''_{2}) \neq (\psi'_{1} \wedge \psi''_{1}) \vee (\psi'_{2} \wedge \psi''_{2}) = \tau(\psi_{1}) \vee \tau(\psi_{2})$ . See also §A.1.

The substitutions collapse x and r, allowing local invariant reasoning (LIR), as required by JMM causality test case 1, discussed at the end of §3.7. Without Skolemizing it is necessary to substitute [x/r], since the reverse substitution [r/x] is useless when r is bound—compare with §A.3. As discussed below (Downset closure), including this substitution affects the interaction of LIR and downset closure.

Removing the substitution of [x/r] in the independent case has a technical advantage: we no longer require *extended* expressions (which include memory references), since substitutions no longer introduce memory references.

The substitution [x/r] does not work with Skolemization, even for the dependent case, since we lose the unique marker for each read. In effect, this forces all reads of a location to see the same values. Using this definition, consider the following:

$$r := x; s := x; if(r < s) \{ y := 1 \}$$

$$(Rx1) \qquad (Rx2) \rightarrow (1 = x \Rightarrow 2 = x \Rightarrow x < x \mid Wy1)$$

Although the execution seems reasonable, the precondition on the write is not a tautology.

Downset closure. PwP enforces downset closure in the prefixing rule. Even without this, downset closure would be different for the two semantics, due to the use of substitution in PwP. Consider the final pomset in the last example of §A.4 under the semantics of this paper, which elides the middle read event:

$$x := 0; r := x; if(r \ge 0) \{y := 1\}$$

$$(Wx0) \qquad (r \ge 0 \mid Wy1)$$

In PwP, the substitution [x/r] is performed by the middle read regardless of whether it is included in the pomset, with the subsequent substitution of [0/x] by the preceding write, we have [x/r][0/x], which is [0/r][0/x], resulting in:

Augmentation of Preconditions. PwP allows augmentation of preconditions. As discussed in §A.6, this causes associativity to fail for delay, at least when attempting to validate Lemma 3.6(i)–(j) Thus, we use *weakest* preconditions, rather than general preconditions. As a result, we fail to validate the following refinement:  $\mathcal{P}_1 \not\supseteq if(\phi) \{\mathcal{P}_1\}$ .

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

 $<sup>\</sup>overline{{}^4(\psi_1 \lor \psi_2)' = (\psi_1' \lor \psi_2')}$  and  $(\psi_1 \lor \psi_2)'' = (\psi_1'' \lor \psi_2'')$ .

0:32 Anon.

Consistency. PwP imposes consistency, which requires that for every pomset P,  $\bigwedge_e \kappa(e)$  is satisfiable. Associativity requires that we allow pomsets with inconsistent preconditions. Consider a variant of the example from §6.6.

$$if(M)\{x := 1\} \qquad \qquad if(!M)\{x := 1\} \qquad \qquad if(M)\{y := 1\} \qquad \qquad if(!M)\{y := 1\}$$
 
$$(M \mid Wx1) \qquad \qquad (M \mid Wy1) \qquad \qquad (\neg M \mid Wy1)$$

Associating left and right, we have:

Associating into the middle, instead, we require:

$$\begin{split} &\text{if}(M)\{x := 1\} & \text{if}(!M)\{y := 1\} \\ & \underbrace{M \mid Wx1} & \underbrace{\neg M \mid Wx1} & \underbrace{M \mid Wy1} & \underbrace{\neg M \mid Wy1} \\ \end{split}$$

Joining left and right, we have:

$$\begin{split} \text{if}(M)\{x := 1\}; & \text{if}(!M)\{x := 1\}; \\ & \text{if}(M)\{y := 1\}; \\ & \text{if}(!M)\{y := 1\} \end{split}$$

Causal Strengthening. PwP imposes causal strengthening, which requires for every pomset P, if  $d \le e$  then  $\kappa(e) \models \kappa(d)$ . Associativity requires that we allow pomsets without causal strengthening. Consider the following.

$$\begin{array}{ccc} \text{if}(M)\{r:=x\} & y:=r & \text{if}(!M)\{s:=x\} \\ \hline (M \mid \mathsf{R}x1) & \hline (r=1 \mid \mathsf{W}y1) & \hline (\neg M \mid \mathsf{R}x1) \end{array}$$

Associating left, with causal strengthening:

$$if(M)\{r := x\}; y := r$$
 
$$if(!M)\{s := x\}$$
 
$$(M \mid Rx1) \longrightarrow (M \mid Wy1)$$
 
$$(\neg M \mid Rx1)$$

Finally, merging:

$$if(M)\{r := x\}; y := r; if(!M)\{s := x\}$$

$$(Rx1) \rightarrow (M \mid Wy1)$$

Instead, associating right:

$$\begin{array}{ll} \text{if}(M)\{r:=x\} & y:=r; \text{ if}(!M)\{s:=x\} \\ \hline (M\mid \mathsf{R}x1) & \hline (r=1\mid \mathsf{W}y1) & \lnot M\mid \mathsf{R}x1 \end{array}$$

Merging:

if 
$$(M)$$
 { $r := x$ };  $y := r$ ; if  $(!M)$  { $s := x$ }
$$(Rx1) \rightarrow (Wy1)$$

With causal strengthening, the precondition of Wy1 depends upon how we associate. This is not an issue in PwP, which always associates to the right.

One use of causal strengthening is to ensure that address dependencies do not introduce thin air reads. Associating to the right, the intermediate state of the example in §6.3 is:

$$s := [r]; x := s$$

$$(r=2 \mid R[2]1) \longrightarrow (r=2 \Rightarrow 1=s) \Rightarrow s=1 \mid Wx1$$

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

In PwP, we have, instead:

$$s := [r]; x := s$$

$$(r=2 \mid R[2]1) \longrightarrow (r=2 \land [2]=1 \mid Wx1)$$

Without causal strengthening, the precondition of (Wx1) would be simply [2]=1. The treatment in this paper, using implication rather than conjunction, is more precise.

Internal Acquiring Reads. The proof of compilation to Arm in PwP assumes that all internal reads can be eliminated. However, this is not the case for acquiring reads. For example, PwP disallows the following execution, where the final values of x is 2 and the final value of y is 2. This execution is allowed by Arm8 and Tso.

$$x := 2; r := x^{acq}; s := y \parallel y := 2; x^{rel} := 1$$
 $(Wx2) \longrightarrow (Ry0) \longrightarrow (Wy2) \longrightarrow (W^{rel}x1)$ 

We discussed two approaches to this problem in §B.

Redundant Read Elimination. Contrary to the claim, redundant read elimination fails for PwP. We discussed redundant read elimination in §6.2. Consider JMM Causality Test Case 2, which we discussed there.

$$r := x$$
;  $s := x$ ; if  $(r=s)\{y := 1\} \parallel x := y$ 

$$(Rx1) \qquad (Wy1) \qquad (Ry1) \qquad (Wx1)$$

Under the semantics of PwP, we have

$$r := x \; ; \; s := x \; ; \; \text{if}(r = s) \; \{y := 1\}$$
 
$$\boxed{\mathsf{R}x1} \qquad \boxed{\mathsf{1}=\mathsf{1} \wedge \mathsf{1}=x \wedge x = 1 \wedge x = x \mid \mathsf{W}y1}$$

The precondition of (Wy1) is *not* a tautology, and therefore redundant read elimination fails. (It is a tautology in r := x; s := r; if  $(r = s) \{ y := 1 \}$ .) PwP(§3.1) incorrectly stated that the precondition of (Wy1) was  $1 = 1 \land x = x$ .

#### **B** LOWERING PwT-MCA TO ARM

For simplicity, we restrict to top-level parallel composition.

#### **B.1** Arm executions

*Definition B.1.* An *Arm8 execution graph, G*, is tuple  $(E, \lambda, poloc, lob)$  such that

- (A1)  $E \subseteq \mathcal{E}$  is a set of events,
- (A2)  $\lambda : E \to \mathcal{A}$  defines a label for each event,
- (A3) poloc  $\subseteq E \times E$ , is a per-thread, per-location total order, capturing per-location program order,
- (A4)  $|ob \subseteq E \times E$ , is a per-thread partial order capturing *locally-ordered-before*, such that (A4a)  $poloc \cup |ob|$  is acyclic.

The definition of lob is complex. Comparing with our definition of sequential composition, it is sufficient to note that lob includes

- (L1) read-write dependencies, required by \$3,
- (L2) synchronization delay of  $\kappa_{\text{sync}}$ , required by s6a,
- (L3) sc access delay of ⋈<sub>sc</sub>, required by s6a,
- (L4) write-write and read-to-write coherence delay of ⋈<sub>co</sub>, required by s6a,

0:34 Anon.

and that lob does not include

1618 1619

1620

1621

1623

1625

1627

1629

1631

1633

1643

1645

1647

1649

1651

1652 1653

1654

1655

1657

1658

1659

1660

- (L5) read-read control dependencies, required by \$3,
- (L6) write-to-read order of rf, required by M7c,
- (L7) write-to-read coherence delay of ⋈<sub>co</sub>, required by s6a.

Definition B.2. Execution G is (co, rf, gcb)-valid, under External Global Consistency (EGC) if

- (A5)  $co \subseteq E \times E$ , is a per-location total order on writes, capturing *coherence*,
- (A6) rf  $\subseteq E \times E$ , is a relation, capturing reads-from, such that
  - (A6a) rf is surjective and injective relation on  $\{e \in E \mid \lambda(e) \text{ is a read}\}\$ ,
  - (A6b) if  $d \stackrel{\mathsf{rf}}{\longrightarrow} e$  then  $\lambda(d)$  matches  $\lambda(e)$ ,
  - (A6c) poloc  $\cup$  co  $\cup$  rf  $\cup$  fr is acyclic, where  $e \xrightarrow{fr} c$  if  $e \xleftarrow{rf} d \xrightarrow{co} c$ , for some d,
- (A7)  $gcb \supseteq (co \cup rf)$  is a linear order such that
  - (A7a) if  $d \xrightarrow{\text{rf}} e$  and  $\lambda(c)$  blocks  $\lambda(e)$  then either  $c \xrightarrow{\text{gcb}} d$  or  $e \xrightarrow{\text{gcb}} c$ ,
  - (A7b) if  $e \xrightarrow{\text{lob}} c$  then either  $e \xrightarrow{\text{gcb}} c$  or  $(\exists d) d \xrightarrow{\text{rf}} e$  and  $d \xrightarrow{\text{poloc}} e$  but not  $d \xrightarrow{\text{lob}} c$ .

Execution *G* is (co, rf, cb)-valid under External Consistency (EC) if

- (A5) and (A6), as for EGC,
  - (A8)  $cb \supseteq (co \cup lob)$  is a linear order such that if  $d \xrightarrow{rf} e$  then either
    - (A8a)  $d \stackrel{\mathsf{cb}}{\longrightarrow} e$  and if  $\lambda(c)$  blocks  $\lambda(e)$  then either  $c \stackrel{\mathsf{cb}}{\longrightarrow} d$  or  $e \stackrel{\mathsf{cb}}{\longrightarrow} c$ , or
- (A8b)  $d \stackrel{\mathsf{cb}}{\longleftarrow} e$  and  $d \stackrel{\mathsf{poloc}}{\longrightarrow} e$  and  $(\not\exists c) \lambda(c)$  blocks  $\lambda(e)$  and  $d \stackrel{\mathsf{poloc}}{\longrightarrow} c \stackrel{\mathsf{poloc}}{\longrightarrow} e$ .

Alglave et al. [2021] show that EGC and EC are both equivalent to the standard definition of Arm8. They explain EGC and EC using the following example, which is allowed by Arm8.<sup>5</sup>

$$x := 1; r := x; y := r \parallel 1 := y^{\text{acq}}; s := x$$

$$(Wx1) \xrightarrow{\text{rf}} (Rx1) \xrightarrow{\text{lob}} (Wy1) \xrightarrow{\text{rf}} (R^{\text{acq}}y1) \xrightarrow{\text{lob}} (Rx0)$$

EGC drops lob-order in the first thread using A7b, since (Wx1) is not lob-ordered before (Wy1).

EC drops rf-order in the first thread using A8b.

$$(cb)$$

# B.2 Lowering PwT-MCA1 to Arm

The optimal lowering for Arm8 is unsound for PwT-MCA<sub>1</sub>. The optimal lowering maps relaxed access to ldr/str and non-relaxed access to ldar/stlr [Podkopaev et al. 2019]. In this section, we consider a suboptimal strategy, which lowers non-relaxed reads to (dmb.sy; ldar). Significantly, we retain the optimal lowering for relaxed access. In the next section we recover the optimal lowering by adopting an alternative semantics for M7c and s6a.

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

1661 1662

1663 1664

1665

 $<sup>^5\</sup>mathrm{We}$  have changed an address dependency in the first thread to a data dependency.

To see why the optimal lowering fails, consider the following attempted execution, where the final values of both x and y are 2.

$$x := 2; r := x^{\text{acq}}; y := r - 1 \parallel y := 2; x^{\text{rel}} := 1$$

$$(gcb)$$

$$(\leq)$$

$$(R^{acq}x2) \longrightarrow (Wy1) \longrightarrow (Wy2) \longrightarrow (W^{rel}x1)$$

This attempted execution is allowed by Arm8, but disallowed by our semantics.

 If the read of x in the execution above is changed from acquiring to relaxed, then our semantics allows the gcb execution, using the independent case for the read and satisfying the precondition of (Wy1) by prepending (Wx2). It may be tempting, therefore, to adopt a strategy of *downgrading* acquires in certain cases. Unfortunately, it is not possible to do this locally without invalidating important idioms such as publication. For example, consider that  $(R^{ra}x1)$  is *not* possible for the second thread in the following attempted execution, due to publication of (Wx2) via y:

$$x := x + 1; \ y^{\text{rel}} := 1 \parallel x := 1; \ \text{if} (y^{\text{acq}} \& x^{\text{acq}}) \{s := z\} \parallel z := 1; \ x^{\text{rel}} := 1$$
 $(x^{\text{rel}} y_1) \longrightarrow (x^{\text{rel}} y_1) \longrightarrow (x^{\text{rel}}$ 

Instead, if the read of x is relaxed, then the publication via y fails, and (Rx1) in the second thread is possible.

Using the suboptimal lowering for acquiring reads, our semantics is sound for Arm. The proof uses the characterization of Arm using EGC.

THEOREM B.3. Suppose  $G_1$  is  $(co_1, rf_1, gcb_1)$ -valid for S under the suboptimal lowering that maps non-relaxed reads to (dmb.sy; ldar). Then there is a top-level pomset  $P_2 \in [S]$  such that  $E_2 = E_1$ ,  $\lambda_2 = \lambda_1$ ,  $rf_2 = rf_1$ , and  $\leq_2 = gcb_1$ .

PROOF. First, we establish some lemmas about Arm8.

LEMMA B.4. Suppose G is (co, rf, gcb)-valid. Then  $gcb \supseteq fr$ .

PROOF. Using the definition of fr from A6c, we have e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of fr from A6c, we have <math>e 
ightharpoonup definition of from A6c, we have <math>e 
ightharpoon

We show that all the order required in the pomset is also required by Arm8. M7b holds since  $cb_1$  is consistent with  $co_1$  and  $fr_1$ . As noted above, lob includes the order required by s3 and s6a. We need only show that the order removed from A7b can also be removed from the pomset. In order for A7b to remove order from e to c, we must have  $d \xrightarrow{rf} e$  and  $d \xrightarrow{poloc} e$  but not  $d \xrightarrow{lob} c$ . Because of our suboptimal lowering, it must be that e is a relaxed read; otherwise the dmb.sy would require  $d \xrightarrow{lob} c$ . Thus we know that s6a does not require order from e to c. By chaining R4b and W5, any dependence on the read can by satisfied without introducing order in s3.

0:36 Anon.

# B.3 Lowering PwT-MCA2 to Arm

 We can achieve optimal lowering for Arm by weakening the semantics of sequential composition slightly. In particular, we must lose M7c, which states that  $d \xrightarrow{\text{rf}} e$  implies  $d \le e$ . Revisiting the example in the last subsection, we essentially mimic the EC characterization:

$$x := 2; r := x^{\operatorname{acq}}; y := r - 1 \parallel y := 2; x^{\operatorname{rel}} := 1$$

$$(\operatorname{W} x2) \longrightarrow (\operatorname{R}^{\operatorname{acq}} x2) \longrightarrow (\operatorname{W} y1) \longrightarrow (\operatorname{W} y2) \longrightarrow (\operatorname{W}^{\operatorname{rel}} x1)$$

$$(\operatorname{cb})$$

Here the rf relation *contradicts* order! We have both  $(Wx2) \cdots \rightarrow (R^{acq}x2)$  and  $(Wx2) \stackrel{cb}{\longleftarrow} (R^{acq}x2)$ . We first show that EC-validity is unchanged if we assume  $cb \supseteq fr$ :

LEMMA B.6. Suppose G is EC-valid via (co, rf, cb). Then there a permutation cb' of cb such that G is EC-valid via (co, rf, cb') and cb'  $\supseteq$  fr, where fr is defined in A6c.

PROOF. Suppose  $e \xrightarrow{fr} c$ . By definition of fr,  $e \xleftarrow{rf} d \xrightarrow{co} c$ , for some d. We show that either (1)  $e \xrightarrow{cb} c$ , or (2)  $e \xrightarrow{cb} e$  and we can reverse the order in cb' to satisfy the requirements.

If A8a applies to  $d \xrightarrow{rf} e$ , then  $e \xrightarrow{cb} c$ , since it cannot be that  $c \xrightarrow{co} d$ .

Suppose A8b applies to  $d \xrightarrow{rf} e$  and c is from a different thread than e. Because it is a different thread, we cannot have  $e \xrightarrow{lob} c$ , and therefore we can choose  $e \xrightarrow{cb} e$  in cb'.

Suppose A8b applies to  $d \xrightarrow{rf} e$  and c is from the same thread as e. Applying A6c to  $e \xrightarrow{fr} c$ , it cannot be that  $c \xrightarrow{poloc} e$ . Since poloc is a per-thread-and-per-location total order, it must be that  $e \xrightarrow{poloc} c$ . Applying A4a, we cannot have  $e \xrightarrow{lob} c$ , and therefore we can choose  $e \xrightarrow{cb} e$  in  $e \xrightarrow{cb} c$ .

Here is a contradictory non-example illustrating the last case of the proof:



THEOREM B.7. Suppose  $G_1$  is EC-valid for S via  $(co_1, rf_1, cb_1)$  and that  $cb_1 \supseteq fr_1$ . Then there is a top-level pomset  $P_2 \in [S]$  such that  $E_2 = E_1$ ,  $\lambda_2 = \lambda_1$ ,  $rf_2 = rf_1$ , and  $\leq_2 = cb_1$ .

PROOF. We show that all the order required in the pomset is also required by Arm8. M7b holds since  $cb_1$  is consistent with  $co_1$  and  $fr_1$ . s6b follows from A8b. As noted above, lob includes the order required by s3 and s6a.

We emphasize that M7c does not hold for  $[\cdot]$ :  $d \xrightarrow{rf} e$  may not imply  $d \le e$  when d and e come from different sides of a sequential composition. This means that rf must be verified during pomset construction, rather than post-hoc. The following lemma gives a post-hoc verification technique for rf, using program order (po) and phantom events  $(\pi)$ . The construction is discussed in §5.

Lemma B.8. Any P in the image of  $[\cdot]$  is complete iff for every  $d \xrightarrow{rf} e$  either

- external fulfillment:  $d \le e$  and if  $\lambda(c)$  blocks  $\lambda(e)$  then either  $c \le d$  or  $e \le c$ , or
- internal fulfillment:  $(\exists d' \mid \pi(d') = d)$   $(\exists e' \mid \pi(e') = e)$   $d' \stackrel{\text{po}}{\dots} e'$  and  $(\not \equiv c')$   $\kappa(c)$  is a tautology and  $\lambda(c)$  blocks  $\lambda(e)$  and  $d' \stackrel{\text{po}}{\dots} c \stackrel{\text{po}}{\dots} e'$ .

#### C LDRF-SC FOR PwT-MCA

In this appendix, we establish a DRF-SC for PwT-MCA<sub>2</sub>. We prove an *external* result, where the notion of *data-race* is independent of the semantics itself. Since every PwT-MCA<sub>2</sub> is also a PwT-MCA<sub>1</sub>, the result also applies there. Our result is also *local*. Using Dolan et al.'s [2018] notion of *Local Data Race Freedom (LDRF)*.

We do not address PwT-C11. The internal DRF-sc result for c11 [Batty 2015] does not rely on dependencies and thus applies to PwT-C11. In internal DRF-sc, data-races are defined using the semantics of the language itself. Using the notion of dependency defined here, it should be possible to prove an stronger external result for c11, similar to that of [Lahav et al. 2017]—we leave this as future work.

Jagadeesan et al. [2020] prove LDRF-sc for Pomsets with Preconditions (PwP). PwT-MCA generalizes PwP to account for sequential composition. Most of the machinery of LDRF-sc, however, has little to do with sequential semantics. Thus, we have borrowed heavily from the text of [Jagadeesan et al. 2020]; indeed, we have copied directly from the LATEX source, which is publicly available. We indicate substantial changes or additions using a change-bar on the right.

There are several changes:

- PwP imposes several conditions that we have dropped: *consistency, causal strengthening, downset closure* (see §A.8).
- PwP allows preconditions that are stronger than the weakest precondition.
- PwP imposes M7c (rf implies ≤) and thus is similar to PwT-MCA<sub>1</sub>. PwT-MCA<sub>2</sub> is a weaker model that is new to this paper.
- PwP did not provide an accurate account of program order for merged actions. We use Lemma 5.2 to correct this deficiency.

The first two items require us to define gen differently, below.

The result requires that locations are properly initialized. We assume a sufficient condition: that programs have the form " $x_1 := v_1$ ;  $\cdots x_n := v_n$ ; S" where every location mentioned in S is some  $x_i$ . To simplify the definition of *happens-before*, we ban fences and RMWS.

To state the theorem, we require several technical definitions. The reader unfamiliar with [Dolan et al. 2018] may prefer to skip to the examples in the proof sketch, referring back as needed.

*Program Order.* Let  $[\![\cdot]\!]_{mca2}^{po}$  be defined by applying the construction of Lemma 5.2 to  $[\![\cdot]\!]_{mca2}$ . We consider only *complete* pomsets. For these, we derive program order on compound events as follows. By Lemma 5.4, if there is a compound event e, then there is a phantom event  $c \in \pi^{-1}(e)$  such that  $\kappa(c)$  is a tautology. If there is exactly one tautology, we identify e with e in program order. If there is more than one tautology, Lemma C.1, below, shows that it suffices to pick an arbitrary one—we identify e with the e is e in the e is minimal in program order. For example, consider JMM causality test case 2, with an added write to e:

$$r := x; z := 1; s := x; if(r=s)\{y := 1\} \parallel x := y$$

$$(\ddagger \ddagger)$$

$$(Rx1) \longrightarrow (Rx1) \longrightarrow (Rx1) \longrightarrow (Rx1) \longrightarrow (Rx1)$$

Data Race. Data races are defined using program order (po), not pomset order ( $\leq$ ).

Because we ban fences and RMWs, we can adopt the simplest definition of *synchronizes-with* (sw): Let  $d \xrightarrow{sw} e$  exactly when d fulfills e, d is a release, e is an acquire, and  $\neg(d \xrightarrow{po} e)$ .

Let  $hb = (po \cup sw)^+$  be the *happens-before* relation.

Let  $L \subseteq X$  be a set of locations. We say that d has an L-race with e (notation  $d \stackrel{L}{\leadsto} e$ ) when (1) at least one is relaxed, (2) at least one is a write, (3) they access the same location in L, and (4) they are unordered by hb: neither  $d \stackrel{\text{hb}}{\Longrightarrow} e$  nor  $e \stackrel{\text{hb}}{\Longrightarrow} d$ .

*Generators.* We say that  $P' \in \nabla(\mathcal{P})$  if there is some  $P \in \mathcal{P}$  such that P is *complete* (Definition 4.1) and P' is a *downset* of P (Definition A.1).

Let *P* be *augmentation-minimal* in  $\mathcal{P}$  if  $P \in \mathcal{P}$  and there is no  $P \neq P' \in \mathcal{P}$  such that *P* augments P'.

 0:38 Anon.

Let gen $[S] = \{P \in \nabla [S]_{mca2}^{po} \mid P \text{ is augmentation-minimal in } \nabla [S]_{mca2}^{po} \}.$ 

 *Extensions.* We say that P' *S-extends* P if  $P \neq P' \in \text{gen}[S]$  and P is a downset of P'.

Similarity. We say that P' is e-similar to P if they differ at most in (1) pomset order adjacent to e, (2) the value associated with event e, if it is a read, and (3) the addition and removal of read events po-after e.

*Stability.* We say that P is L-stable in S if (1)  $P \in \text{gen}[S]$ , (2) P is po-convex (nothing missing in program order), (3) there is no S-extension of P with a *crossing* L-race: that is, there is no  $G \in E$ , no  $G \in E$  and  $G \in E$  and  $G \in E$  are  $G \in E$ . The empty pomset is  $G \in E$  are  $G \in E$ .

Sequentiality. Let  $<_L = <_L \cup po$ , where  $<_L$  is the restriction of < to events that access locations in L. We say that P' is L-sequential after P if (1) P' is po-convex, (2)  $<_L$  is acyclic in  $E' \setminus E$ .

*Simplicity.* We say that P' is L-simple after P if all of the events in  $E' \setminus E$  that access locations in L are simple (Definition 5.1).

Lemma C.1. Suppose  $P' \in gen[S]$  and P is L-sequential after P. Let P'' be the restriction of P' that is L-simple after P (throwing out compound L-events after P). Then  $P'' \in gen[S]$ .

As a negative example, note that  $(\ddagger\ddagger)$  is not L-sequential—in fact there is no execution of the program that results in the simple events of  $(\ddagger\ddagger)$ : without merging the reads, there would be a dependency  $(Rx1) \rightarrow (Wy1)$ . L-sequential executions of this code must read 0 for x:

$$r := x$$
;  $z := 1$ ;  $s := x$ ; if  $(r=s)\{y := 1\} \parallel x := y$ 

$$(Rx0) \longrightarrow (Ry1) \longrightarrow (Ry1) \longrightarrow (Wx1)$$

Theorem C.2. Let P be L-stable in S. Let P' be a S-extension of P that is L-sequential after P. Let P'' be a S-extension of P' that is po-convex, such that no subset of E'' satisfies these criteria. Then either (1) P'' is L-sequential and L-simple after P or (2) there is some S-extension P''' of P' and some  $e \in (E'' \setminus E')$  such that (a) P''' is e-similar to P'', (b) P''' is E-sequential and E-simple after E, and (c) E is E-some E-extension E

The theorem provides an inductive characterization of *Sequential Consistency for Local Data-Race Freedom (SC-LDRF)*: Any extension of a *L*-stable pomset is either *L*-sequential, or is *e*-similar to a *L*-sequential extension that includes a race involving *e*.

PROOF SKETCH. We show L-sequentiality. L-simplicity then follows from Lemma C.1.

In order to develop a technique to find P''' from P'', we analyze pomset order in generation-minimal top-level pomsets. First, we note that  $\leq_*$  (the transitive reduction  $\leq$ ) can be decomposed into three disjoint relations. Let  $ppo = (\leq_* \cap po)$  denote *preserved* program order, as required by sequential composition and conditional. The other two relations are cross-thread subsets of  $(\leq_* \setminus po)$ : rfe (reads-from-external) orders writes before reads, satisfying P6; cae (coherence-after-external) orders read and write accesses before writes, satisfying M7b. (Within a thread, S6 induces order that is included in ppo.)

Using this decomposition, we can show the following.

LEMMA C.3. Suppose  $P'' \in gen[S]$  has an external read  $d \xrightarrow{rf''} e$  that is maximal in  $(ppo \cup rfe)$ . Further suppose that there another write d' that could fulfill e. Then there exists an e-similar P''' with  $d' \xrightarrow{rf'''} e$  such that  $P''' \in gen[S]$ .

The proof of the lemma follows an inductive construction of gen[S], starting from a large set with little order, and pruning the set as order is added: We begin with all pomsets generated by the semantics without imposing the requirements of fulfillment (including only ppo). We then prune reads which cannot be fulfilled, starting with those that are minimally ordered.

We can prove a similar result for (po  $\cup$  rfe)-maximal read and write accesses.

 Turning to the proof of the theorem, if P'' is L-sequential after P, then the result follows from (1). Otherwise, there must be a  $\leq_L$  cycle in P'' involving all of the actions in  $(E'' \setminus E')$ : If there were no such cycle, then P'' would be L-sequential; if there were elements outside the cycle, then there would be a subset of E'' that satisfies these criteria.

If there is a (po  $\cup$  rfe)-maximal access, we select one of these as e. If e is a write, we reverse the outgoing order in cae; the ability to reverse this order witnesses the race. If e is a read, we switch its fulfilling write to a "newer" one, updating cae; the ability to switch witnesses the race. For example, for P'' on the left below, we choose the P''' on the right; e is the read of x, which races with (Wx1).



It is important that e be (po  $\cup$  rfe)-maximal, not just (ppo  $\cup$  rfe)-maximal. The latter criterion would allow us to choose e to be the read of g, but then there would be no e-similar pomset: if an execution reads 0 for g then there is no read of g, due to the conditional.

In the above argument, it is unimportant whether e reads-from an internal or an external write; thus the argument applies to PwT-MCA<sub>2</sub> and PwT-MCA<sub>1</sub> as it does for PwT-MCA<sub>1</sub>.

If there is no (po $\cup$ rfe)-maximal access, then all cross-thread order must be from rfe. In this case, we select a (ppo $\cup$ rfe)-maximal read, switching its fulfilling write to an "older" one. If there are several of these, we choose one that is po-minimal. As an example, consider the following; once again, e is the read of x, which races with (Wx1).



This example requires (Wx0). Proper initialization ensures the existence of such "older" writes.

0:40 Anon.

# **D** ADDITIONAL EXAMPLES

#### D.1 Arm

 The following execution is allowed by Arm.

$$x := 1; y^{\text{rel}} := 1 \parallel r := y; y := 2; s := y^{\text{acq}}; t := x$$

$$Wx1 \mapsto W^{\text{rel}}y1 \mapsto Ry1 \mapsto Wy2 \mapsto R^{\text{acq}}y2 \mapsto Rx0$$

$$Wx1 \mapsto W^{\text{rel}}y1 \mapsto Ry1 \mapsto Wy2 \mapsto R^{\text{acq}}y2 \mapsto Rx0$$

$$Wx1 \mapsto W^{\text{rel}}y1 \mapsto Ry1 \mapsto Wy2 \mapsto Rx0$$

$$(gcb)$$

#### D.2 RMWs

It is not possible for two RMWs to see the same write.

$$x := 0; (FADD^{r|x,r|x}(x,1) \parallel FADD^{r|x,r|x}(x,1))$$

$$(RMW0)$$

$$Rx0 \xrightarrow{rmw} Wx1 \xrightarrow{rmw} Wx1$$

The gray arrow is required the RMW atomicity axioms.

Lee et al. [2020] introduce PS2.0 to refine the treatment of RMWs in the promising semantics (PS). Their examples have the expected results here, with far less work. First they recall that PS requires quantification over multiple futures in order to disallow executions such as CDRF:

$$r := \mathsf{FADD}^{\mathsf{acq},\mathsf{rel}}(x,1) \, ; \, \mathsf{if}(r=0) \{ y := 1 \} \parallel r := \mathsf{FADD}^{\mathsf{acq},\mathsf{rel}}(x,1) \, ; \, \mathsf{if}(r=0) \{ \mathsf{if}(y) \{ x := 0 \} \}$$

$$(\mathsf{CDRF})$$

$$\mathsf{W}^{\mathsf{rel}}(x,1) = \mathsf{W}^{\mathsf{rel}}(x,1) + \mathsf$$

This execution is clearly impossible, due to the cycle above. In this diagram, we have not drawn order adjacent to the writes of the RMWS, since this is not necessary to produce the cycle. If CDRF is allowed then DRF-RA fails.

PS does not support global value range analysis, as modeled by GA+E below. Our semantics permits GA+E:

$$x := 0$$
;  $(r := CAS^{r|x,r|x}(x, 0, 1); if (r < 10) \{y := 1\} || x := 42; x := y)$ 

$$(GA+E)$$

PS also does not support register promotion, as modeled by RP below. Our semantics permits RP:

$$r := x \; ; \; s := \mathsf{FADD}^{\mathsf{rlx},\mathsf{rlx}}(z,r) \; ; \; y := s+1 \parallel x := y$$

$$(\mathsf{R}x1) \qquad (\mathsf{W}y1) \qquad (\mathsf{R}y1) \qquad (\mathsf{R}y1)$$

These following examples are from "Modular Data-Race-Freedom Guarantees in the Promising Semantics" to appear in PLDI21.

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

CDRF shows that our semantics is not too permissive for ra-RMWs. But what about rlx-RMWs. The following execution is allowed by Arm8, and PS2.0, but disallowed by PS2.1.

If this  $\{z\}$ -DRF-RA?

if 
$$(y)\{x := z\}$$
 else  $\{x := 1\} \parallel r := x; z := 1; y := r$ 

$$(x_1) \longrightarrow (x_1) \longrightarrow (x_1) \longrightarrow (x_2) \longrightarrow (x_2) \longrightarrow (x_3) \longrightarrow (x_4) \longrightarrow (x$$

Interpreting  $\{z\}$  as ra:

$$\begin{array}{c|c} (Ry1) & (Wx1) & (Wx1) & (Wy1) \\ \hline \end{array}$$

Our semantics already disallows LDRF-FAIL-PS, which is similar to OOTA4.

$$if(x)\{FADD(w,1); y := 1; z := 1\} || if(!z)\{x := 1\} else\{if(!FADD(w,1))\{x := y\}\}$$

(LDRF-FAIL-PS)

$$y := x \parallel r := y; \text{ if } (b)\{x := r; z := r\} \text{ else } \{x := 1\} \parallel b := 1$$

$$(Rx1) \qquad (Ry1) \qquad (Ry1) \qquad (Rb1) \qquad (Wb1)$$

*Example D.1.* This definition ensures atomicity, disallowing executions such as [Podkopaev et al. 2019, Ex. 3.2]:

$$x := 0$$
; INC<sup>rlx,rlx</sup>  $(x) \parallel x := 2$ ;  $r := x$ 

$$(Wx0) \longrightarrow (Rx0) \longrightarrow (Wx2) \longrightarrow (Wx1) \longrightarrow (Rx1)$$

By M10c(i), since  $(Wx2) \rightarrow (Wx1)$ , it must be that  $(Wx2) \rightarrow (Rx0)$ , creating a cycle.

Example D.2. Two successful RMWs cannot see the same write:

$$x := 0; (INC^{r|x,r|x}(x) \parallel INC^{r|x,r|x}(x))$$

$$(Wx0) \longrightarrow a:Rx0 \xrightarrow{rmw} b:Wx1 \longrightarrow c:Rx0 \xrightarrow{rmw} d:Wx1$$

The order from read-to-write is required by fulfillment. Apply M10c(i) of the second RMW to  $a \to d$ , we have that  $a \to c$ . Subsequently applying M10c(ii) of the first RMW, we have  $b \to c$ , creating a cycle.

0:42 Anon.

*Example D.3.* By using two actions rather than one, the definition allows examples such as the following, which is allowed by Arm8 [Podkopaev et al. 2019, Ex. 3.10]:

$$r := z$$
;  $s := INC^{rlx,rel}(x)$ ;  $y := s+1 \parallel r := y$ ;  $z := r$ 

Rz1  $(x) \xrightarrow{rmw} (x) \xrightarrow$ 

A similar example, also allowed by Arm8 [Chakraborty and Vafeiadis 2019a, Fig. 6]:

$$r := z$$
;  $s := \mathsf{FADD}^{\mathsf{rlx},\mathsf{rlx}}(x,r)$ ;  $y := s+1 \parallel r := y$ ;  $z := r$ 

This is allowed by WEAKESTMO, but not PS.

Example D.4. Consider the CDRF example from [Lee et al. 2020]:

$$r := \mathsf{INC}^{\mathsf{acq},\mathsf{rel}}(x) \; ; \; \mathsf{if}(r=0) \{ y := 1 \}$$
 
$$\parallel r := \mathsf{INC}^{\mathsf{acq},\mathsf{rel}}(x) \; ; \; \mathsf{if}(r=0) \{ \mathsf{if}(y) \{ x := 0 \} \}$$
 
$$(\mathsf{R}^{\mathsf{acq}}x0) \qquad (\mathsf{W}^{\mathsf{rel}}x1) \qquad (\mathsf{W}y1) \qquad (\mathsf{R}^{\mathsf{acq}}x0) \qquad (\mathsf{W}^{\mathsf{rel}}x1) \qquad (\mathsf{R}y1) \qquad (\mathsf{W}x0)$$

Example D.5. Consider this example from [Lee et al. 2020, §C]:

$$r := \mathsf{CAS^{r|x,r|x}}(x,0,1) \; ; \; \mathsf{if}(r \leq 1) \{ y := 1 \}$$
 
$$\parallel \; r := \mathsf{CAS^{r|x,r|x}}(x,0,2) \; ; \; \mathsf{if}(r = 0) \{ \mathsf{if}(y) \{ x := 0 \} \}$$

## D.3 Coherence

 The following execution is disallowed by fulfillment.

$$x := 1; r := x \parallel x := 2; s := x$$

$$(COH)$$

Our model is more coherent than Java, which permits the following:

$$r := x; x := 1 \parallel s := x; x := 2$$

$$(TC16)$$

We also forbid the following, which Java allows:

$$x := 1; \ y^{\mathsf{ra}} := 1 \parallel x := 2; \ z^{\mathsf{ra}} := 1 \parallel r := z^{\mathsf{ra}}; \ r := y^{\mathsf{ra}}; \ r := x; \ r := x$$

$$(\mathsf{Co3})$$

Proc. ACM Program. Lang., Vol. 0, No. OOPSLA, Article 0. Publication date: October 2021.

The following outcome is allowed by the promising semantics [Kang et al. 2017], but not in WEAKESTMO [Chakraborty and Vafeiadis 2019a, Fig. 3] nor in our semantics, due to the cycle:

Since reads are not ordered by intra-thread coherence, we allow the following unintuitive behavior. C11 includes read-read coherence between relaxed atomics in order to forbid this:

$$x := 1; x := 2 \parallel y := x; z := x$$

$$(x_1) \xrightarrow{\mathbb{R}_{x_2}} (x_2) \xrightarrow{\mathbb{R}_{x_1}} (x_2)$$

$$(x_1) \xrightarrow{\mathbb{R}_{x_2}} (x_2) \xrightarrow{\mathbb{R}_{x_1}} (x_2)$$

Here, the reader sees 2 then 1, although they are written in the reverse order. This behavior is allowed by Java in order to validate CSE without requiring aliasing analysis.

#### D.4 MCA

$$if(z)\{x := 0\}; x := 1 || if(x)\{y := 0\}; y := 1 || if(y)\{z := 0\}; z := 1$$

$$Rz1 \longrightarrow Wx0 \longrightarrow Wx1 \longrightarrow Rx1 \longrightarrow Wy0 \longrightarrow Wy1 \longrightarrow Ry1 \longrightarrow Wz0 \longrightarrow Wz1$$

$$x := 0; x := 1 || y := x || r := y^{ra}; s := x$$

$$Wx0 \longrightarrow Wx1 \longrightarrow Rx1 \longrightarrow Wy1 \longrightarrow Rx0$$

$$(MCA2)$$

These candidate executions are invalid, due to cycles.

## D.5 IRIW

Status of IRIW is unclear in our model, since we allow everything allowed by power...

$$x := 1 \parallel r := x^{ra}; \ s := y \parallel y := 1 \parallel s := y^{ra}; \ r := x$$

$$(Wx1) \longrightarrow (R^{ra}x1) \longrightarrow (Ry0) \longrightarrow (Wy1) \longrightarrow (R^{ra}y1) \longrightarrow (Rx0)$$

## **E** A NOTE ON MIXED-MODE DATA RACES

In preparing this paper, we came across the following example, which appears to invalidate Theorem 4.1 of [Dongol et al. 2019].

$$x := 1; y^{\text{rel}} := 1; r := x^{\text{acq}} \parallel \text{if}(y^{\text{acq}}) \{x^{\text{rel}} := 2\}$$

$$\boxed{Wx1 \longrightarrow W^{\text{rel}}y1} \qquad \boxed{\mathbb{R}^{\text{acq}}y1 \longrightarrow W^{\text{rel}}x2} \qquad (\P)$$

The program is data-race free. The two executions shown are the only top-level executions that include  $(W^{rel}x^2)$ .

Theorem 4.1 of [Dongol et al. 2019] is stated by extending execution sequences. In the terminology of [Dongol et al. 2019], a read is L-weak if it is sequentially stale. Let  $\rho = (Wx1)(W^{\text{rel}}y1)$  ( $R^{\text{acq}}y1$ )( $W^{\text{rel}}x2$ ) be a sequence and  $\alpha = (R^{\text{acq}}x1)$ .  $\rho$  is L-sequential and  $\alpha$  is L-weak in  $\rho\alpha$ . But there is no execution of this program that includes a data race, contradicting the theorem. The error seems to be in Lemma A.4 of [Dongol et al. 2019], which states that if  $\alpha$  is L-weak after an

0:44 Anon.

*L*-sequential  $\rho$ , then  $\alpha$  must be in a data race. That is clearly false here, since ( $\mathbb{R}^{acq}x1$ ) is stale, but the program is data race free.

In proving the SC-LDRF result in [Jagadeesan et al. 2020, §8], we noted that our proof technique is more robust than that of [Dongol et al. 2019], because it limits the prefixes that must be considered. In (¶), the induction hypothesis requires that we add ( $\mathbb{R}^{acq}x1$ ) before ( $\mathbb{W}^{rel}x2$ ) since ( $\mathbb{R}^{acq}x1$ )  $\rightarrow$  ( $\mathbb{W}^{rel}x2$ ). In particular,



is not a downset of (¶), because  $(R^{acq}x1) \rightarrow (W^{rel}x2)$ . As noted in [Jagadeesan et al. 2020, §8], this affects the inductive order in which we move across pomsets, but does not affect the set of pomsets that are considered. In particular,



is a downset of  $(\P)$ .