#### **FPGA Fundamentals**

#### What is an FPGA?

- Field Programmable Gate Array.
- Contains:
  - Logic gates
  - Registers
  - Configurable Routing
  - Memory (RAMs, ROMs)
  - PLLs
  - Arithmetic & DSP
  - Hard IP Blocks
- Fully programmable.

## Configurable Logic Block (CLB)



### Simplified FPGA Architecture



## Why Use An FPGA?

- Used for implementing Digital Systems.
- Extremely Flexible.
  - No limit to timers, counters, peripherals etc.
  - Does not have a fixed hardware structure.
  - Change whole design without changing layout.
- Very fast.
- Parallel processing (Doesn't execute sequentially).
- Large bandwidth (Data width configurable).
- Intensive data processing (Video, DSP, FFT etc)

#### When Not To Use An FPGA

- In cost sensitive applications.
- Carrying out infrequent tasks that are sequential in nature (eg: search / sort algorithms).
- When speed and latency are not that important.

## **FPGA Programming**

- Hardware Descriptive Languages (HDL)
- C/C++ using HLS (High Level Synthesis)
- Popular HDL Languages :

| VHDL              | Verilog                                           |
|-------------------|---------------------------------------------------|
| Strongly Typed    | Weakly Typed                                      |
| Deterministic     | Only Deterministic If you Follow Rules Carefully. |
| Verbose           | Concise                                           |
| Non C Like Syntax | More C Like Syntax                                |

#### Behavioural Vs RTL



# RTL (Register Transfer Level)

- Can be simulated, synthesised & implemented on an FPGA.
- Describes hardware in terms of registers and combinational logic that sits between them.
- Need to have an idea of the digital circuit.
- No explicit delays.
- All timing described in terms of clock edges.
- Used as input to a synthesis tool.

#### Behavioural

- Can only be simulated. Cannot be synthesised.
- Can have explicit delays,
- Uses an algorithm to describe functionality.
- Describes behaviour at a higher level.
- Used to build a verification model to simulate the behaviour of a system or module.
- Used for simulation purposes for example in writing test benches.

### FPGA Design Flow

- Start from the Design Specification
- Use VHDL Editor To :
  - Write VHDL (RTL)
  - Write Test-Bench (RTL + Behavioural)
- Simulate to ensure correct behaviour.
- Write Timing Constraints.
- Synthesis tool to generate a netlist.
- Implementation tool to take netlist and perform placement, routing and optimisation.
- Make sure designs meets Timing. If not go back to VHDL code.
- Implementation creates a binary file used to configure the FPGA.

## FPGA Design Flow

 Program binary file into FPGA configuration flash (using JTAG for example)



# Chapter Summary

- Configurable Logic Block (CLB)
- FPGA Architecture
- When to use an FPGA?
- What are FPGAs good at?
- When might you not use an FPGA?
- Overview of FPGA programming languages.
- Typical FPGA design flow.

# Signals & Data Types I

#### Some Basics

- VHDL is NOT case sensitive.
  - OBJECT\_NAME = object\_name
- Reserved words Keywords.
- Identifiers
  - Used to name objects in VHDL.
  - Cannot be a reserved word.

## Signals

#### **'Signal Declaration Syntax:**

```
isignal signal_name : data_type;
```

isignal signal\_name : data\_type := initial\_value;

#### Signal Assignment Operator: <=

#### | Example Signal Assignment:

$$A \leq B$$
;

#### Data Types — Std\_logic

- Represents the value of a single data bit.
- Package Std\_Logic\_1164.
- Can take the following values :
  - '1' or '0' Logic high or low.
  - 'Z' Tri-stated.
  - 'H' or 'L' Weak high or low. (e.g: pull-up)
  - 'W' Weak unknown.
  - 'U' Un initialised.
  - 'X' Unknown or cannot be determined.
  - '-' Don't care.

### Data Types — Std\_logic

- Examples:
  - Input or Output of a logic gate.
  - Input or Output of a register / flip-flops.
  - A clock or reset signal.

#### **¦Declaration:**

```
isignal A : std_logic;
```

```
!signal B : std_logic := '0';
```

#### **!**Assignments:

$$A \leq B$$
;

## Data Types — Std\_logic



Sig1, Sig2 and Clk are **std\_logic** signals used here to connect the logic devices together.

## Data Types — Std\_logic\_vector

- Is an array of std\_logic signals.
- Similar to an array of bits.
- Package Std\_Logic\_1164.
- Examples:
  - Address or Data busses
  - Counter / Timer
  - Register

## Data Types — Std\_logic\_vector

#### !Declaration:

```
'signal A : std_logic_vector(7 downto 0);
```

lsignal B : std\_logic\_vector(7 downto 0) := x"A1"; i



| Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 1     | 0     | 1     | 0     | 0     | 0     | 0     | 1     |

### Data Types — Std\_logic\_vector

```
signal A : std_logic_vector(7 downto 0);
signal B : std_logic_vector(7 downto 0);
signal C : std_logic;
```

# Assignments A <= B; A(7 downto 6) <= B(3 downto 2); A(4) <= B(0); C <= A(6);

## **Array Attributes**

signal A : std\_logic\_vector(7 downto 0) ;

| Array Attributes | Returned Value |
|------------------|----------------|
| A'left           | 7              |
| A'right          | 0              |
| A'length         | 8              |
| A'range          | 7 downto 0     |

### **Array Attributes**

```
signal A : std_logic_vector(7 downto 0) ;
```

signal F : std\_logic;

| Using Attributes                                  | Without Using Attributes                            |
|---------------------------------------------------|-----------------------------------------------------|
| <pre>signal B : std_logic_vector(A'range) ;</pre> | <pre>signal B : std_logic_vector(7 downto 0);</pre> |
| signal C : std_logic_vector(A'left – 1 downto 0); | <pre>signal C : std_logic_vector(6 downto 0);</pre> |
| F <= A(A'right);                                  | F <= A(0);                                          |
| F <= A(A'left-2);                                 | F <= A(5);                                          |

## Data Types – Unsigned & Signed

- Represents a signed or unsigned value.
- A vector of bits similar to std\_logic\_vector.
- Takes the same values as the std\_logic type.
- Package numeric\_std.
- Examples :
  - Counters.
  - Used for arithmetic operations.

# Data Types – Unsigned & Signed

#### !Declaration:

'signal A : unsigned(7 downto 0);

isignal B : signed(7 downto 0) := x"A1";

- Assignments:
  - Must be same type (i.e both unsigned or both signed).
  - Must be the same size.

#### **Assignments:**

$$Y \leq X$$
;

### Data Types – integer

- Represents an integer value.
- Built into VHDL so no Package needed.
- At least covers the range :  $-2^{31}$  to  $+2^{31}$ -1
- Examples :
  - Counters
  - Indices

#### Data Types – integer

#### !Declaration:

```
¦signal A: integer;
```

isignal B: integer := 2;

Not

recommended!

!signal C: integer range 0 to 255;

 $|signal\ D: integer\ range -128\ to\ 127:=35;$ 

#### **Assignments:**

$$Y \leq X$$
;

#### Data Types – Boolean

- Represents a value that can be true or false.
- Built into VHDL language.

```
Declaration:
signal A: boolean;
signal B: boolean:= true;
```

Allowed Values: Red, Amber and Green

#### VHDL Type Declaration

type TrafficLight is (red, amber, green);

#### **VHDL Signal Declaration**

signal my\_signal : TrafficLight;

#### Signal Assignment

my\_signal <= red;

# **Enumerated Types - Encoding**

```
00 = Red
01 = Amber
10 = Green
11 = Unused
```

- VHDL supports enumerated types.
- Allow us to create our own data types.
- Defined by listing all possible values.
- Example :
  - Std\_logic
  - Used for state machine state encoding.

#### **Declare New Enumerated Type**

type SMType is (IDLE, DO\_WORK, ASSERT\_DONE);

#### **Declare State Machine Signal**

signal SMState: SMType;

#### **Example Assignments**

```
SMState <= IDLE;
SMState <= DO_WORK;</pre>
```

 SMState signal will be implemented using 2 bits on the FPGA :

```
00 = IDLE

01 = DO_WORK

10 = ASSERT_DONE

11 = Unused
```

## Arrays

- Array = Collection of signals of the same type.
- std\_logic\_vector is an array of std\_logic elements.

We can define our own array types.
 type myArrayType is array (0 to 3) of integer;

#### Arrays

```
signal myArray : myArrayType ;
myArray(0) <= 13;
myArray(1) <= 14
myArray(2) <= 15;
myArray(3) <= 16
```

| Index 0 | Index 1 | Index 2 | Index 3 |
|---------|---------|---------|---------|
| 13      | 14      | 15      | 16      |

## Unconstrained Array Type

- Unconstrained array type DOES NOT specify number of elements.
- Number of elements must be declared when creating the signal!

  Array range is

type ABC is array (integer range <>>) of integer;

signal Sig1: ABC(0 to 7);

signal Sig2: ABC(1 to 16);

Array index has an integer type

# Summary

- Signals are like wires.
- Used to connect things together.
- Data types specify what values a signal can carry.
- Define our own data types.
- Define our own array types.

# Signals & Data Types II

### More On Enumerated Types

### **Defined In Package Standard:**

```
type bit is ('0', '1');
type boolean is (false, true);
type CHARACTER is (all values in the ascii table!);
type SEVERITY_LEVEL is (NOTE, WARNING, ERROR, FAILURE);
```

### Defined In Package STD\_LOGIC\_1164:

```
type std_ulogic is ('U', 'X', '0', '1', 'Z', 'W', 'L', 'H', '-');
!!! Note: std_logic is a subtype of std_ulogic!!!
```

# Subtypes

VHDL subtypes are subsets of the base type.

#### **Examples From Standard Package:**

```
subtype NATURAL is INTEGER range 0 to INTEGER'HIGH; subtype POSITIVE is INTEGER range 1 to INTEGER'HIGH;
```

### **Declaring Signals Using Subtypes:**

```
signal NaturalSignal: natural;
```

signal PositiveSignal: positive;

# Subtypes

VHDL subtypes are subsets of the base type.

#### **User Defined Subtypes:**

```
subtype uint8_t is INTEGER range 0 to 255;
subtype MyVector8 is std_logic_vector(7 downto 0);
```

### **Declaring Signals Using Subtypes:**

```
signal RxChar : uint8_t;
```

signal DataBus: MyVector8;

# More On Array Types

### **Examples of Array Types in the Standard Package:**

```
type STRING is array (POSITIVE range <>) of CHARACTER;

type BOOLEAN_VECTOR is array (NATURAL range <>) of BOOLEAN;

type BIT_VECTOR is array (NATURAL range <>) of BIT;

type INTEGER_VECTOR is array (NATURAL range <>) of INTEGER;
```

#### **Signal Declarations**

signal MyCharArray: string(1 to 10);

signal MyBoolArray : boolean\_vector(7 downto 0);

signal MyBitArray : bit\_vector(15 downto 8);

Using a Natural array index means that the element indices cannot be negative.

# Creating Your Own Array Types

#### **User Defined Data Type:**

```
type TLightType is (RED, AMBER, GREEN);
```

#### **User Defined Array Type:**

```
type TLightArray is array (NATURAL range <>) of TLightType;
```

### **Signal Declarations**

```
signal MyTrafficLight: TLightArray(1 to 10);
```

### **Signal Assignments**

```
MyTrafficLight(1) <= red;
MyTrafficLight(10) <= green;</pre>
```

# Record Type

 Record Type = A type that is a collection of elements (of any data type).



### Record Type

```
signal WriteData : std_logic_vector(15 downto 0);
signal ReadData : std_logic_vector(15 downto 0);
signal WriteAddr : std_logic_vector(7 downto 0);
signal ReadAddr : std_logic_vector(7 downto 0);
signal WriteEnable : std_logic;
```

### Records

#### **Step 1 : Create the new record type :**

```
signal WriteData : std_logic_vector(15 downto 0);
signal ReadData : std_logic_vector(15 downto 0);
signal WriteAddr : std_logic_vector(7 downto 0);
signal ReadAddr : std_logic_vector(7 downto 0);
signal WriteEnable : std_logic;
end record;
```

### Records

**Step 2 : Declare our new signal** 

```
signal RAM_IO : MyRAMType;
```

#### **Examples of Signal Assignments**

```
RAM_IO.WriteData <= x"8000";
RAM_IO.WriteAddr <= x"01";
RAM_IO.WriteEnable<= '1';
```

# Summary

- Enumerated types
- Subtypes
- Array types
- Record Types

### Constants

### Constants

### **Constant Declarations:**

constant name : type := initial\_value;

### **Example Signal Assignment:**

MySignal <= MyConstant;

## Summary

- Constants must be initialised during declaration.
- Once declared, its value cannot be changed.
- Use constants as much as possible:
  - Makes code more readable.
  - Easier to maintain.

# Operators

### **VHDL Operators**

```
- addition
      - inversion
Not
                                   +
And
      - and function
                                          - subtraction
Nand

    not and function

                                          - plus sign
                                          - minus sign
Or
      or function
Nor
      - not-or function
                                          - multiplication
                                          - division
Xor

    exclusive or function

Xnor

    exclusive nor function

                                   Mod
                                          - modulo arithmetic
                                          - remainder
      - equality
                                   Rem
                                   **
/=
      - inequality
                                          exponential
      - greater than or equal
                                          - absolute value
>=
                                   Abs
      - greater than

    concatenation

                                   S
<=
      - less than or equal
      - less than
Sll

    shift left logical

Srl
      - shift right logical
Rol
      - rotate left
```

Ror

Sra

Sla

- rotate right

- shift left arithmetic

shift right arithmetic

| Operator | Operation                  |
|----------|----------------------------|
| Not      | Invert                     |
| And      | And Gate                   |
| Nand     | Inverted And Gate          |
| Or       | Or Gate                    |
| Nor      | Inverted Or Gate           |
| Xor      | Exclusive or Gate          |
| Xnor     | Inverted exclusive or gate |

### **Libraries:**

Std\_Logic\_1164

### Can Be Used With:

- Bit
- Boolean
- Arrays of the above types.

### **Examples:**

```
C <= A and B; -- All signals std_logic type

Z <= X xor Y; -- All signals Boolean type

if Sig1 = "1101" or Sig2 = true then

-- Code to execute when conditions are true end if;
```

```
signal P : std_logic_vector(3 downto 0);
signal Q : std_logic_vector(3 downto 0);
signal R : std_logic_vector(3 downto 0);
```

```
R \leq P \text{ or } Q;
```

```
signal P : std_logic_vector(3 downto 0);
signal Q : std_logic_vector(3 downto 0);
signal R : std_logic_vector(3 downto 0);
```

```
R <= P or Q;
```

```
R(0) <= P(0) or Q(0);
R(1) <= P(1) or Q(1);
R(2) <= P(2) or Q(2);
R(3) <= P(3) or Q(3);
```

# **Comparison Operators**

| Operator | Operation             |
|----------|-----------------------|
| =        | Equality              |
| /=       | Inequality            |
| >=       | Greater than or equal |
| <=       | Less than or equal    |
| >        | Greater than          |
| <        | Less than             |

### **Comparison Operators**

#### **Notes:**

- Used to compare signals.
- Data types of the compared signals must match.
- Comparison operators return a Boolean result.

#### **Libraries:**

Std\_logic\_1164

#### Can Be Used With

- Most data types support all 6 operators.
- All types support the = and /= operators

# **Comparison Operators**

### **Examples:**

```
Y <= (X > "0011"); -- Y is Boolean, X is a 4-bit vector
```

if Sig1 > 128 then – Sig1 is an integer type — Code to execute when condition is true end if;

# **Shift Operators**

| Operator | Operation           | Notes                                                          |
|----------|---------------------|----------------------------------------------------------------|
| SLL      | Shift Left Logical  | Shifts the array discarding bits                               |
| SRL      | Shift Right Logical | that are shifted off one end and fills the other end with '0'. |

### **Libraries:**

Std\_logic\_1164

### Can Be Used With:

std\_logic\_vector and bit\_vectors.

# SLL Example

```
signal X : std_logic_vector(3 downto 0) := "1011";
signal Y : std_logic_vector(3 downto 0);
                         Number of Shifts
Y \leq X \leq X \leq 1
  Step 1:
  Step 2:
  Step 3:
  Step 4:
```

# SRL Example

```
signal X : std_logic_vector(3 downto 0) := "1011";
 signal Y : std_logic_vector(3 downto 0);
                         Number of Shifts
 Y \leq X srl 2;
Step 1:
Step 2:
Step 3:
Step 4:
```

### Rotate Operators

| Operator | Operation    | Notes                                             |
|----------|--------------|---------------------------------------------------|
| ROL      | Rotate Left  | Take elements off one end                         |
| ROR      | Rotate Right | of the array and shifts them in at the other end. |

### **Libraries:**

Std\_logic\_1164

### Can Be Used With:

std\_logic\_vector and bit\_vectors.

# ROL Example

```
signal X : std_logic_vector(3 downto 0) := "1011";
signal Y : std_logic_vector(3 downto 0);
                          Number of Shifts
Y \leq X \text{ rol } 1;
  Step 1:
  Step 2:
  Step 3:
```

# **Arithmetic Operators**

| Operator | Meaning                     |
|----------|-----------------------------|
| +        | Addition / Positive sign    |
| _        | Subtraction / Negative sign |
| *        | Multiplication              |
| /        | Division                    |
| Mod      | Modulo arithmetic           |
| Rem      | Remainder after divsion     |
| **       | Exponential                 |
| Abs      | Absolute value              |

# **Arithmetic Operators**

### **Libraries:**

numeric\_std

### Can be used with:

- Unsigned Types
- Signed Types
- Integer Types

# **Arithmetic Operators**

- 1. C <= A + B; -- All signals are unsigned bit vectors
- 2. C <= A B; -- All signals are integers
- 3. C <= 2 \*\* 8; -- All signals are integers
- 4. C <= (C+1) mod 16 -- All signals are integers

## **Concatenation Operator**

| Operator | Meaning                |
|----------|------------------------|
| &        | Concatenation Operator |

### **Libraries:**

- Std\_logic\_1164
- Numeric\_std

### Can Be Used With:

- std\_logic\_vector and bit\_vectors.
- Signed and unsigned.

### **Concatenation Operators**

```
Signal A: std_logic_vector(3 downto 0):= "0011";
Signal B: std_logic_vector(3 downto 0):= "1111";
Signal C: std logic vector(4 downto 0);
Signal D: std logic vector(7 downto 0);
C <= A & '0'; -- C will be "00110"
C <= '1' & A; -- C will be "10011"
D <= A & B; -- D will be "00111111"
```

# Operator Precedence

#### **Operator**

Abs, not, \*\*

Mod, rem, \*, /

+, - (signs)

+, -, &

SII, srl, rol, ror

And, or, nand, nor, xor, xnor

# Operator Precedence

| VHDL Statement    | Evaluated As    |
|-------------------|-----------------|
| C <= 2 * 3 + 4;   | C <= (2*3) + 4; |
| C <= A SII 2 + 4; | C <= A SII (6); |
| C <= -A * B;      | C <= -(A * B);  |

# Operator Precedence

| Incorrect Statements  | Corrected                                          |
|-----------------------|----------------------------------------------------|
| M <= A and B or C;    | M <= (A and B) or C;<br>M <= A and (B or C);       |
| M <= A nand B nand C; | M <= (A nand B) nand C;<br>M <= A nand (B nand C); |

(A and B) or C /= A and (B or C)

(A nand B) nand C /= A nand (B nand C)

!! Use brackets as much as possible to avoid confusion !!

# Summary

- Boolean operators
- Comparison operators
- Shift operators
- Arithmetic operators
- Concatenation operator

## Structure of a VHDL File



























#### **Entity Block**

Entity Name = MyEntity Ports (A,B,C,Y)













entity MyEntity is

end entity;

```
entity MyEntity is port (
```

```
);
end entity;
```

```
entity MyEntity is
  port (
       A: in std logic;
       B: in std logic;
       C: in std_logic;
       Y: out std logic
end entity;
```

```
entity MyEntity is
  port (
       A: in std logic;
       B: in std logic;
       C: in std_logic;
       Y: out std logic
end entity;
```

architecture MyArchitecture of MyEntity is

-- Section 1

begin

-- Section 2

architecture MyArchitecture of MyEntity is

signal D: std\_logic;

begin

architecture MyArchitecture of MyEntity is

```
signal D: std_logic;
```

begin

```
D \leq A \text{ and } B;
```

architecture MyArchitecture of MyEntity is

```
signal D: std_logic;
```

### begin

```
D \leq A \text{ and } B;
```

$$Y \leq C \text{ or } D;$$

```
library ieee;
use ieee.std_logic_1164.all;
entity MyEntity is
  port (
       A: in std logic;
            B: in std_logic;
            C: in std_logic;
            Y: out std logic
end entity;
architecture MyArchitecture of MyEntity is
      signal D: std_logic;
begin
      D \leq A \text{ and } B;
      Y \leq C \text{ or } D;
end architecture;
```

```
library ieee;
use ieee.std_logic_1164.all;
entity MyEntity is
  port (
       A: in std logic;
            B: in std_logic;
            C: in std_logic;
            Y: out std logic
end entity;
architecture MyArchitecture of MyEntity is
      signal D: std_logic;
begin
      D \leq A \text{ and } B;
      Y \leq C \text{ or } D;
end architecture;
```

# Summary

- Overview of a VHDL file
- Entity Declaration
  - Define Entity name
  - Port Declaration
- Architecture Declaration
  - Declarative Part Of Architecture.
  - Body of Architecture.

# Summary

- Overview of a VHDL file
- Entity Declaration
  - Define Entity name
  - Port Declaration
- Architecture Declaration
  - Declarative Part Of Architecture.
  - Body of Architecture.

#### The VHDL Process Block

#### Process Block

- Written inside the Architecture Body
- Can have multiple process blocks

# Process Block Syntax

```
process_name : process (sensitivity_list)
```

-- Declarative Section

begin

-- Body Section

end process;

# Process Block Syntax

```
process_name : process (sensitivity_list)
```

-- Declarative Section

begin

-- Body Section

end process;

Is a list of signals

- Is a list of signals
- The process waits for one of the signals in this list to <u>CHANGE</u> state before running.

- Is a list of signals
- The process waits for one of the signals in this list to <u>CHANGE</u> state before running.
- Process Block runs only when a signal in the sensitivity list changes state.

- Is a list of signals
- The process waits for one of the signals in this list to <u>CHANGE</u> state before running.
- Process Block runs only when a signal in the sensitivity list changes state.
- The process block is run once at time 0.

# Process - Example

```
TestProcess1: process(Sig1)
begin
Sig2 <= Sig1;
end process;
```

# Process - Example

```
AND_GATE : process(A, B)
begin
    C <= A and B;
end process;</pre>
```

# Process - Example

```
AND_GATE : process(A, B)
begin
    C <= A and B;
end process;</pre>
```

# Incomplete Sensitivity List

AND\_GATE: process(A)

begin

C <= A and B;

end process;





# Incomplete Sensitivity List

AND\_GATE: process(A)

begin

C <= A and B;

end process;





- Used to implement registers (or flipflops).
- Sensitivity list can <u>only</u> contain :
  - A Clock signal (Compulsory)
  - A Reset signal (Optional)
- Checks for the clock rising or falling edge.

# Flip Flop Circuit



TestProcess: process(Rst, Clk)

begin

end process;

```
TestProcess: process(Rst, Clk)
begin
if Rst = '1' then
```

```
end process;
```

```
TestProcess: process(Rst, Clk)
begin

if Rst = '1' then

Q <= '0';
```

```
end process;
```

```
TestProcess: process(Rst, Clk)
begin

if Rst = '1' then

Q <= '0';

elsif rising_edge(Clk) then
```

```
end process;
```

```
TestProcess: process(Rst, Clk)
begin
  if Rst = '1' then
      Q \le '0';
  elsif rising edge(Clk) then
      Q \leq D;
end process;
```

```
TestProcess: process(Rst, Clk)
begin
  if Rst = '1' then
      Q \le '0';
  elsif rising edge(Clk) then
      Q \leq D;
   end if
end process;
```

 Signals driven by a registered process are always outputs of flip flops.

 Signals driven by a registered process are always outputs of flip flops.

```
TestProcess2 : process(Reset, Clock)
begin
   if Reset = '1' then
     Out1 <= '0';
     Out2 <= '0';
     Out3 <= '0';
  elsif rising_edge(Clock) then
     Out1 \leq A;
                             Clocked Section
     Out2 \leq A and B;
                             A signal assigned here
     Out3 \leq A or B;
                             will create a flip flop.
   end if;
end process;
```

 Signals driven by a registered process are always outputs of flip flops.

```
TestProcess2 : process(Reset, Clock)
begin
   if Reset = '1' then
     Out1 <= '0';
     Out2 <= '0';
     Out3 <= '0';
  elsif rising_edge(Clock) then
     Out1 \leq A;
                             Clocked Section
     Out2 \leq A and B;
                             A signal assigned here
     Out3 \leq A or B;
                             will create a flip flop.
   end if;
end process;
```



```
TestProcessGeneral : process(Reset, Clock)
begin
    if Reset = `1' then
        Y <= `0';
elsif rising_edge(Clock) then
        Y <= Function(X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>,... X<sub>N</sub>);
end if;
end process;
```



```
TestProcessGeneral : process(Reset, Clock)
begin
    if Reset = `1' then
        Y <= `0';
elsif rising_edge(Clock) then
        Y <= Function(X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>,... X<sub>N</sub>);
end if;
end process;
```



```
TestProcessGeneral : process(Reset, Clock)
begin
    if Reset = `1' then
        Y <= `0';
elsif rising_edge(Clock) then
        Y <= Function(X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>,... X<sub>N</sub>);
end if;
end process;
```



#### Comments

 rising\_edge() -> Is a function found in the std\_logic\_1164 Package.

falling\_edge()

#### Comments

```
if Condition1 then
  -- Statement Group 1
elsif Condition 2 then
  -- Statement Group 2
else
  -- Statement Group 3
end if;
```

#### More on the IF Statement

If statements must be written inside process block

```
if Condition1 then
  -- Statement Group 1
lelse
 -- Statement Group 2
end if;
hif Condition 2 then
   -- Statement Group 3
end if:
```

# Sensitivity List

What goes in a sensitivity list?

| <b>Combinational Process</b> | Registered Process    |
|------------------------------|-----------------------|
| All signals read within      | Only Clock and reset. |
| the process.                 |                       |

# Sensitivity List

What goes in a sensitivity list?

| <b>Combinational Process</b> | Registered Process    |
|------------------------------|-----------------------|
| All signals read within      | Only Clock and reset. |
| the process.                 |                       |

- Sensitivity list can be empty:
  - Only used in simulation!
  - Then must have wait statements.
  - Not synthesisable.

#### More on Processes

Example 1

Process A Sig1<= '0';

Process B Sig1 <= '0';

#### More on Processes

Example 1

Process A Sig1<= '0';

Process B Sig1 <= '0';



#### More on Processes

Example 2

Process A Sig1<= '0';

Process B Sig2 <= '0';



#### More on Processes

Example 3

Process A Sig1<= X;

Process B Sig2 <= X;



# Summary

- What is a process?
- Combinational & Registered Processes.
- Writing a basic process in VHDL.
- Sensitivity list.
- If statement
- rising\_edge() & falling\_edge() functions.
- Hardware visualisation of a process.

# Component Instantiation

#### VHDL File







# **TopLevelEntity**

# Entity A A B C



Entity A

A

B

C



# Entity A A B C









# VHDL File Template

```
-- Declare your VHDL libraries & packages up here.
entity EntityName is
   port
     -- Declare your modules's IO ports here!
  );
end entity;
architecture ArchitectureName of EntityName is
  -- Declare your internal signals & constants here
begin
   -- Define your module's behaviour here!
end architecture;
```



entity EntityA is

end entity;

```
entity EntityA is
  port
     A: in integer range 0 to 255;
     B: in integer range 0 to 255;
     C: out integer range 0 to 511
end entity;
```

```
entity EntityA is
  port
     A: in integer range 0 to 255;
     B: in integer range 0 to 255;
     C: out integer range 0 to 511
end entity;
architecture rtl of EntityA is
```

```
entity EntityA is
  port
     A: in integer range 0 to 255;
     B: in integer range 0 to 255;
     C: out integer range 0 to 511
end entity;
architecture rtl of EntityA is
begin
```

```
entity EntityA is
  port
     A: in integer range 0 to 255;
     B: in integer range 0 to 255;
     C: out integer range 0 to 511
end entity;
architecture rtl of EntityA is
begin
     C \leq A + B; -- Perform the addition operation.
end architecture;
```

```
entity TopLevelEntity is
   port
   (
      X: in integer range 0 to 255;
      Y: out integer range 0 to 255
);
end entity;
```

```
entity TopLevelEntity is
   port
   (
      X: in integer range 0 to 255;
      Y: out integer range 0 to 255
   );
end entity;
architecture rtl of TopLevelEntity is
```

```
entity TopLevelEntity is

port
(
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
);
end entity;

architecture rtl of TopLevelEntity is

signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
signal Sig3, Sig6: integer range 0 to 511;
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
```

begin

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
```

port map

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
       port map
           Α
            В
            С
       );
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
       port map
            A \Rightarrow Sig1,
            B => Sig2,
            C => Sig3
       );
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
       port map
            A => Sig1,
            B \Rightarrow Sig2,
            C => Sig3
       );
       Instance2: EntityA
       port map
            A => Sig4
            B => Sig5,
            C => Sig6
       );
end architecture;
```

```
entity TopLevelEntity is
  port
    X: in integer range 0 to 255;
    Y: out integer range 0 to 255
end entity;
architecture rtl of TopLevelEntity is
      signal Sig1, Sig2, Sig4, Sig5: integer range 0 to 255;
      signal Sig3, Sig6: integer range 0 to 511;
       component EntityA is
       port
            A: in integer range 0 to 255;
            B: in integer range 0 to 255;
            C: out integer range 0 to 511
       end component;
begin
       Instance1: EntityA
       port map
            A => Sig1,
            B \Rightarrow Sig2,
            C => Sig3
       );
       Instance2: EntityA
       port map
            A => Sig4
            B => Sig5,
            C => Sig6
       );
end architecture;
```

# VHDL File Template

```
-- Declare your VHDL libraries & packages up here.
entity EntityName is
  port
     -- Declare your modules's IO ports here!
   );
end entity;
architecture ArchitectureName of EntityName is
  -- Declare your internal signals & constants here
  -- Declare components
begin
   -- Define your module's behaviour here!
end architecture;
```

#### VHDL Concurrent Statements

#### **VHDL Statements**

#### **Concurrent VHDL Statements:**

 Can only be used inside the Architecture Block.

#### <u>Sequential VHDL Statements:</u>

Can only be used inside the Process Block.

#### Concurrent VHDL Statements

- Process Block
- Component Instantiation
- Concurrent Signal Assignments (using <=)</li>
- Conditional Signal Assignment (When Else)
- Selected Signal Assignment (With Select)
- Generate

#### Concurrent VHDL Statements

- Process Block
- Component Instantiation
- Concurrent Signal Assignments (using <=)</li>
- Conditional Signal Assignment (When Else)
- Selected Signal Assignment (With Select)
- Generate

$$A \leq B$$
;

#### Concurrent VHDL Statements

- Process Block
- Component Instantiation
- Concurrent Signal Assignments
- Conditional Signal Assignment (When Else)
- Selected Signal Assignment (With Select)
- Generate

#### When-Else

#### architecture RTL of MyEntity is

```
A <= "1000" when B = "00" else
"0100" when B = "01" else
"0010" when B = "10" else
"0001";
```

end architecture;

#### With-Select

architecture RTL of MyEntity is

```
with B select
A <= "1000" when "00",
     "0100" when "01",
     "0010" when "10",
     "0001" when others;</pre>
```

end architecture;

#### Generate Statement

Replicate hardware (for generate)

#### Generate Statement

- Replicate hardware (for generate)
- Conditional hardware (if generate)

#### Generate Statement

- Can be used to create:
  - Component instances
  - Signal Assignments
  - Process Blocks

# For Generate Syntax

Label: for parameter in range generate

-- Hardware to Generate

# For Generate Syntax

Label: for parameter in range generate

-- Hardware to Generate

```
Signal InputSignal : std_logic_vector(15 downto 0);
```

```
Signal InputSignal : std_logic_vector(15 downto 0);
```

```
Signal EvenBits : std_logic_vector(7 downto 0);
```

```
Signal OddBits : std_logic_vector(7 downto 0);
```

```
: std logic vector(15 downto 0);
Signal InputSignal
Signal EvenBits
                    : std logic vector(7 downto 0);
Signal OddBits
                    : std_logic_vector(7 downto 0);
EvenBits(0) <= InputSignal(0);
EvenBits(1) <= InputSignal(2);
EvenBits(2) <= InputSignal(4);
```

```
: std logic vector(15 downto 0);
Signal InputSignal
Signal EvenBits
                    : std logic vector(7 downto 0);
Signal OddBits
                    : std_logic_vector(7 downto 0);
OddBits(0) <= InputSignal(1);
OddBits(1) <= InputSignal(3);
OddBits(2) <= InputSignal(5);
```

```
Signal InputSignal : std_logic_vector(15 downto 0);
Signal EvenBits : std_logic_vector(7 downto 0);
```

Signal OddBits : std\_logic\_vector(7 downto 0);

Example1: for count in 0 to 7 generate

```
Signal InputSignal : std_logic_vector(15 downto 0);
Signal EvenBits : std_logic_vector(7 downto 0);
Signal OddBits : std_logic_vector(7 downto 0);
```

```
Example1: for count in 0 to 7 generate

EvenBits (count) <= InputSignal(2*count);
```

```
: std logic vector(15 downto 0);
Signal InputSignal
Signal EvenBits
                    : std logic vector(7 downto 0);
Signal OddBits
                    : std_logic_vector(7 downto 0);
Example1: for count in 0 to 7 generate
      EvenBits (count) <= InputSignal(2*count);
      OddBits (count) <= InputSignal(2*count+1);
```

```
: std logic vector(15 downto 0);
Signal InputSignal
Signal EvenBits
                    : std logic vector(7 downto 0);
                    : std_logic_vector(7 downto 0);
Signal OddBits
Example1: for count in 0 to 7 generate
      EvenBits (count) <= InputSignal(2*count);</pre>
      OddBits (count) <= InputSignal(2*count+1);
end generate;
```

Example2: for n in 0 to 19 generate

```
Example 2: for n in 0 to 19 generate
  MyComponent : EntityA
  port map
     A => Signal1,
     B => Signal2,
     C => Sum
```

```
Example 2: for n in 0 to 19 generate
  MyComponent : EntityA
  port map
      A => Signal1(n),
      B \Rightarrow Signal2(n),
      C => Sum(n)
```











Instance

Instance

Instance

17

18

19



type Integer8x20 is array (0 to 19) of integer range 0 to 255;

```
type Integer8x20 is array (0 to 19) of integer range 0 to 255; type Integer9x20 is array (0 to 19) of integer range 0 to 511;
```

```
type Integer8x20 is array (0 to 19) of integer range 0 to 255; type Integer9x20 is array (0 to 19) of integer range 0 to 511;
```

Signal Signal 1: Integer8x20;

```
type Integer8x20 is array (0 to 19) of integer range 0 to 255; type Integer9x20 is array (0 to 19) of integer range 0 to 511;
```

Signal Signal 1: Integer8x20;

Signal Signal 2: Integer8x20;

```
type Integer8x20 is array (0 to 19) of integer range 0 to 255;
```

type Integer9x20 is array (0 to 19) of integer range 0 to 511;

Signal Signal 1: Integer8x20;

Signal Signal 2: Integer8x20;

Signal Sum : Integer9x20;

#### If Generate

- Generates hardware IF given condition is met.
- Condition must evaluate to a constant
- Cannot use signals or variables in condition
- Can test for multiple conditions.

# If Generate Syntax

- Label: if condition1 generate
- -- Hardware to generate on condition 1.
- elsif condition2 generate
- -- Hardware to generate on condition 2.
- else generate
- -- Hardware to generate if all conditions false.
- end generate;

# If Generate Example

```
Example : if ASSIGN_TO_Y generate
    Y <= X;
else generate
    Z <= X;
end generate;</pre>
```

# If Generate Example

```
Example: if ENABLE_REGISTER generate Reg: process (clk)

This section of
```

begin

if rising\_edge(clk) then
Y <= X;</pre>

end if;

end process;

else generate

Y <= X;

end generate;

This section of code will be implemented if ENABLE\_REGIST ER is TRUE.

This section of code will be implemented if ENABLE\_REGISTER is false.

### Concurrent VHDL Statements

- Process Block
- Component Instantiation
- Concurrent Signal Assignments (using <=)</li>
- Conditional Signal Assignment (When Else)
- Selected Signal Assignment (With Select)
- Generate

## **VHDL Statements**

# Sequential Statements

- Can only be used inside Process Blocks.
- Sequential Assignment
- If statements
- Case statements
- For loops
- Wait

# Sequential Statements

- Can only be used inside Process Blocks.
- Sequential Assignment
- If statements
- Case statements
- For loops
- Wait

$$Y \leq X$$
;

# Sequential Statements

- Can only be used inside Process Blocks.
- Sequential Assignment
- If statements
- Case statements
- For loops
- Wait

# If Statement - Template

```
if Condition1 then
     -- Code Section 1
elsif Condition 2 then
     -- Code Section 2
elsif Condition3 then
     -- Code Section 3
else
     -- Code Section 4
end if;
```

### If Statement - Combinational

```
IMyProcess: process(Sel, A, B, C, D)
 begin
    if Sel = "00" then
                                      First condition
        Out \leq A;
                                      Second condition
    elsif Sel = "10" then
        Out \leq B;
    elsif Sel = "10" then ←
                                      Third condition
        Out \leq C;
    else
        Out \leq D;
    end if;
 end process;
```

## If Statement - Hardware



## If Statement – 1st Condition



## If Statement – 2<sup>nd</sup> Condition



# If Statement – 3<sup>rd</sup> Condition



## If Statement - Default



# **Propagation Delay**



### If Statement – Notes

- The conditions must return a Boolean (true or false) result.
- If statements having more than one condition will create cascaded multiplexers.
- Lowest priority path has to propagate through all multiplexers to get to output.

This is bad for timing closure.

### If Statement – Notes

- The conditions must return a Boolean (true or false) result.
- If statements having more than one condition will create cascaded multiplexers.
- Lowest priority path has to propagate through all multiplexers to get to output.

This is bad for timing closure.

# Case Statement - Template

```
case (Expression) is
   when Choice1=>
       -- Code Section 1
    when Choice2=>
       -- Code Section 2
    when others =>
       -- Code Section 3
end case;
```

# Case Statement - Template

```
case (Expression) is
   when Choice1=>
       -- Code Section 1
    when Choice2=>
       -- Code Section 2
    when others =>
       -- Code Section 3
end case;
```

# Case Statement - Template

```
case (Expression) is
   when Choice1=>
       -- Code Section 1
    when Choice2=>
       -- Code Section 2
    when others =>
       -- Code Section 3
end case;
```

#### Case Statement – Combinational Process

```
!MyProcess: process(Sel, A, B, C, D)
begin
   case (Sel) is
        when "00'' => Out <= A;
        when "01'' => Out <= B;
        when "10'' => Out <= C;
        when others => Out <= D;
   end case;
!end process;
```

#### Case Statement – Combinational Process

```
!MyProcess: process(Sel, A, B, C, D)
begin
   case (Sel) is
        when "00'' => Out <= A;
        when "01'' => Out <= B;
        when "10'' => Out <= C;
        when others => Out <= D;
   end case;
!end process;
```

### Case Statement – Combinational Process



### Case Statement – Registered Process

```
MyProcess: process(Reset, Clock)
Begin
   if Reset = '1' then
       Out <= '0';
   elsif rising_edge(Clock) then
       case (Sel) is
           when "00'' => Out <= A;
           when "01'' => Out <= B;
           when "10'' => Out <= C;
            when others => Out <= D;
       end case;
   end if;
end process;
```

### Case Statement – Registered Process



```
when "00" => Out <= A;
when "01" => Out <= A;
```

```
when "00" => Out <= A;
when "01" => Out <= A;
```



when "00" | "01" => Out <= A;

```
when 0 => Out <= A;
when 1 => Out <= A;
when 2 => Out <= A;
when 3 => Out <= B;</pre>
```

```
when 0 => Out <= A;
when 1 => Out <= A;
when 2 => Out <= A;
when 3 => Out <= B;</pre>
```



```
when 0 to 2 => Out <= A;
when 3 => Out <= B;
```

```
when "00" | "01" => Out <= A;
when "01" | "10" => Out <= B;
```

Test conditions cannot overlap!!

```
when Sig1 => Out <= A;
```

Test conditions must be constants!

# For Loop - Template

```
¦ for LoopVariableName in Range loop
' -- Code Section That Needs Repeating
' end loop;
```

# For Loop - Template

```
¦ for LoopVariableName in Range loop
' -- Code Section That Needs Repeating
' end loop;
```

# For Loop - Template

```
¦ for LoopVariableName in Range loop
' -- Code Section That Needs Repeating
end loop;
```

Range = 0 to 7

```
MyProcess : process(A, B)

Begin

for i in 0 to 2 loop

Y(i) <= A(2-i) and B(i);

end loop;

end process;
```

```
IMyProcess : process(A, B)
Begin
       for i in 0 to 2 loop
              Y(i) <= A(2-i) \text{ and } B(i);
       end loop;
end process;
MyProcess : process(A, B)
 Begin
       Y(0) \le A(2) \text{ and } B(0);
       Y(1) <= A(1) \text{ and } B(1);
       Y(2) <= A(0) \text{ and } B(2);
 end process;
```

```
IMyProcess : process(A, B)
Begin
       for i in 0 to 2 loop
              Y(i) <= A(2-i) \text{ and } B(i);
       end loop;
end process;
MyProcess : process(A, B)
Begin
       Y(0) <= A(2) \text{ and } B(0);
       Y(1) <= A(1) \text{ and } B(1);
       Y(2) <= A(0) \text{ and } B(2);
 end process;
```

```
IMyProcess : process(A, B)
Begin
       for i in 0 to 2 loop
              Y(i) <= A(2-i) \text{ and } B(i);
       end loop;
end process;
MyProcess : process(A, B)
Begin
       Y(0) <= A(2) \text{ and } B(0);
       Y(1) <= A(1) \text{ and } B(1);
       Y(2) <= A(0) \text{ and } B(2);
 end process;
```



## For Loop – Registered Process

```
!MyProcess: process(Reset, Clock)
Begin
   if Reset = '1' then
       Y \le 000'';
   elsif rising_edge(Clock) then
      for i in 0 to 2 loop
           Y(i) <= A(2-i) \text{ and } B(i);
      end loop;
   end if;
!end process;
```

## For Loop – Registered Process



```
signal A: std_logic_vector(2 downto 0);
signal B: std_logic_vector(2 downto 0);
signal Y: std_logic_vector(2 downto 0);
for i in 0 to 2 loop
    Y(i) <= A(2-i) and B(i);
end loop;
```

```
for i in Y'right to Y'left loop
  Y(i) <= A(2-i) and B(i);
end loop;</pre>
```

```
signal A: std_logic_vector(2 downto 0);
signal B: std_logic_vector(2 downto 0);
signal Y: std_logic_vector(2 downto 0);
for i in 0 to 2 loop
    Y(i) <= A(2-i) and B(i);
end loop;
```

```
for i in Y'right to Y'left loop
  Y(i) <= A(2-i) and B(i);
end loop;</pre>
```

```
for i in Y'range loop
Y(i) <= A(2-i) and B(i);
end loop;
```

Y'range = 2 <u>downto</u> 0. The loop variable, i, counts down from 2 to 0.

```
-- A is a std_logic_vector of length 8

for i in 0 to 7 loop

A(i) <= `1';

if i = 3 then

exit;

end if;

end loop;
```

```
-- A is a std_logic_vector of length 8

for i in 0 to 7 loop

A(i) <= `1';

if i = 3 then

exit;

end if;

end loop;
```

```
for i in 0 to 7 loop
    A(i) <= `1';
    exit when i = 3;
end loop;</pre>
```

```
-- A is a std_logic_vector of length 8

for i in 0 to 7 loop

A(i) <= `1';

i = 2;

Cannot change loop variable.

end loop;
```

### Wait Statement

- NOT Synthesisable!
- Used only in Test-Benches (or Models)
- Used to pause a simulation or model.
- Process must not have a sensitivity list
- Allows us to pause the simulation :
  - for a fixed period of time
  - until some event occurs

### Wait Statement

- NOT Synthesisable!
- Used only in Test-Benches (or Models)
- Used to pause a simulation or model.
- Process must not have a sensitivity list
- Allows us to pause the simulation :
  - for a fixed period of time
  - until some event occurs

#### Wait

```
Test: process begin Y <= X; wait; Z <= Y;
```

end process;

### Wait for

```
Test: process
begin
     Y \leq X
     wait for 100ns;
     Z \leq Y;
end process;
```

# Clock Signal Using Wait for

```
Clk Generator: process
begin
     Clock <= '0';
     wait for 10 ns;
     Clock <= '1';
     wait for 10 ns;
end process;
```

### Wait On

Test: process begin  $Y \leq X$ wait on A;  $Z \leq Y$ ;

end process;

### Wait On

Test: process begin  $Y \leq X$ wait on A;  $Z \leq Y$ ;

end process;

### Wait Until

```
Test: process
begin
     Y \leq X
     wait until A = '0';
     Z \leq Y;
end process;
```

#### Wait Until

```
Test: process
begin
     Y \leq X:
     wait until rising_edge(A);
     Z \leq Y;
end process;
```

## Summary

- Can only be used inside <u>process block</u>
- If statements
- Case statements
- For loops
- Wait statements
- Hardware realisation

## Summary

- Can only be used inside <u>process block</u>
- If statements
- Case statements
- For loops
- Wait statements
- Hardware realisation

# Signal Assignments Inside The Process Block

Part I

# Signal Assignments Inside The Process Block

Part I

### Combinational Process - Hardware



TestProcess1 : process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)

Begin

end process;

```
TestProcess1: process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)
Begin
        if X_1 = 1' then
       else
       end if;
end process;
```

```
TestProcess1: process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)
Begin
       if X_1 = 1' then
            Y <= '0';
       else
       end if;
end process;
```

```
TestProcess1: process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)
Begin
       if X_1 = 1' then
            Y <= '0';
      else
            Y \leq X_2 and X_3;
      end if;
end process;
```

## Hardware For Example 1



## Hardware For Example 1



## Hardware For Example 1



```
TestProcess2A: process (X_1, X_2, X_3)
Begin
       A \leq X_1 and X_2;
       B \le A \text{ and } X_3;
end process;
TestProcess2B: process (X_1, X_2, X_3)
Begin
       B \le A \text{ and } X_3;
       A \leq X_1 and X_2;
end process;
```

### Hardware For TestProcess2A



### Hardware For TestProcess2A



### Hardware For TestProcess2B



### Hardware For TestProcess2B



### Hardware For TestProcess2B



```
TestProcess3A: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \leq X_1 \text{ or } X_2;
        Y \leq X_1 and X_2;
end process;
TestProcess3B: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \leq X_1 and X_2;
        Y \leq X_1 \text{ or } X_2;
end process;
```

```
TestProcess3A: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \leq X_1 \text{ or } X_2;
        Y \leq X_1 and X_2;
end process;
TestProcess3B: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \leq X_1 and X_2;
        Y \leq X_1 \text{ or } X_2;
end process;
```

```
TestProcess3A: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \le X_1 or X_2; -- this is ignored!
       Y \le X_1 and X_2; -- this is implemented.
end process;
TestProcess3B: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
       Y \leq X_1 and X_2;
       Y \leq X_1 \text{ or } X_2;
end process;
```

```
TestProcess3A: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
      Y \le X_1 or X_2; -- this is ignored!
       Y \le X_1 and X_2; -- this is implemented.
end process;
TestProcess3B: process (X<sub>1</sub>, X<sub>2</sub>)
Begin
      Y \le X_1 and X_2; -- this is ignored!
       Y \le X_1 or X_2; -- this is implemented.
end process;
```

```
TestProcess4: process (X_1, X_2, X_3)
Begin
if X_1 = '1' then
Y <= X_2 and X_3;
end if;
end process;
```

```
TestProcess4: process (X_1, X_2, X_3)
Begin
if X_1 = '1' then
Y <= X_2 and X_3;
end if;
end process;
```





#### More On Latches

- Latches can be created in **Combinational** processes.
- Latches are created when the state of the output is not defined in all paths through the process.
- A process can have multiple paths due to branch statements (if statement, case statement).
- Make sure your outputs are assigned in all possible branches of the code (In combinational processes)

#### More On Latches

- Latches can be created in **Combinational** processes.
- Latches are created when the state of the output is not defined in all paths through the process.
- A process can have multiple paths due to branch statements (if statement, case statement).
- Make sure your outputs are assigned in all possible branches of the code (In combinational processes)

#### **Avoiding Latches**

```
TestProcess: process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)
Begin
       if X_1 = 1' then
             Y \leq X_2 and X_3;
       else
             Y <= '0';
       end if;
end process;
```

#### **Avoiding Latches**

```
TestProcess: process (X<sub>1</sub>, X<sub>2</sub>, X<sub>3</sub>)
Begin
       if X_1 = 1' then
             Y \leq X_2 and X_3;
       else
             Y <= '0';
       end if;
end process;
```

```
TestProcess: process (Reset, Clock)
Begin
      if Reset = '1' then
        Y <= '0';
      elsif rising_edge(Clock) then
          if X_1 = 1' then
              Y \leq X_2 and X_3;
          end if;
      end if;
end process;
```









# Signal Assignments Inside The Process Block

Part II

TestProcess: process(Reset, Clock)

begin

end process;

```
TestProcess: process(Reset, Clock)

begin

if Reset = '1' then

Y <= '0';
```

end process;

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq Function(X_1, X_2, X_3, ..., X_N);
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq Function(X_1, X_2, X_3, ..., X_N);
   end if;
end process;
                 Combinational
                                             FF
                    Logic
                                  Clock
```

Reset

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq Function(X_1, X_2, X_3, ..., X_N);
   end if;
end process;
                 Combinational
                                             FF
                    Logic
                                  Clock
```

Reset

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq X_1 \text{ or } X_2;
   end if;
end process;
```



```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq X_1 \text{ or } X_2;
   end if;
end process;
```



```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
     Y <= '0';
   elsif rising_edge(Clock) then
     Y \leq X_1 \text{ or } X_2;
   end if;
end process;
```











```
TestProcess: process(Reset, Clock)
begin
   if Reset = 1' then
      X_1 <= '0';
      X_2 <= '0';
      X_3 <= '0';
   elsif rising_edge(Clock) then
      X_1 <= '1';
      X_2 <= X_1;
      X_3 <= X_2;
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
      X_1 <= '0';
      X_2 <= '0';
      X_3 <= '0';
   elsif rising_edge(Clock) then
      X_1 <= '1';
      X_2 <= X_1;
      X_3 <= X_2;
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
      X_1 <= '0';
      X_2 <= '0';
      X_3 <= '0';
   elsif rising_edge(Clock) then
      X_1 <= '1';
      X_2 <= X_1;
      X_3 \leq X_2;
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = '1' then
      X_1 <= '0';
      X_2 <= '0';
      X_3 <= '0';
   elsif rising_edge(Clock) then
      X_1 <= '1';
      X_2 <= X_1;
      X_3 <= X_2;
  end if;
end process;
```















```
TestProcess: process(Reset, Clock)
begin
   if Reset = 1' then
     X_1 <= '0';
     X_2 <= 0';
   elsif rising edge(Clock) then
      X_1 <= '1';
      X_2 <= '1';
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = 1' then
     X_1 <= '0';
     X_2 <= 0';
   elsif rising edge(Clock) then
      X_1 <= '1';
      X_2 <= '1';
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = 1' then
     X_1 <= '0';
elsif rising_edge(Clock) then
      X_1 <= X_2;
     X_1 <= X_3;
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
   if Reset = 1' then
     X_1 <= '0';
elsif rising_edge(Clock) then
      X_1 \le X_2; -- VHDL will ignore this line!
     X_1 <= X_3;
  end if;
end process;
```

### **End Of Video**

# Variables

 Stores <u>intermediate values</u> within a process, function or procedure.

- Stores intermediate values within a process, function or procedure.
- Cannot be used outside of process, function or procedure.

- Stores intermediate values within a process, function or procedure.
- Cannot be used outside of process, function or procedure.
- Variable declaration is similar to signal declaration.

- Stores intermediate values within a process, function or procedure.
- Cannot be used outside of process, function or procedure.
- Variable declaration is similar to signal declaration.
- Like signals, the initial value of a variable is ignored by synthesis!

TestProcess: process(Reset, Clock)
variable X: integer; -- Declaration
begin

```
TestProcess: process(Reset, Clock)
    variable X: integer; -- Declaration
begin
  if Reset = '1' then
    X := 0; -- Variable assignment
    Y <= 0;
  elsif rising_edge(Clock) then
```

```
end if;
end process;
```

```
TestProcess: process(Reset, Clock)
    variable X: integer; -- Declaration
begin
  if Reset = '1' then
    X := 0; -- Variable assignment
    Y <= 0;
  elsif rising_edge(Clock) then
    X := 7; -- X takes the value 7 immediately.
   end if;
```

end process;

```
TestProcess: process(Reset, Clock)
    variable X: integer; -- Declaration
begin
  if Reset = '1' then
    X := 0; -- Variable assignment
    Y <= 0;
  elsif rising_edge(Clock) then
    X := 7; -- X takes the value 7 immediately.
    X := X + 1; -- X becomes 8 here.
   end if;
end process;
```

```
TestProcess: process(Reset, Clock)
    variable X: integer; -- Declaration
begin
  if Reset = '1' then
    X := 0; -- Variable assignment
    Y <= 0;
  elsif rising_edge(Clock) then
    X := 7; -- X takes the value 7 immediately.
    X := X + 1; -- X becomes 8 here.
   end if;
end process;
```

A 15 7 3 57 49 8 6 27

TestProcess : process(Reset, Clock)

variable Temp: integer; -- Declaration

begin

```
TestProcess: process(Reset, Clock)

variable Temp: integer; -- Declaration

begin

if Reset = '1' then

Temp:= 0;

Sum <= 0;

elsif rising_edge(Clock) then
```

```
end if;
end process;
```

```
TestProcess: process(Reset, Clock)
    variable Temp: integer; -- Declaration
begin
  if Reset = '1' then
    Temp := 0;
    Sum <= 0;
  elsif rising_edge(Clock) then
    for i in 0 to 7 loop
       Temp := Temp + A(i);
    end loop;
   end if;
end process;
```

```
TestProcess: process(Reset, Clock)
    variable Temp: integer; -- Declaration
begin
  if Reset = '1' then
    Temp := 0;
    Sum <= 0;
  elsif rising_edge(Clock) then
    Temp := 0;
    for i in 0 to 7 loop
       Temp := Temp + A(i);
    end loop;
   end if;
end process;
```

```
TestProcess: process(Reset, Clock)
    variable Temp: integer; -- Declaration
begin
  if Reset = '1' then
    Temp := 0;
    Sum <= 0;
  elsif rising_edge(Clock) then
    Temp := 0;
    for i in 0 to 7 loop
       Temp := Temp + A(i);
    end loop;
    Sum <= Temp;
   end if;
end process;
```

elsif rising\_edge(Clock) then
Temp:= 0;

```
elsif rising_edge(Clock) then
   Temp:= 0;
   Temp := Temp + A(0);
```

```
elsif rising_edge(Clock) then
   Temp:= 0;
   Temp := Temp + A(0);
   Temp := Temp + A(1);
```

```
elsif rising_edge(Clock) then
  Temp:= 0;
  Temp := Temp + A(0);
  Temp := Temp + A(1);
  Temp := Temp + A(2);
   Temp := Temp + A(6);
```

Temp := Temp + A(7);

Comes from the FOR loop

```
elsif rising _edge(Clock) then
  Temp:= 0;
  Temp := Temp + A(0);
  Temp := Temp + A(1);
  Temp := Temp + A(2);
   Temp := Temp + A(6);
   Temp := Temp + A(7);
   Sum <= Temp;
end if;
```

Comes from the FOR loop

```
TestProcess: process(Reset, Clock)
begin
  if Reset = '1' then
      Sum <= 0;
  elsif rising_edge(Clock) then
      Sum \leq A(0) + A(1) + ..... A(7);
  end if;
end process;
```

```
TestProcess: process(Reset, Clock)
begin
  if Reset = '1' then
         Sum <= 0;
  elsif rising_edge(Clock) then
      Sum <= 0;
      for i in 0 to 15 loop
         Sum <= Y + A(i);
                      This code will
      end loop;
  end if;
                      not work!
end process;
```

```
elsif rising_edge(Clock) then
  Sum <= 0;
  Sum \le Sum + A(0);
  Sum \le Sum + A(1);
  Sum \le Sum + A(6);
  Sum \le Sum + A(7);
end if;
```

```
elsif rising_edge(Clock) then
  Sum <= 0;
  Sum \le Sum + A(0);
  Sum <= Sum + A(1);
  Sum \le Sum + A(6);
  Sum \leq Sum + A(7); -- Only this line will be executed.
end if;
```

# Summary

- Variables capture their assignments immediately.
- Can have multiple assignments.
- Used to accumulate results.
- Used to store intermediate values in a calculation.

# **Functions And Procedures**

Similar to functions in software programming languages.

- Similar to functions in software programming languages.
- Used to perform commonly repeated operations or tasks.

- Similar to functions in software programming languages.
- Used to perform commonly repeated operations or tasks.
- Called from VHDL code to perform tasks.

- Similar to functions in software programming languages.
- Used to perform commonly repeated operations or tasks.
- Called from VHDL code to perform tasks.
- Cannot use registers. Only logic gates.

- Similar to functions in software programming languages.
- Used to perform commonly repeated operations or tasks.
- Called from VHDL code to perform tasks.
- Cannot use registers. Only logic gates.
- Can be declared in architecture, processes & packages.

#### **Functions**

- Similar to functions in software programming languages.
- Used to perform regularly used algorithms.
- Can take zero or more inputs.
  - Functions cannot change input values.
- Must return an output value.
  - Cannot return void or omit a return value.
- Cannot contain wait statements.

### **Basic Function Template**

```
function FunctionName (input parameters)
return ReturnType is
    -- Constant or variable declarations
Begin
    -- Write the function code here.
    return Something;
end;
```

### **Basic Function Template**

```
function FunctionName (input parameters)
return ReturnType is
    -- Constant or variable declarations
Begin
    -- Write the function code here.
    return Something;
end;
```

function Increment (InputNum : integer)

```
function Increment (InputNum : integer) return integer is
```

```
function Increment (InputNum : integer)
return integer is
  variable temp : integer;
```

```
function Increment (InputNum : integer)
return integer is
    variable temp : integer;
begin
    temp := InputNum + 1;
    return temp;
end;
```

```
function Increment (InputNum: integer)
return integer is
    variable temp : integer;
begin
    temp := InputNum + 1;
    return temp;
end;
C <= Increment(4); -- Function Usage
```

#### Procedures

- Similar to Functions.
- Does NOT return a value.
- Parameters can be in, out or inout.
  - In used to pass values into a procedure
  - Out used to pass values out of a procedure.
     Can have more than one.
  - Inout used to pass a value into a procedure where it can be modified and passed back out again.

#### Procedures

- Similar to Functions.
- Does NOT return a value.
- Parameters can be in, out or inout.
  - In used to pass values into a procedure
  - Out used to pass values out of a procedure.
     Can have more than one.
  - Inout used to pass a value into a procedure where it can be modified and passed back out again.

#### Procedures

- Similar to Functions.
- Does NOT return a value.
- Parameters can be in, out or inout.
  - In used to pass values into a procedure
  - Out used to pass values out of a procedure.
     Can have more than one.
  - Inout used to pass a value into a procedure where it can be modified and passed back out again.

### Basic Procedure Template

```
procedure ProcedureName (parameters) is
    -- Constant or variable declarations
Begin
    -- Write the procedure code here.
end;
```

### Basic Procedure Template

```
procedure ProcedureName (parameters) is
    -- Constant or variable declarations
Begin
    -- Write the procedure code here.
end;
```

### Full Adder Circuit



### Full Adder Circuit



procedure FullAdder

```
procedure FullAdder
( signal A, B, C : in std_logic;
  signal Sum, Carry : out std_logic
) is
```

```
procedure FullAdder
( signal A, B, C : in std_logic;
 signal Sum, Carry: out std_logic
) is
begin
  Sum <= A xor B xor C;
  Carry <= (A and B) or (A and C) or (B and C);
end;
```

```
procedure FullAdder
( signal A, B, C : in std_logic;
 signal Sum, Carry: out std_logic
) is
begin
  Sum <= A xor B xor C;
  Carry <= (A and B) or (A and C) or (B and C);
end;
```

FullAdder (P, Q, R, SO, CO); -- Function Usage

### End of Video

# Packages And Libraries

### Package

 Groups various declarations to be shared to be shared among several designs.

- A package can contain these items:
  - Signals & Constants
  - Data Types & Sub Types
  - Functions & Procedures
  - Components
  - Files
  - Attributes

### Packages We Have Seen Before

- Need to declare std\_logic\_1164 package to use :
  - Std\_logic and std\_logic\_vector types

- Need to declare numeric\_std package to use :
  - Unsigned and signed types

```
Architecture Arch1 of Entity1 is
  type TLightType is (RED, AMBER, GREEN);
  Signal TrafficLight: TLightType;
```

Begin

```
Architecture Arch1 of Entity1 is
  type TLightType is (RED, AMBER, GREEN);
  Signal TrafficLight: TLightType;
```

Begin

```
Architecture Arch1 of Module1 is

type TLightType is (RED, AMBER, GREEN);

Signal TrafficLight: TLightType;

Begin
```

```
Architecture Arch1 of Module2 is

type TLightType is (RED, AMBER, GREEN);

Signal TrafficLight: TLightType;

Begin
```

```
Architecture Arch1 of Module1 is

type TLightType is (RED, AMBER, GREEN);

Signal TrafficLight: TLightType;

Begin
```

```
Architecture Arch1 of Module2 is

type TLightType is (RED, AMBER, GREEN);

Signal TrafficLight: TLightType;

Begin
```

## Writing A Basic Package

MyPkg.vhd

package MyPackage is

type TLightType is (RED, AMBER, GREEN);

tend MyPackage;

## Writing A Basic Package

MyPkg.vhd

package MyPackage is

type TLightType is (RED, AMBER, GREEN);

tend MyPackage;

## Example Using Packages

```
use work.MyPackage.all; ←

Architecture Arch1 of Module1 is

Signal TrafficLight : TLightType;

Begin
```

```
use work.MyPackage.all; ← Architecture Arch1 of Module2 is

Signal TrafficLight : TLightType;

Begin
```

## Example Using Packages

```
use work.MyPackage.all; ←

Architecture Arch1 of Module1 is

Signal TrafficLight : TLightType;

Begin
```

```
use work.MyPackage.all; ← Architecture Arch1 of Module2 is

Signal TrafficLight : TLightType;

Begin
```

## **Example Using Packages**

```
use work.MyPackage.all;

Architecture Arch1 of Module1 is

Signal TrafficLight : TLightType; ←

Begin
```

```
use work.MyPackage.all;

Architecture Arch1 of Module2 is

Signal TrafficLight : TLightType; ←

Begin
```

Is a **container** that contains **compiled design units**.

- Is a container that contains compiled design units.
- The compiler compiles a design modules into an intermediate form and stores this in a library.

- Is a container that contains compiled design units.
- The compiler compiles a design modules into an intermediate form and stores this in a library.
- By default, the intermediate forms are stored in the Library you are currently working in.

- Is a container that contains compiled design units.
- The compiler compiles a design modules into an intermediate form and stores this in a library.
- By default, the intermediate forms are stored in the Library you are currently working in.
- Most simulators and synthesis tools automatically create this default Library for you.

- Is a container that contains compiled design units.
- The compiler compiles a design modules into an intermediate form and stores this in a library.
- By default, the intermediate forms are stored in the Library you are currently working in.
- Most simulators and synthesis tools automatically create this default Library for you.
- The library you are working in will have a name of its own.

- Is a container that contains compiled design units.
- The compiler compiles a design modules into an intermediate form and stores this in a library.
- By default, the intermediate forms are stored in the Library you are currently working in.
- Most simulators and synthesis tools automatically create this default Library for you.
- The library you are working in will have a name of its own.
- You can use the keyword Work to refer to (or point to) the library you are currently working in.

- Every library has a name.
- To use a library, you must declare it at the top of your file.
- This makes all the design units in the library available for use in the current design.

#### **Example:**

```
Library ieee;
use ieee.numeric_std.all;
use ieee.std_logic_1164.all;
```

## Summary

- Creating & using simple VHDL packages.
- Packages are used to share declarations.
- Libraries store compiled design units.
- Current active library is where compiler stores compiled code by default.
- Work is used to refer to current active library.

# Parameterised Components

#### Generics

- Generics are a special type of constant.
- Constant is declared in:
  - The declarative part of the architecture (for module scope).
  - VHDL packages (for global scope)
  - Value of a constant is the same across whole design.
- Generic is declared in:
  - The entity declaration.
  - Value of generic unique to each module instance.

#### Generics

- Generics are a special type of constant.
- Constant is declared in:
  - The declarative part of the architecture (for module scope).
  - VHDL packages (for global scope)
  - Value of a constant is the same across whole design.
- Generic is declared in:
  - The entity declaration.
  - Value of generic unique to each module instance.

#### Generics

- Generics are a special type of constant.
- Constant is declared in:
  - The declarative part of the architecture (for module scope).
  - VHDL packages (for global scope)
  - Value of a constant is the same across whole design.
- Generic is declared in:
  - The entity declaration.
  - Value of generic unique to each module instance.

```
entity Adder is
  port
     A : in unsigned(7 downto 0);
     B: in unsigned(7 downto 0);
     C : out unsigned(7 downto 0)
end entity;
architecture rtl of Adder is
begin
      C <= A + B;
end architecture;
```

```
entity Adder is
  port
     A : in unsigned(7 downto 0);
     B: in unsigned(7 downto 0);
     C : out unsigned(7 downto 0)
end entity;
architecture rtl of Adder is
begin
      C <= A + B;
end architecture;
```

```
entity Adder is
                 We are going to declare our generic
                 here
   port
      A : in unsigned(7 downto 0);
      B: in unsigned(7 downto 0);
      C : out unsigned(7 downto 0)
   );
end entity;
architecture rtl of Adder is
begin
      C <= A + B;
end architecture;
```

```
entity Adder is
  generic (
     N: integer := 8
  port
     A : in unsigned(7 downto 0);
     B: in unsigned(7 downto 0);
     C : out unsigned(7 downto 0)
   );
end entity;
architecture rtl of Adder is
begin
      C <= A + B;
end architecture;
```

```
entity Adder is
  generic (
     N: integer := 8
   port
     A : in unsigned(N-1 downto 0);
     B: in unsigned(N-1 downto 0);
     C : out unsigned(N-1 downto 0)
   );
end entity;
architecture rtl of Adder is
begin
      C <= A + B;
end architecture;
```

## Top level VHDL Module

#### Top level VHDL Module

Adder

Adder

#### Top level VHDL Module

Adder

N = 12

Adder

N = 16



```
Adder12Bit: Adder
generic map (
    N = > 12
port
                                         We write this code in
                                         our Top Level VHDL
                                         module to instantiate
Adder16Bit: Adder
                                           the two Adder
generic map (
                                            components
    N = > 16
port
```

## Summary

- Generics are a special type of constant.
- Generics allow VHDL modules to be parameterised.
- Parameterised modules:
  - Allow their instances to be configurable.
  - Makes it easier to reuse in other projects.
  - Reduces code redundancy.

# **Type Conversions**

## **Need For Type Conversion**

- VHDL is very strict about data types.
  - VHDL is a strongly typed language.
- Cannot use different types in the same expression.
- When performing a signal assignment, the data type of LHS must match the RHS exactly.
- Type conversion functions & Type Casting.

U Unsigned

V
Std\_logic\_vector

Integer

U Unsigned

V
Std\_logic\_vector

Integer















### Writing Type Conversion Functions

```
function to std logic(A: in boolean)
return std logic is
begin
  if A then
     return '1';
  else
     return '0';
  end if;
```

### Summary

- The need for type conversion in VHDL.
- Type conversions provided by numeric standard package.
- We can write our own type conversion functions.
- Type conversion does not cost extra FPGA resources.

 To cover all choices that have not been explicitly covered in a CASE statement

 To cover all choices that have not been explicitly covered in a CASE statement

Assign all elements of an array.

signal A : std\_logic\_vector (7 downto 0);

```
A <= "0000000";
```

signal A : std\_logic\_vector (7 downto 0);

```
A <= "0000000";
```

$$A \le x''00'';$$

#### Others

signal A : std\_logic\_vector (7 downto 0);

$$A \le x''00'';$$

$$A \leq (others => '0');$$

 Are only available on IO pins of FPGA.

- Are only available on IO pins of FPGA.
- Cannot have Tri-state signals internal to the FPGA.



TriState\_Example : process (D , Enable) begin

end process;



```
TriState_Example : process (D , Enable)
begin
    if Enable = '1' then
        Q <= D;</pre>
```

end process;



```
TriState Example: process (D, Enable)
begin
      if Enable = '1' then
            Q \leq D;
      else
            Q \leq 'Z';
      end if;
end process;
```



# Comparators

# Comparators

```
architecture rtl of SomeRandomVHDLModule is
```

signal A : integer;
signal B : integer;
signal Out : std\_logic;

begin

```
architecture rtl of SomeRandomVHDLModule is
```

signal A : integer;
signal B : integer;
signal Out : std\_logic;

begin

```
architecture rtl of SomeRandomVHDLModule is
signal A : integer;
signal B : integer;
signal Out : std_logic;
begin
MyComparatorProcess : process (A, B)
begin
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A : integer;
    signal B : integer;
    signal Out : std_logic;
begin
    MyComparatorProcess : process (A, B)
    begin
    if A > B then
        Out <= '1';</pre>
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A : integer;
    signal B : integer;
    signal Out : std_logic;
begin
    MyComparatorProcess : process (A, B)
    begin
    if A > B then
        Out <= '1';
    else
        Out <= '0';
    end if;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                  : integer;
    signal B : integer;
    signal Out : std_logic;
begin
    MyComparatorProcess: process (A, B)
    begin
         if A > B then
            Out <= '1';
         else
            Out <= '0';
         end if;
    end process;
end rtl;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                  : integer;
    signal B : integer;
    signal Out : std_logic;
begin
    MyComparatorProcess: process (A, B)
    begin
         if A > B then
            Out <= '1';
         else
            Out <= '0';
         end if;
    end process;
end rtl;
```

# Multiplexers



```
architecture rtl of SomeRandomVHDLModule is
```

```
signal A : integer;
signal B : integer;
signal C : integer;
signal D : integer;
signal Out : integer;
```

signal Sel : integer range 0 to 3;

begin

```
architecture rtl of SomeRandomVHDLModule is
signal A : integer;
signal B : integer;
signal C : integer;
signal D : integer;
signal Out : integer;
signal Sel : integer range 0 to 3;
begin

MyMuxProcess : process (A, B, C, D, Sel)
begin
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                  : integer;
    signal B
                  : integer;
    signal C
                  : integer;
    signal D : integer;
    signal Out
                  : integer;
    signal Sel
                  : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D : integer;
    signal Out
                   : integer;
    signal Sel
                   : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 \Rightarrow Out \ll A;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D : integer;
    signal Out
                   : integer;
                   : integer range 0 to 3;
    signal Sel
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 \Rightarrow Out \ll A;
                   when 1 => Out <= B;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D
                   : integer;
    signal Out
                   : integer;
    signal Sel
                   : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 \Rightarrow Out \ll A;
                   when 1 => Out <= B;
                   when 2 => Out <= C;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D
                   : integer;
    signal Out
                   : integer;
    signal Sel
                   : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 => Out <= A;
                   when 1 => Out <= B;
                   when 2 => Out <= C;
                   when 3 \Rightarrow Out \leq D;
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D
                   : integer;
    signal Out
                   : integer;
    signal Sel
                   : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 => Out <= A;
                   when 1 => Out <= B;
                   when 2 => Out <= C;
                   when 3 \Rightarrow Out \leq D;
                   when others =>
```

```
architecture rtl of SomeRandomVHDLModule is
    signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
    signal D
                   : integer;
    signal Out
                   : integer;
    signal Sel
                   : integer range 0 to 3;
begin
    MyMuxProcess: process (A, B, C, D, Sel)
    begin
         case Sel is
                   when 0 => Out <= A;
                   when 1 => Out <= B;
                   when 2 => Out <= C;
                   when 3 \Rightarrow Out \leq D;
                   when others =>
         end case;
```

```
architecture rtl of SomeRandomVHDLModule is
     signal A
                   : integer;
    signal B
                   : integer;
    signal C
                   : integer;
     signal D : integer;
     signal Out : integer;
     signal Sel
                   : integer range 0 to 3;
begin
     MyMuxProcess: process (A, B, C, D, Sel)
     begin
         case Sel is
                   when 0 \Rightarrow Out \ll A;
                   when 1 => Out <= B;
                   when 2 => Out <= C;
                   when 3 \Rightarrow Out \leq D;
                   when others =>
         end case;
     end process;
```

end rtl;



MyMuxProcess: process (reset, clk)

begin

```
MyMuxProcess : process (reset, clk)
begin
if reset = '1' then
Out <= 0;
```

```
MyMuxProcess : process (reset, clk)

begin

if reset = '1' then

Out <= 0;

elsif rising_edge(clk) then
```

```
MyMuxProcess: process (reset, clk)
begin
    if reset = '1' then
              Out \leq 0;
    elsif rising_edge(clk) then
              case Sel is
                        when 0 \Rightarrow Out \ll A;
                        when 1 \Rightarrow Out \leq B;
                        when 2 => Out <= C;
                        when 3 => Out <= D;
                        when others =>
              end case;
```

```
MyMuxProcess: process (reset, clk)
begin
    if reset = '1' then
              Out \leq 0;
    elsif rising_edge(clk) then
              case Sel is
                        when 0 \Rightarrow Out \ll A;
                        when 1 \Rightarrow Out \leq B;
                        when 2 => Out <= C;
                        when 3 => Out <= D;
                        when others =>
              end case;
    end if;
end process;
```

# Shift Registers





```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

entity ShiftRegisterChain is

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity ShiftRegisterChain is
    generic (
         CHAIN_LENGTH: integer
    );
    port(
         Clk
                  : in std_logic;
                  : in std_logic;
         Rst
         ShiftEn
                  : in std_logic;
         Din
                  : in std_logic;
                  : out std_logic_vector(CHAIN_LENGTH-1 downto 0)
         Dout
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity ShiftRegisterChain is
    generic (
         CHAIN_LENGTH: integer
    );
    port(
         Clk
                  : in std_logic;
                  : in std_logic;
         Rst
         ShiftEn
                  : in std_logic;
         Din
                  : in std_logic;
                  : out std_logic_vector(CHAIN_LENGTH-1 downto 0)
         Dout
    );
end entity;
```

architecture rtl of ShiftRegisterChain is begin

ShiftRegisterProcess: process(rst, clk)

architecture rtl of ShiftRegisterChain is begin

ShiftRegisterProcess: process(rst, clk)

begin

```
ShiftRegisterProcess : process(rst, clk)
begin
if rst = '1' then
Dout <= (others => '0');
```

```
ShiftRegisterProcess: process(rst, clk)
begin

if rst = '1' then

Dout <= (others => '0');

elsif rising_edge(clk) then
```

```
ShiftRegisterProcess : process(rst, clk)

begin

if rst = '1' then

Dout <= (others => '0');

elsif rising_edge(clk) then

Dout <= Din & Dout (Dout'left downto 1);
```

```
Dout : out std_logic_vector(CHAIN_LENGTH-1 downto 0);
Dout <= Din & Dout (Dout 'left downto 1);</pre>
```

```
Dout : out std_logic_vector(CHAIN_LENGTH-1 downto 0);
Dout <= Din & Dout (Dout 'left downto 1);</pre>
```

```
Dout : out std_logic_vector(3 downto 0);
Dout <= Din & Dout (Dout 'left downto 1);</pre>
```

```
Dout : out std_logic_vector(3 downto 0);
Dout <= Din & Dout (Dout 'left downto 1);</pre>
```

```
Dout : out std_logic_vector(3 downto 0);
Dout <= Din & Dout (3 downto 1);</pre>
```

```
Dout : out std_logic_vector(3 downto 0);
```

```
Dout <= Din & Dout (3 downto 1);
```



| Index | 3       | 2       | 1       | 0       |  |
|-------|---------|---------|---------|---------|--|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) |  |



```
Dout : out std_logic_vector(3 downto 0);
```

```
Dout <= Din & Dout (3 downto 1);
```



| Index | 3       | 2       | 1       | 0       |  |
|-------|---------|---------|---------|---------|--|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) |  |



```
Dout : out std_logic_vector(3 downto 0);
```

Dout <= Din & Dout (3 downto 1);



| Index | 3       | 2       | 1       | 0       |  |
|-------|---------|---------|---------|---------|--|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) |  |



Dout : out std\_logic\_vector(3 downto 0);

Dout <= Din & Dout (3 downto 1);



| Index | 3       | 2       | 1       | 0       |  |
|-------|---------|---------|---------|---------|--|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) |  |





| Index | 3       | 2       | 1       | 0       |    |
|-------|---------|---------|---------|---------|----|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) | <= |

| Index | 3   | 2       | 1       | 0       |  |
|-------|-----|---------|---------|---------|--|
| Value | Din | Dout(3) | Dout(2) | Dout(1) |  |







| Index | 3   | 2       | 1       | 0       |  |
|-------|-----|---------|---------|---------|--|
| Value | Din | Dout(3) | Dout(2) | Dout(1) |  |







| Index | 3   | 2       | 1       | 0       |
|-------|-----|---------|---------|---------|
| Value | Din | Dout(3) | Dout(2) | Dout(1) |







| Index | 3   | 2       | 1       | 0       |  |
|-------|-----|---------|---------|---------|--|
| Value | Din | Dout(3) | Dout(2) | Dout(1) |  |



Dout : out std\_logic\_vector(3 downto 0);

Dout <= Din & Dout (3 downto 1);

| Index | 3       | 2       | 1       | 0       |    | Index | 3   | 2       | 1       | 0       |
|-------|---------|---------|---------|---------|----|-------|-----|---------|---------|---------|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) | <= | Value | Din | Dout(3) | Dout(2) | Dout(1) |
|       |         |         |         |         |    |       |     |         |         |         |

Dout(3) <= Din;

Dout : out std\_logic\_vector(3 downto 0);

Dout <= Din & Dout (3 downto 1);

| Index | 3       | 2       | 1       | 0       |    | Index | 3   | 2       | 1       | 0       |
|-------|---------|---------|---------|---------|----|-------|-----|---------|---------|---------|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) | <= | Value | Din | Dout(3) | Dout(2) | Dout(1) |
|       |         | •       |         |         |    |       |     |         |         |         |

Dout(3) <= Din;

Dout(2) <= Dout(3);

Dout : out std\_logic\_vector(3 downto 0);

Dout <= Din & Dout (3 downto 1);

| Index | 3       | 2       | 1       | 0       |    | Index | 3   | 2       | 1       | 0       |
|-------|---------|---------|---------|---------|----|-------|-----|---------|---------|---------|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) | <= | Value | Din | Dout(3) | Dout(2) | Dout(1) |
|       |         |         | ~       |         |    |       |     |         |         |         |

Dout(3) <= Din;

Dout(2) <= Dout(3);

Dout(1) <= Dout(2);

Dout : out std\_logic\_vector(3 downto 0);

Dout <= Din & Dout (3 downto 1);

| Index | 3       | 2       | 1       | 0       | <= | Index | 3   | 2       | 1       | 0       |
|-------|---------|---------|---------|---------|----|-------|-----|---------|---------|---------|
| Value | Dout(3) | Dout(2) | Dout(1) | Dout(0) |    | Value | Din | Dout(3) | Dout(2) | Dout(1) |
|       |         |         |         |         |    |       |     |         |         |         |

Dout(3) <= Din;

Dout(2) <= Dout(3);

Dout(1) <= Dout(2);

Dout(0) <= Dout(1);

```
Dout(3) <= Din;
Dout(2) <= Dout(3);
Dout(1) <= Dout(2);
Dout(0) <= Dout(1);</pre>
```



```
Dout(3) <= Din;

Dout(2) <= Dout(3);

Dout(1) <= Dout(2);

Dout(0) <= Dout(1);
```



```
Dout(3) <= Din;

Dout(2) <= Dout(3);

Dout(1) <= Dout(2);

Dout(0) <= Dout(1);
```



```
Dout(3) <= Din;
Dout(2) <= Dout(3);
Dout(1) <= Dout(2);
Dout(0) <= Dout(1);</pre>
```



```
Dout(3) <= Din;
Dout(2) <= Dout(3);
Dout(1) <= Dout(2);
Dout(0) <= Dout(1);
```



architecture rtl of ShiftRegisterChain is begin

```
ShiftRegisterProcess : process(rst, clk)
begin
    if rst = '1' then
        Dout <= (others => '0');
    elsif rising_edge(clk) then
        Dout <= Din & Dout (Dout'left downto 1);
    end if;
end process;</pre>
```

architecture rtl of ShiftRegisterChain is begin

```
ShiftRegisterProcess: process(rst, clk)
begin
    if rst = '1' then
         Dout <= (others => '0');
    elsif rising_edge(clk) then
         if ShiftEn = '1' then
              Dout <= Din & Dout (Dout'left downto 1);
         end if;
    end if;
end process;
```

architecture rtl of ShiftRegisterChain is begin

```
ShiftRegisterProcess: process(rst, clk)
    begin
         if rst = '1' then
              Dout <= (others => '0');
         elsif rising_edge(clk) then
              if ShiftEn = '1' then
                  Dout <= Din & Dout (Dout'left downto 1);
              end if;
         end if;
    end process;
end rtl;
```

## Serialiser

## Serialiser





```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

entity Serialiser is

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity Serialiser is
    generic (
        DataWidth : integer
    );
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity Serialiser is
    generic (
         DataWidth: integer
    );
    port(
         Clk
                  : in std_logic;
                  : in std_logic;
         Rst
         ShiftEn
                  : in std_logic;
         Load
                  : in std_logic;
                  : in std_logic_vector(DataWidth -1 downto 0);
         Din
                  : out std_logic
         Dout
end entity;
```



architecture rtl of Serialiser is

Signal DataRegister : std\_logic\_vector(DataWidth-1 downto 0);

Begin

```
architecture rtl of Serialiser is

Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);

Begin

SerialiserProcess : process(Rst,Clk)

begin
```

```
architecture rtl of Serialiser is

Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);

Begin

SerialiserProcess : process(Rst,Clk)

begin

if Rst = '1' then

DataRegister <= (others => '0');
```

```
architecture rtl of Serialiser is

Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);

Begin

SerialiserProcess : process(Rst,Clk)

begin

if Rst = '1' then

DataRegister <= (others => '0');

elsif rising_edge(Clk) then
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(Rst,Clk)
    begin
         if Rst = '1' then
                   DataRegister <= (others => '0');
         elsif rising_edge(Clk) then
                  if Load = '1' then
                            DataRegister <= DIN;</pre>
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(Rst,Clk)
    begin
         if Rst = '1' then
                  DataRegister <= (others => '0');
         elsif rising_edge(Clk) then
                  if Load = '1' then
                            DataRegister <= DIN;
                  elsif ShiftEn = '1' then
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(Rst,Clk)
    begin
         if Rst = '1' then
                  DataRegister <= (others => '0');
         elsif rising_edge(Clk) then
                  if Load = '1' then
                           DataRegister <= DIN;
                  elsif ShiftEn = '1' then
                            DataRegister <= '0' & DataRegister(DataWidth-1 downto 1);
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(rst,clk)
    begin
         if rst = '1' then
                  DataRegister <= (others => '0');
         elsif rising_edge(clk) then
                  if Load = '1' then
                           DataRegister <= DIN;
                  elsif ShiftEn = '1' then
                            DataRegister <= '0' & DataRegister(DataWidth-1 downto 1);
                  end if;
         end if;
    end process;
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(rst,clk)
    begin
         if rst = '1' then
                  DataRegister <= (others => '0');
         elsif rising_edge(clk) then
                  if Load = '1' then
                            DataRegister <= DIN;
                  elsif ShiftEn = '1' then
                            DataRegister <= '0' & DataRegister(DataWidth-1 downto 1);
                  end if;
         end if;
    end process;
    Dout <= DataRegister(0);</pre>
```

```
architecture rtl of Serialiser is
    Signal DataRegister : std_logic_vector(DataWidth-1 downto 0);
Begin
    SerialiserProcess: process(rst,clk)
    begin
         if rst = '1' then
                  DataRegister <= (others => '0');
         elsif rising_edge(clk) then
                  if Load = '1' then
                           DataRegister <= DIN;
                  elsif ShiftEn = '1' then
                            DataRegister <= '0' & DataRegister(DataWidth-1 downto 1);
                  end if;
         end if;
    end process;
    Dout <= DataRegister(0);
end rtl;
```

## **RAMs**

#### **RAM Implementation**

- FPGAs implement RAM using :
  - 1. Register Banks (for smaller memories)
  - 2. Block RAM (for larger memories)
- Synthesiser infers how to implement RAM by looking at your VHDL code.
- Synthesiser by default goes for Register bank implementation.
- VHDL code must follow a particular template to get the synthesiser to use Block RAM.

#### **RAM Implementation**

- FPGAs implement RAM using :
  - 1. Register Banks (for smaller memories)
  - 2. Block RAM (for larger memories)
- Synthesiser infers how to implement RAM by looking at your VHDL code.
- Synthesiser by default goes for Register bank implementation.
- VHDL code must follow a particular template to get the synthesiser to use Block RAM.









Write Single Word







# Single Port RAM



```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use ieee.numeric_std.all;
```

```
entity SinglePortRAM is
   generic(
       Dwidth: integer;
       Awidth: integer
   );
   port(
       Clock
                      : in std_logic;
                      : in std_logic_vector(Dwidth - 1 downto 0);
       WriteData
                      : out std_logic_vector(Dwidth - 1 downto 0);
       ReadData
       Address
                      : in std_logic_vector(Awidth - 1 downto 0);
       WriteEnable : in std logic
   );
end SinglePortRAM ;
```

```
entity SinglePortRAM is
   generic(
       Dwidth: integer;
       Awidth: integer
   );
   port(
       Clock
                      : in std_logic;
                      : in std_logic_vector(Dwidth - 1 downto 0);
       WriteData
                      : out std_logic_vector(Dwidth - 1 downto 0);
       ReadData
       Address
                      : in std_logic_vector(Awidth - 1 downto 0);
       WriteEnable : in std logic
   );
end SinglePortRAM ;
```

```
entity SinglePortRAM is
   generic(
       Dwidth: integer;
       Awidth: integer
   );
   port(
       Clock
                      : in std_logic;
                      : in std_logic_vector(Dwidth - 1 downto 0);
       WriteData
                      : out std_logic_vector(Dwidth - 1 downto 0);
       ReadData
       Address
                      : in std_logic_vector(Awidth - 1 downto 0);
       WriteEnable : in std logic
   );
end SinglePortRAM ;
```

architecture rtl of SinglePortRAM is

```
architecture rtl of SinglePortRAM is
-- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of
    std_logic_vector((Dwidth-1) downto 0);
```

```
architecture rtl of SinglePortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1 ) of
    std_logic_vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
    signal MyRam : memory_t;
begin
```

```
architecture rtl of SinglePortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of
    std_logic_vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
    signal MyRam : memory_t;
begin
    RAMProcess : process (Clock) begin
```

```
architecture rtl of SinglePortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of
    std_logic_vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
    signal MyRam : memory_t;
begin
    RAMProcess : process (Clock) begin
    if rising_edge(Clock) then
```

```
architecture rtl of SinglePortRAM is
   -- Build a 2D array type for the RAM
   type memory_t is array(0 to 2**Awidth -1) of
   std logic vector((Dwidth-1) downto 0);
   -- Declare the RAM signal
    signal MyRam : memory_t ;
begin
   RAMProcess: process (Clock) begin
      if rising_edge(Clock) then
        if WriteEnable = '1' then
           MyRam (to integer(unsigned(Address))) <= WriteData;
        end if;
```

```
architecture rtl of SinglePortRAM is
   -- Build a 2D array type for the RAM
   type memory_t is array(0 to 2**Awidth -1) of
   std logic vector((Dwidth-1) downto 0);
   -- Declare the RAM signal
    signal MyRam : memory_t ;
begin
   RAMProcess: process (Clock) begin
      if rising_edge(Clock) then
        if WriteEnable = '1' then
          MyRam (to integer(unsigned(Address))) <= WriteData;
        end if;
        ReadData <= MyRam(to integer(unsigned(Address)));
```

```
architecture rtl of SinglePortRAM is
   -- Build a 2D array type for the RAM
   type memory_t is array(0 to 2**Awidth -1) of
   std logic vector((Dwidth-1) downto 0);
   -- Declare the RAM signal
    signal MyRam : memory_t ;
begin
   RAMProcess: process (Clock) begin
      if rising_edge(Clock) then
        if WriteEnable = '1' then
           MyRam (to integer(unsigned(Address))) <= WriteData;
        end if;
        ReadData <= MyRam(to_integer(unsigned(Address)));</pre>
      end if;
    end process;
end rtl;
```

#### **Dual Port RAM**



#### **Dual Port RAM**



#### **Dual Port RAM**



#### VHDL for Dual Port RAM

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
use ieee.numeric_std.all;
```

#### VHDL for Dual Port RAM

```
entity DualPortRAM is
    generic(
         Dwidth: integer;
         Awidth: integer
    );
    port(
         Clock
                             : in std logic;
                                                                               These ports
                                                                               implement
         WriteDataA
                             : in std logic vector(Dwidth - 1 downto 0);
                                                                               the 1st "port"
         ReadDataA
                             : out std logic vector(Dwidth - 1 downto 0);
                                                                               which I have
         AddressA
                             : in std logic vector(Awidth - 1 downto 0);
                                                                               called A.
         WriteEnableA
                                  std logic;
                                                                               These ports
                             : in std logic vector(Dwidth - 1 downto 0);
         WriteDataB
                                                                               implement the
                                                                               2<sup>nd</sup> "port"
         ReadDataB
                             : out std logic vector(Dwidth - 1 downto 0);
                                                                               which I have
         AddressB
                             : in std logic vector(Awidth - 1 downto 0);
                                                                               called B.
         WriteEnableB
                                  std logic
                             : in
end DualPortRAM;
```

```
architecture rtl of DualPortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of std_logic_vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
    signal MyRam : memory_t;
begin
```

```
architecture rtl of DualPortRAM is
     -- Build a 2D array type for the RAM
     type memory_t is array(0 to 2**Awidth -1) of std_logic_vector((Dwidth-1) downto 0);
     -- Declare the RAM signal
        signal MyRam : memory_t;
begin
     RAMProcess : process (Clock) begin
     if rising_edge(Clock) then
```

```
architecture rtl of DualPortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1)    of std_logic_vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
    signal MyRam : memory_t;
begin
    RAMProcess : process (Clock) begin
    if rising_edge(Clock) then
        if WriteEnableA = '1' then
            MyRam (to_integer(unsigned(AddressA))) <= WriteDataA;
        end if;
        ReadDataA <= MyRam(to_integer(unsigned(AddressA)));</pre>
```

```
architecture rtl of DualPortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of std logic vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
     signal MyRam : memory_t;
begin
    RAMProcess: process (Clock) begin
      if rising edge(Clock) then
         if WriteEnableA = '1' then
           MyRam (to integer(unsigned(AddressA))) <= WriteDataA;
         end if;
         ReadDataA <= MyRam(to_integer(unsigned(AddressA)));</pre>
         if WriteEnableB = '1' then
           MyRam (to integer(unsigned(AddressB))) <= WriteDataB;
         end if:
         ReadDataB <= MyRam(to integer(unsigned(AddressB)));
```

```
architecture rtl of DualPortRAM is
    -- Build a 2D array type for the RAM
    type memory_t is array(0 to 2**Awidth -1) of std logic vector((Dwidth-1) downto 0);
    -- Declare the RAM signal
     signal MyRam : memory_t;
begin
    RAMProcess: process (Clock) begin
      if rising edge(Clock) then
         if WriteEnableA = '1' then
           MyRam (to integer(unsigned(AddressA))) <= WriteDataA;
         end if;
         ReadDataA <= MyRam(to integer(unsigned(AddressA)));
         if WriteEnableB = '1' then
           MyRam (to integer(unsigned(AddressB))) <= WriteDataB;
         end if:
         ReadDataB <= MyRam(to integer(unsigned(AddressB)));
      end if;
     end process;
end rtl;
```

### Finite State Machines











```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity HeaterFSM is
    port(
        Clk
                    : in std_logic;
                    : in std_logic;
        Rst
                    : in std_logic;
        Sw
                    : in std_logic;
        Temp
                    : out std_logic;
        Heater
                    : out std_logic;
        RedLED
        GreenLED: out std_logic
    );
end entity;
```

architecture rtl of HeaterFSM is

architecture rtl of HeaterFSM is
 type FSMStateType is (IDLE, HEATING, READY);

```
architecture rtl of HeaterFSM is
     type FSMStateType is (IDLE, HEATING, READY);
     signal State : FSMStateType;
begin
```

```
architecture rtl of HeaterFSM is
     type FSMStateType is (IDLE, HEATING, READY);
     signal State : FSMStateType;
begin
```

```
FSMProcess: process(rst, clk)
begin

if rst = '1' then

GreenLED <= '0';

RedLED <= '0';

Heater <= '0';

State <= IDLE;

elsif rising_edge(clk) then
```

```
FSMProcess: process(rst, clk)
begin

if rst = '1' then

GreenLED <= '0';

RedLED <= '0';

Heater <= '0';

State <= IDLE;

elsif rising_edge(clk) then

case State is
```

```
FSMProcess: process(rst, clk)
begin
         if rst = '1' then
                         GreenLED <= '0';
                         RedLED <= '0';
                         Heater <= '0';
                         State <= IDLE;
         elsif rising_edge(clk) then
                         case State is
                                         when IDLE =>
                                               GreenLED <= '0';
                                               RedLED <= '0';
                                               Heater <= '0';
                                               if Sw = '1' then
                                                   State <= HEATING;
                                               end if;
```

```
FSMProcess: process(rst, clk)
begin
         if rst = '1' then
                         GreenLED <= '0';
                         RedLED <= '0';
                         Heater <= '0';
                         State <= IDLE;
         elsif rising_edge(clk) then
                         case State is
                                         when IDLE =>
                                              GreenLED <= '0';
                                              RedLED <= '0';
                                              Heater <= '0';
                                              if Sw = '1' then
                                                   State <= HEATING;
                                              end if;
                                         when HEATING =>
                                              RedLED <= '1';
                                              Heater <= '1';
                                              if Sw = '0' then
                                                   State <= IDLE;
                                              elsif Temp = '1' then
                                                   State <= READY;
```

end if;

```
FSMProcess: process(rst, clk)
         if rst = '1' then
                         GreenLED <= '0';
                         RedLED <= '0';
                         Heater <= '0';
                         State <= IDLE;
         elsif rising_edge(clk) then
                         case State is
                                         when IDLE =>
                                              GreenLED <= '0';
                                               RedLED <= '0';
                                              Heater <= '0';
                                              if Sw = '1' then
                                                   State <= HEATING;
                                              end if;
                                         when HEATING =>
                                               RedLED <= '1';
                                              Heater <= '1';
                                              if Sw = '0' then
                                                   State <= IDLE;
                                              elsif Temp = '1' then
                                                   State <= READY;
                                              end if;
                                         when READY =>
                                               RedLED <= '0';
                                               GreenLED <= '1';
                                               Heater <= '0';
                                               if Sw = '0' then
                                                   State <= IDLE;
                                               end if;
```

begin

```
FSMProcess: process(rst, clk)
begin
         if rst = '1' then
                         GreenLED <= '0';
                         RedLED <= '0';
                         Heater <= '0';
                         State <= IDLE;
         elsif rising_edge(clk) then
                         case State is
                                         when IDLE =>
                                              GreenLED <= '0';
                                               RedLED <= '0';
                                               Heater <= '0';
                                              if Sw = '1' then
                                                   State <= HEATING;
                                              end if;
                                         when HEATING =>
                                               RedLED <= '1';
                                               Heater <= '1';
                                              if Sw = '0' then
                                                   State <= IDLE;
                                              elsif Temp = '1' then
                                                   State <= READY;
                                              end if;
                                         when READY =>
                                               RedLED <= '0';
                                               GreenLED <= '1';
                                               Heater <= '0';
                                               if Sw = '0' then
                                                   State <= IDLE;
                                               end if;
                                         when others => State <= IDLE;
                         end case;
```

```
FSMProcess: process(rst, clk)
      begin
               if rst = '1' then
                               GreenLED <= '0';
                               RedLED <= '0';
                               Heater <= '0';
                               State <= IDLE;
               elsif rising_edge(clk) then
                               case State is
                                               when IDLE =>
                                                     GreenLED <= '0';
                                                     RedLED <= '0';
                                                     Heater <= '0';
                                                     if Sw = '1' then
                                                          State <= HEATING;
                                                     end if;
                                               when HEATING =>
                                                     RedLED <= '1';
                                                     Heater <= '1';
                                                     if Sw = '0' then
                                                          State <= IDLE;
                                                     elsif Temp = '1' then
                                                          State <= READY;
                                                     end if;
                                               when READY =>
                                                     RedLED <= '0';
                                                     GreenLED <= '1';
                                                     Heater <= '0';
                                                     if Sw = '0' then
                                                          State <= IDLE;
                                                     end if;
                                               when others => State <= IDLE;
                               end case;
               end if;
      End process;
End rtl;
```



Use a Registered Process with a Reset.

- Use a Synchronous Process with a Reset.
- Create an enumerated data type to define states.

- Use a Synchronous Process with a Reset.
- Create an enumerated data type to define states.
  - Use meaningful names for the states.

- Use a Synchronous Process with a Reset.
- Create an enumerated data type to define states.
  - Use meaningful names for the states.
- Use a CASE statement to :
  - Implement the next state encoder.
  - Implement the output decoder encoder.

- Use a Synchronous Process with a Reset.
- Create an enumerated data type to define states.
  - Use meaningful names for the states.
- Use a CASE statement to :
  - Implement the next state encoder.
  - Implement the output decoder encoder.
- Best to have registered outputs.

- Use a Synchronous Process with a Reset.
- Create an enumerated data type to define states.
  - Use meaningful names for the states.
- Use a CASE statement to :
  - Implement the next state encoder.
  - Implement the output decoder encoder.
- Best to have registered outputs.
- Use "When Others" to return to a default state (in the event of entering an illegal state)

# Good Design Practice 1

# Code Readability

- Use meaningful names for signals, processes, generics, constants and entities.
- Make use of indentation to improve readability.
- Indent you code using :
  - Using the tab characters.
  - Or using spaces characters (typically 4 spaces)
- Text editors (such as notepad++ and Intel Quartus) can be configured to use either tabs or spaces.
- Disadvantage with using tabs :
  - Indentation may look wrong when files are opened with other editors.

#### No Indentation

```
TestProcess: process(Reset, Clk)
begin
if Reset = '1' then
Output <= 0;
elsif rising_edge(Clk) then
if A = '1' then
Output <= 1;
elsif B = '1' then
Output <= 2;
else
Output <= 3;
end if;
end if;
end process;
```

#### With Indentation

```
TestProcess: process(Reset, Clk)
begin
    if Reset = '1' then
        Output <= 0;
    elsif rising edge(Clk) then
        if A = '1' then
            Output <= 1;
        elsif B = '1' then
            Output <= 2;
        else
            Output <= 3;
        end if;
    end if;
end process;
```

# **Avoid Creating Latches**

- Watch out for accidental latch creation inside combinational processes.
- Only a problem when there are conditional statements (if then / case).
- Make sure the outputs are defined in all possible cases.







- Using a clocks generated by FPGA logic results in slower designs.
- Because FPGA will be forced to use nonglobal routing resources to some degree.
- These paths have much higher skew resulting in sub-optimal timing performance.

# Better Way To Generate Clocks



## Do Not Use Clock Gating



## Do Not Use Clock Gating







```
DataGatingExample : process(Reset, Clk 50MHz)
begin
    if Reset = '1' then
        Output <= '0';
    elsif rising edge (Clk 50MHz) then
        if Enable = '1' then
            Output <= A;
        end if;
    end if;
end process;
 Enable
                        Enable
 50MHz
                                  50MHz
```

```
DataGatingExample : process(Reset, Clk_50MHz)
begin
    if Reset = '1' then
        Output <= '0';
    elsif rising_edge(Clk_50MHz) then
        if Enable = '1' then
        Output <= A;
        end if;
    end if;
end process;</pre>
```





## Make Generous Use Of Registers

- FPGAs have plenty of registers.
- Using registers generously improves circuit timing performance.
- Register all inputs and outputs from ports.

## Make Generous Use Of Registers

 Register <u>all</u> inputs and outputs ports of a VHDL module.



# Pipelining

- Large combinational functions have big delays leading to a timing bottleneck.
- This leads to a slower FPGA design.
- Pipelining can be very effective in mitigating these delays and boost timing performance.
- Pipelining uses extra registers to break up a large combinational function.

## Pipelining - Application



## Pipelining - Application

Clock = 50 MHz



## Pipelining - Application

Clock = 100 MHz



## Pipelining - Application

Clock = 120 MHz



## Pipelining - Application



## Synchronous Systems

- Always design synchronous systems:
  - Having registered inputs and outputs.

## Synchronous Systems

- Always design synchronous systems:
  - Having registered inputs and outputs.
- Why?
  - To avoid all sorts of timing glitches that are possible on a purely combinational system.

### **Topics**

- Use meaningful names.
- Importance of indentation.
- Avoid creating latches.
- Avoid generate clocks using logic.
- Clock Gating vs Data Gating.
- Benefits of a register rich design.
- Benefits of a synchronous design.

# Good Design Practice 2

## Asynchronous Inputs

- Asynchronous inputs can change state at any point in time:
  - Push button input
  - RS232 Data
- These signals are not driven from a clock.
- We must make sure to synchronise <u>all</u> asynchronous inputs before using them.

# 2 Stage Synchronisation



## 2 Stage Synchronisation



```
Synchronisation : process(Reset, Clk)
begin
   if Reset = '1' then
        Temp <= '0';
        X_SYN <= '0';
   elsif rising_edge(Clk) then
        Temp <= X_ASYN;
        X_SYN <= Temp;
   end if;
end process;</pre>
```

### **Crossing Clock Domains**

- Similar to asynchronous inputs (danger of metastability)
- Usually, a signal or a bus going from one clock domain to another.
- The clock domain generating the signal can be running faster or slower than the receiving clock domain.

### **Crossing Clock Domains**

- Ways of dealing with clock domain crossing:
  - 2 stage synchronisation (identical to the asynchronous input case)
  - Using additional signals for hand-shaking.
  - Using FIFOs

#### **Use Generics**

- Makes modules reconfigurable.
- Allows for re-usable VHDL modules.
- Reduces code redundancy.
- Saves time in writing and testing code.

### **Initial Values**

 Reset all outputs of a synchronous process using a reset:

```
TestProcess : process(Reset, Clk)
begin
    if Reset = '1' then
        Output <= 0; ←
    elsif rising edge(Clk) then
        if A = '1' then
            Output <= 1;
        elsif B = '1' then
            Output <= 2;
        else
            Output <= 3;
        end if;
    end if;
end process;
```

### Synchronised Reset De-Assertion

- Using a purely asynchronous reset can lead to problems.
- Reset signal takes different times to reach different parts within the FPGA (due to propagation delay).
- Therefore some registers of the FPGA will come out of reset slightly earlier than other parts.
- This has the potential to cause a glitch / bug.
- We must synchronise the de-assertion of the reset signal to avoid this type of fault.

### Synchronised Reset De-Assertion



### Synchronised Reset De-Assertion



```
ResetSync : process(Reset_In, Clk)
begin
    if Reset_In = '1' then
        Temp <= '1';
        Reset_Out <= '1';
        Reset_Out <= '1';
    elsif rising_edge(Clk) then
        Temp <= '0';
        Reset_Out <= Temp;
    end if;
end process;</pre>
```

### More On Clocks And Resets

- Route clocks and resets on global routing.
- Global routing has very low skew.
- Global routing allows signals to reach all registers in the FPGA almost at the same time.
- Use PLL to clean up the input clock.
- PLLs can reduce the effect of noise, ringing and reflections that can appear on the input clock signal.

## **Topics**

- Dealing with Asynchronous inputs.
- Crossing clock domains.
- Reusable VHDL modules.
- Initialising signals.
- Synchronising the de-assertion of system reset.
- Route clocks and resets on global routing.
- Using PLL to clean clock

## Test Benches

### What is a Test Bench?

- VHDL modules are tested using Test benches.
- A Test Bench is also a VHDL module that we must develop.
- In a basic test bench we:
  - Generate input vectors.
  - Define checks on output vectors.
  - What kinds of tests we want to run.
  - How long we run the tests for.











 The Test Bench can print messages on the simulator console window.

 The Test Bench can print messages on the simulator console window.

#### Syntax:

```
report message string severity severity level;
```

 The Test Bench can print messages on the simulator console window.

#### **Syntax:**

```
report message_string severity severity_level;
severity level = note, warning, error, failure
```

 The Test Bench can print messages on the simulator console window.

#### Syntax:

```
report message_string severity severity_level;
severity_level : note, warning, error, failure
e.g.:
```

report "This is a message"; -- severity = note.

 The Test Bench can print messages on the simulator console window.

#### Syntax:

```
report message_string severity severity_level;
severity_level : note, warning, error, failure
e.g.:
report "This is a message"; -- severity = note.
```

report "This is a message" severity warning;

#### **Assert Statement**

- The assert statement tests a Boolean condition.
- If false, it outputs a message string to the simulator output console.

#### **Assert Statement**

- The assert statement tests a Boolean condition.
- If false, it outputs a message string to the simulator output console.

#### Syntax:

assert condition report string severity severity level;

#### **Assert Statement**

- The assert statement tests a Boolean condition.
- If false, it outputs a message string to the simulator output console.

#### Syntax:

```
assert condition report string severity severity_level;
```

#### <u>e.g.:</u>

```
assert Overflow = '0'
report "An overflow has occurred!" severity warning;
```

### Using Text Files

- Must declare **Textio** package ("use std.textio.all;")
- Allows for more complex testing.
- Input vectors can be read from text files.
- Output vectors can be written to text files.
- Data types stored in files can be anything (real numbers, strings, std logic vectors, integers etc).
- Basic operations with text files :
  - Declaration of a text file.
  - Opening and closing a file of a text file.
  - Reading and or writing to a file.

## Declaring a Text File

#### Syntax:

file FileHandle: text;

# Declaring a Text File

## Syntax:

```
file FileHandle: text;
```

## <u>e.g.:</u>

```
file File1: text;
```

# Declaring a Text File

## Syntax:

```
file FileHandle : text;
```

#### <u>e.g.:</u>

```
file File1: text;
```

## Where to declare:

- Declarative region of the architecture
- Declarative region of a process

# Opening a Text File

## Syntax:

file\_open(FileHandle, "FileName.txt", OpenMode);

# Opening A Text File

## Syntax:

file\_open(FileHandle, "FileName.txt", OpenMode);

#### Open Mode:

- 1. read Mode
- 2. write Mode
- 3. append

## Opening A Text File

## Syntax:

```
file_open(FileHandle, "FileName.txt", OpenMode);
```

#### Open Mode:

- 1. read Mode
- 2. write Mode
- 3. append

#### E.g.:

```
file_open(File1, "InputVectors.txt", read_mode);
file_open(File2, "OutputVectors.txt", write_mode);
```

# Closing A File

```
Syntax:
```

file\_close(FileHandle);

# Closing A File

```
Syntax :
file_close(FileHandle);

E.g.:
file close(File1);
```

# Test Benches Writing Data to Text Files

## Writing To a Text File

- 1. Open a text file in write mode.
- 2. Write to a line buffer:

write(LineBuffer, DataToWrite);

## Writing To a Text File

- 1. Open a text file in write mode.
- 2. Write to a line buffer:

```
write(LineBuffer, DataToWrite);
```

3. Write line buffer to file:

```
writeline(FileHandle, LineBuffer);
```

## Writing To a Text File

- 1. Open a text file in write mode.
- 2. Write to a line buffer:

```
write(LineBuffer, DataToWrite);
```

3. Write line buffer to file:

```
writeline(FileHandle, LineBuffer);
```

4. Close file.

```
library ieee;
use ieee.std_logic_l164.all;
use ieee.numeric_std.all;
library std;
use std.textio.all;
```

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
library std;
use std.textio.all;

entity TestBench is
end entity TestBench;
```

```
library ieee;
      use ieee.std_logic_l164.all;
 3
     use ieee.numeric_std.all;
 4
     library std;
 5
      use std.textio.all;
 6
 7
    pentity TestBench is
 8
      end entity TestBench;
9
     parchitecture rtl of TestBench is
10
11
12
          constant C : string := "This is a string";
13
          signal X : std_logic_vector(3 downto 0) := "1010";
14
          signal Y : integer:= 100;
15
16
    □ begin
```

```
library ieee;
      use ieee.std_logic_l164.all;
 3
      use ieee.numeric_std.all;
 4
     library std;
 5
      use std.textio.all;
 6
 7
    entity TestBench is
 8
      end entity TestBench;
9
10
    architecture rtl of TestBench is
11
12
          constant C : string := "This is a string";
          signal X : std logic vector(3 downto 0) := "1010";
13
14
          signal Y : integer:= 100;
15
16
    🗏 begin
17
          FileWriteProcess:process
18
19
              file OutputFile
                                    : text;
              variable lineBuffer : line;
20
```

begin

```
use ieee.std_logic_l164.all;
 3
      use ieee.numeric_std.all;
     library std;
 5
      use std.textio.all;
 6
 7
    entity TestBench is
 8
      end entity TestBench;
9
10
    architecture rtl of TestBench is
11
          constant C : string := "This is a string";
12
13
          signal X : std logic vector(3 downto 0) := "1010";
14
          signal Y : integer:= 100;
15
    🗏 begin
16
17
18
          FileWriteProcess:process
19
              file OutputFile
                                     : text;
20
              variable lineBuffer : line;
21
          begin
22
              file open(OutputFile, "OutputFile.txt", write mode);
```

library ieee;

```
use ieee.std_logic_l164.all;
 3
      use ieee.numeric_std.all;
 4
     library std;
 5
      use std.textio.all;
 6
 7
    entity TestBench is
 8
      end entity TestBench;
9
10
    architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
13
           signal X : std logic vector(3 downto 0) := "1010";
14
           signal Y : integer:= 100;
15
16
    🗏 begin
17
18
          FileWriteProcess:process
19
              file OutputFile
                                     : text;
20
              variable lineBuffer : line;
21
          begin
22
              file open (OutputFile, "OutputFile.txt", write mode);
23
24
              write(lineBuffer, string'("Signal X is : "));
```

library ieee;

```
use ieee.std_logic_l164.all;
 3
      use ieee.numeric_std.all;
 4
     library std;
 5
      use std.textio.all;
 6
 7
    entity TestBench is
 8
      end entity TestBench;
9
10
    E architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
13
           signal X : std logic vector(3 downto 0) := "1010";
14
           signal Y : integer:= 100;
15
16
    □ begin
17
18
          FileWriteProcess:process
19
              file OutputFile
                                     : text;
20
              variable lineBuffer : line;
21
          begin
22
              file open (OutputFile, "OutputFile.txt", write mode);
23
24
              write(lineBuffer,string'("Signal X is : "));
```

write(lineBuffer, X);

library ieee;

25

```
use ieee.std_logic_l164.all;
 3
      use ieee.numeric_std.all;
 4
      library std;
 5
      use std.textio.all;
 6
 7
    entity TestBench is
 8
      end entity TestBench;
9
10
    architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
13
           signal X : std logic vector(3 downto 0) := "1010";
14
           signal Y : integer:= 100;
15
16
    🗏 begin
17
18
           FileWriteProcess:process
19
              file OutputFile
                                     : text;
20
              variable lineBuffer : line;
21
          begin
22
              file open (OutputFile, "OutputFile.txt", write mode);
23
24
              write(lineBuffer,string'("Signal X is : "));
25
              write(lineBuffer,X);
```

writeline (OutputFile, lineBuffer);

library ieee;

26

```
1
      library ieee;
      use ieee.std logic 1164.all;
      use ieee.numeric std.all;
      library std;
 5
      use std.textio.all;
 6
 7
     □ entity TestBench is
 8
      end entity TestBench;
9
10
     architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
13
           signal X : std logic vector(3 downto 0) := "1010";
14
           signal Y : integer:= 100;
15
16
     □ begin
17
18
           FileWriteProcess:process
19
               file OutputFile
                                      : text;
20
               variable lineBuffer : line;
21
           begin
22
               file open (OutputFile, "OutputFile.txt", write mode);
23
24
               write(lineBuffer,string'("Signal X is : "));
25
              write (lineBuffer, X);
26
               writeline (OutputFile, lineBuffer);
27
28
               write(lineBuffer,string'("Signal Y is : "));
29
               write(lineBuffer,Y);
30
               writeline (OutputFile, lineBuffer);
```

```
use ieee.std logic 1164.all;
 3
      use ieee.numeric std.all;
 4
      library std;
 5
      use std.textio.all;
 6
 7
     entity TestBench is
 8
      end entity TestBench;
 9
10
     E architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
           signal X : std logic vector(3 downto 0) := "1010";
13
14
           signal Y : integer:= 100;
15
16
     □ begin
17
18
           FileWriteProcess:process
19
               file OutputFile
                                      : text;
20
               variable lineBuffer : line;
21
           begin
22
               file open (OutputFile, "OutputFile.txt", write mode);
23
24
               write(lineBuffer,string'("Signal X is : "));
25
              write(lineBuffer, X);
               writeline (OutputFile, lineBuffer);
26
27
28
               write(lineBuffer,string'("Signal Y is : "));
29
               write(lineBuffer,Y);
30
               writeline (OutputFile, lineBuffer);
31
32
               write(lineBuffer,string'("String C is : "));
               write(lineBuffer,C);
33
34
               writeline (OutputFile, lineBuffer);
```

library ieee;

```
library ieee;
 1
       use ieee.std logic 1164.all;
       use ieee.numeric std.all;
       library std;
 5
      use std.textio.all;
 6
 7
     □ entity TestBench is
 8
       end entity TestBench;
 9
10
     □ architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
           signal X : std logic vector(3 downto 0) := "1010";
13
14
           signal Y : integer:= 100;
15
16
     □ begin
17
18
           FileWriteProcess:process
19
               file OutputFile
                                      : text;
20
               variable lineBuffer : line;
21
           begin
22
               file open (OutputFile, "OutputFile.txt", write mode);
23
24
               write(lineBuffer,string'("Signal X is : "));
25
               write (lineBuffer, X);
               writeline (OutputFile, lineBuffer);
26
27
28
               write(lineBuffer,string'("Signal Y is : "));
29
               write(lineBuffer,Y);
30
               writeline (OutputFile, lineBuffer);
31
32
               write(lineBuffer,string'("String C is: "));
33
               write(lineBuffer,C);
34
               writeline (OutputFile, lineBuffer);
35
36
               file close (OutputFile);
```

```
library ieee;
 1
       use ieee.std logic 1164.all;
       use ieee.numeric std.all;
 4
       library std;
 5
      use std.textio.all;
 6
 7
     entity TestBench is
 8
       end entity TestBench;
 9
10
     □ architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
           signal X : std logic vector(3 downto 0) := "1010";
13
14
           signal Y : integer:= 100;
15
16
     □ begin
17
18
           FileWriteProcess:process
19
               file OutputFile
                                      : text;
20
               variable lineBuffer : line;
21
           begin
22
               file open(OutputFile, "OutputFile.txt", write mode);
23
24
               write(lineBuffer, string'("Signal X is : "));
25
              write(lineBuffer,X);
26
               writeline (OutputFile, lineBuffer);
27
28
               write(lineBuffer, string'("Signal Y is: "));
29
               write(lineBuffer,Y);
               writeline (OutputFile, lineBuffer);
30
31
32
               write(lineBuffer,string'("String C is: "));
33
               write(lineBuffer,C);
               writeline (OutputFile, lineBuffer);
34
35
36
               file close (OutputFile);
37
               wait;
```

```
library ieee;
       use ieee.std logic 1164.all;
 3
       use ieee.numeric std.all;
 4
     library std;
 5
       use std.textio.all;
 6
 7
     entity TestBench is
 8
       end entity TestBench;
 9
10
     □ architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
           signal X : std logic vector(3 downto 0) := "1010";
13
14
           signal Y : integer:= 100;
15
16
     🗏 begin
17
18
           FileWriteProcess:process
19
               file OutputFile
                                 : text;
               variable lineBuffer : line;
20
21
           begin
               file open(OutputFile, "OutputFile.txt", write mode);
22
23
24
               write(lineBuffer,string'("Signal X is : "));
25
               write(lineBuffer,X);
26
               writeline (OutputFile, lineBuffer);
27
               write(lineBuffer,string'("Signal Y is : "));
28
29
               write(lineBuffer,Y);
               writeline (OutputFile, lineBuffer);
30
31
               write(lineBuffer, string'("String C is: "));
32
               write (lineBuffer, C);
33
34
               writeline (OutputFile, lineBuffer);
35
36
               file close (OutputFile);
37
               wait;
38
           end process;
39
40
       end architecture rtl:
```

```
library ieee;
      use ieee.std logic 1164.all;
      use ieee.numeric std.all;
      library std;
      use std.textio.all:
 7
    entity TestBench is
 8
      end entity TestBench;
 9
10
     □ architecture rtl of TestBench is
11
12
           constant C : string := "This is a string";
           signal X : std logic vector(3 downto 0) := "1010";
13
14
           signal Y : integer:= 100;
15
16
    🗏 begin
17
18
          FileWriteProcess:process
19
              file OutputFile
                                       : text;
20
              variable lineBuffer
                                     : line;
21
           begin
               file open(OutputFile, "OutputFile.txt", write mode);
22
23
24
              write(lineBuffer,string'("Signal X is : "));
25
              write(lineBuffer, X);
26
              writeline (OutputFile, lineBuffer);
27
28
              write(lineBuffer, string'("Signal Y is : "));
29
              write(lineBuffer,Y);
                                                                                                            X
                                                              OutputFile.txt - Notepad
              writeline (OutputFile, lineBuffer);
30
31
                                                              File Edit Format View Help
              write(lineBuffer,string'("String C is : "));
32
              write (lineBuffer, C);
33
                                                             Signal X is: 1010
34
              writeline (OutputFile, lineBuffer);
                                                             Signal Y is: 100
35
36
              file close (OutputFile);
                                                             String C is: This is a string
37
              wait;
38
           end process;
39
40
       end architecture rtl:
```

# Test Benches Reading Data From Text Files

1. Open a text file in read mode.

- 1. Open a text file in read mode.
- 2. Read from a line from the text file:

readline(FileHandle, LineBuffer);

- 1. Open a text file in read mode.
- 2. Read from a line from the text file:

```
readline(FileHandle, LineBuffer);
```

 Read a data value from the line buffer to a signal: read(LineBuffer, SignalName);

- 1. Open a text file in read mode.
- 2. Read from a line from the text file:

```
readline(FileHandle, LineBuffer);
```

- Read a data value from the line buffer to a signal: read(LineBuffer, SignalName);
- Repeat steps 2 and 3 until all lines of text file have been read.

- 1. Open a text file in read mode.
- 2. Read from a line from the text file:

```
readline(FileHandle, LineBuffer);
```

- Read a data value from the line buffer to a signal: read(LineBuffer, SignalName);
- 4. Repeat steps 2 and 3 until all lines of text file have been read.
- 5. Close file.

| InputFile.txt - Notepad |              |                 |              | _            | × |
|-------------------------|--------------|-----------------|--------------|--------------|---|
| <u>F</u> ile            | <u>E</u> dit | F <u>o</u> rmat | <u>V</u> iew | <u>H</u> elp |   |
| 256                     | 1101         |                 |              |              | ^ |
| 100                     | 0011         |                 |              |              |   |
| 256                     | 0111         |                 |              |              |   |
|                         |              |                 |              |              | V |

```
40 自 FileReadProcess:process
41 file InputFile: text;
42 variable lineBuffer: line;
```



```
42
               variable lineBuffer : line;
43
               variable Char : character;
44
               variable int : integer;
45
               variable vector : std_logic_vector(3 downto 0):= "0000";
                                              InputFile.txt - Notepad
                                                                                  X
                                              File Edit Format View Help
```

100 0011

256 0111

FileReadProcess:process

file InputFile : text;

40 41

```
variable lineBuffer : line:
    variable Char : character;
    variable int : integer;
    variable vector : std logic vector(3 downto 0):= "0000";
begin
    file open(InputFile, "InputFile.txt", read mode);
                                      InputFile.txt - Notepad
                                                                         X
                                   <u>File Edit Format View Help</u>
                                   256 1101
```

256 0111

40

41

42

43

44

45

46

47

FileReadProcess:process

file InputFile : text;

```
variable lineBuffer : line;
    variable Char : character:
    variable int : integer;
    variable vector : std logic vector(3 downto 0):= "0000";
begin
    file open(InputFile, "InputFile.txt", read mode);
    while not endfile (InputFile) loop
                                      InputFile.txt - Notepad
                                                                         X
                                   <u>File Edit Format View Help</u>
                                   256 1101
                                   100 0011
                                   256 0111
```

41 42

43

44

45

46

47

48 49 FileReadProcess:process

file InputFile : text;

```
42
               variable lineBuffer : line:
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "0000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile(InputFile) loop
50
                   readline (InputFile, lineBuffer);
                                              InputFile.txt - Notepad
                                                                                  X
                                             File Edit Format View Help
                                             256 1101
                                             100 0011
                                             256 0111
```

41

FileReadProcess:process

file InputFile : text;

```
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "00000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile (InputFile) loop
50
                   readline (InputFile, lineBuffer);
51
                   read(lineBuffer, int);
52
                   read(lineBuffer, Char);
53
                   read(lineBuffer, vector);
                                              InputFile.txt - Notepad
                                                                                   X
                                              File Edit Format View Help
                                              256 1101
                                              100 0011
                                              256 0111
```

41

42

FileReadProcess:process

file InputFile : text;

variable lineBuffer : line:

```
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "0000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile (InputFile) loop
50
                   readline (InputFile, lineBuffer);
51
                   read(lineBuffer, int);
52
                   read(lineBuffer, Char);
53
                   read(lineBuffer, vector);
54
               end loop;
                                              InputFile.txt - Notepad
                                                                                   X
                                              File Edit Format View Help
                                              256 1101
                                              100 0011
                                              256 0111
```

41

42

FileReadProcess:process

file InputFile : text;

variable lineBuffer : line:

```
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "0000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile (InputFile) loop
50
                    readline (InputFile, lineBuffer);
51
                    read(lineBuffer, int);
52
                   read(lineBuffer, Char);
53
                    read(lineBuffer, vector);
54
               end loop;
55
56
               file close (InputFile);
                                               InputFile.txt - Notepad
                                                                                   X
                                              File Edit Format View Help
                                              256 1101
                                              100 0011
                                              256 0111
```

41

42

FileReadProcess:process

file InputFile : text;

variable lineBuffer : line;

```
file InputFile : text;
41
               variable lineBuffer : line:
42
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "0000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile (InputFile) loop
50
                    readline (InputFile, lineBuffer);
51
                    read(lineBuffer, int);
52
                    read(lineBuffer, Char);
53
                    read(lineBuffer, vector);
54
               end loop;
55
56
               file close(InputFile);
57
58
               wait;
59
           end process;
                                              InputFile.txt - Notepad
                                                                                   X
                                              File Edit Format View Help
                                              256 1101
                                              100 0011
                                              256 0111
```

FileReadProcess:process

```
file InputFile : text;
41
               variable lineBuffer : line:
42
43
               variable Char : character:
44
               variable int : integer;
45
               variable vector : std logic vector(3 downto 0):= "0000";
46
           begin
47
               file open(InputFile, "InputFile.txt", read mode);
48
49
               while not endfile (InputFile) loop
50
                    readline (InputFile, lineBuffer);
51
                    read(lineBuffer, int);
52
                    read(lineBuffer, Char);
53
                    read(lineBuffer, vector);
54
               end loop;
55
56
               file close(InputFile);
57
58
               wait;
59
           end process;
                                              InputFile.txt - Notepad
                                                                                   X
                                              File Edit Format View Help
                                              256 1101
                                              100 0011
                                              256 0111
```

FileReadProcess:process



















30-day refund or replacement Money back guarantee



Secure Payment Multiple payment options Price alert ♥ 309

Refer & earn 10% off any order \*



### **UART Transmitter**





#### **UART** Receiver









| Start Bit | Data Bits | Parity Bit | Stop Bit(s) |
|-----------|-----------|------------|-------------|
|-----------|-----------|------------|-------------|

Start Bit = Supports 1 start bit. Logic 0.

Data Bits = Supports 5 to 9 data bits

Parity Bit = Optional (Even or Odd Parity)

Stop Bits = Supports 1, 1.5 or 2 stop bits. Logic 1.

| Start Bit | Data Bits | Parity Bit | Stop Bit(s) |
|-----------|-----------|------------|-------------|
|-----------|-----------|------------|-------------|

Start Bit = Supports 1 start bit. Logic 0.

Data Bits = Supports 5 to 9 data bits

Parity Bit = Optional (Even or Odd Parity)

Stop Bits = Supports 1, 1.5 or 2 stop bits. Logic 1.

| Start Bit | Data Bits | Parity Bit | Stop Bit(s) |
|-----------|-----------|------------|-------------|
|-----------|-----------|------------|-------------|

Start Bit = Supports 1 start bit. Logic 0.

Data Bits = Supports 5 to 9 data bits

Parity Bit = Optional (Even or Odd Parity)

Stop Bits = Supports 1, 1.5 or 2 stop bits. Logic 1.

# Transmit Data Byte 0x69



# Transmit Data Byte 0x69



### **Buad Rates**

- 115200
- 57600
- 38400
- 19200
- 14400
- 9600

#### **Buad Rates**

- 115200 (Bit period = 1/115200 = 8.7us)
- 57600
- 38400
- 19200
- 14400
- 9600