## **PCIE** mini Backplane





## Separate / Isolated direct 4-lane PCIE link 4-lane RC Connector with only 1 mechanical option: M.2 (PCIE) 4-lane EP Connector (all 4 lanes are used) - M.2 (PCIE)

6-pin PCIE

## **General PCIE topology**



## **PCIEx1** pinout

| Pin                                | Side B           | Side A         | Description                               |  |
|------------------------------------|------------------|----------------|-------------------------------------------|--|
| 1                                  | +12 V            | PRONT1#        | Must connect to farthest PRSNT2# pin      |  |
| 2                                  | +12 V            | +12 V          | Main power pins                           |  |
| 3                                  | +12 V            | +12 V          |                                           |  |
| 4                                  | Ground           | Ground         |                                           |  |
| 5                                  | <del>OMOLK</del> | TOK            | SMBus and JTAG port pins                  |  |
| 6                                  | - CMDAT          | TDI            |                                           |  |
| 7                                  | Ground           | <del>TD0</del> |                                           |  |
| 8                                  | +3.3 V           | TMO            |                                           |  |
| 9                                  | TROT#            | +3.3 V         |                                           |  |
| 10                                 | +3.3 V aux       | +3.3 V         | Aux power & Standby power                 |  |
| 11                                 | WAKE!            | PERST#         | Link reactivation; fundamental reset [25] |  |
| Key notch                          |                  |                |                                           |  |
| 12 (                               | CLKREQ#[26]      | Ground         | Clock Request Signal                      |  |
| 13                                 | Ground           | REFCLK+        | Reference clock differential pair         |  |
| 14                                 | HSOp(0)          | REFCLK-        | Lane 0 transmit data, + and -             |  |
| 15                                 | HSOn(0)          | Ground         |                                           |  |
| 16                                 | Ground           | HSIp(0)        | Lane 0 receive data, + and -              |  |
| 17                                 | PRONT2#          | HSIn(0)        |                                           |  |
| 18                                 | Ground           | Ground         |                                           |  |
| PCI Express x1 cards end at pin 18 |                  |                |                                           |  |
|                                    |                  |                |                                           |  |

| Legend              |                                               |  |  |
|---------------------|-----------------------------------------------|--|--|
| Ground pin          | Zero volt reference                           |  |  |
| Power pin           | Supplies power to the PCle card               |  |  |
| Card-to-host<br>pin | Signal from the card to the motherboard       |  |  |
| Host-to-card<br>pin | Signal from the motherboard to the card       |  |  |
| Open drain          | May be pulled low or sensed by multiple cards |  |  |
| Sense pin           | Tied together on card                         |  |  |
| Reserved            | Not presently used, do not connect            |  |  |