## Automated Mixed-Signal PHY Generation of the AIB Die-to-Die Interface

Krishna Settaluri, Blue Cheetah Analog Design, Inc.

David Kehlet, Intel Corporation



This work is supported by the DARPA MTO office [DARPA CHIPS Contract Number: HR00111790020].

The views, opinions, and/or findings expressed are those of the author(s) and should not be interpreted as representing the official views or policies of the Department of Defense or the U.S. Government.







#### Legal Notices and Disclaimers

This presentation contains the general insights and opinions of Intel Corporation ("Intel"). The information in this presentation is provided for information only and is not to be relied upon for any other purpose than educational. Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future, are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at www.intel.com.

Results have been estimated or simulated using internal Intel analysis or architecture simulation or modeling, and provided to you for informational purposes. Any differences in your system hardware, software or configuration may affect your actual performance.

<sup>†</sup> Tests measure performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit www.intel.com/benchmarks.

Intel, the Intel logo, the Intel. Experience What's Inside logo, eASIC, and Stratix are trademarks of Intel Corporation in the U.S. and/or other countries.



<sup>\*</sup>Other names and brands may be claimed as the property of others

## Agenda: Automated Mixed-Signal PHY Generation of AIB

- Motivations for Chiplets and Automated Analog Design
- Generator-Based Design Methodology and Application to AIB
- AIB Generator and Open Source Hardware
- AIB 2.0
- Conclusion



#### Why Are Chiplets Interesting Now?

- Heterogeneous integration advancements
  - Mix foundries, process nodes, IP sources, etc.
- Time-to-market advantages
  - No need to port everything to same node
- Advanced packaging technology
  - Enables high die-to-die bandwidth
- Open source standards like AIB encourage chiplet ecosystem

"It may prove to be more economical to build large systems out of smaller functions, which are separately packaged and interconnected."

Gordon E. Moore

1: 3rd Page of Moore's 1965 paper, "Cramming more components onto integrated circuits"









#### Barriers to Entry in Developing Custom Silicon

- Rapid generation of IP, across many technology nodes = catalyst for chiplet / AIB ecosystem
  - Barriers -- Labor, time-to-market, risk profile, broad expertise
  - Focus -- For many in industry, analog design is an exemplar of the above barriers
- Reuse of instance is a myth!
  - Features, performance, specifications, design attributes, process change every time.

**Solution**: Don't just develop instances – re-use designer knowledge and practices in generators!



#### Why is Analog Design a Bottleneck?

Core design loop hasn't really changed for 30+ years





#### Generator-Based Design



Key Technology Enabler: **BAG** Framework

 Based on work done at UC Berkeley starting in 2012<sup>1</sup>

 Adopted by many researchers, universities, companies, & startups

 Powerful features to produce instances + integrate into SoC

Full generators produce netlist, GDS,
 LEF file, LIB file, behavioral model, ...

Foundry

PDK

 Blue Cheetah is leader in Framework development and driving commercialization



### Capturing Floorplan Concept



- Key: floorplan concept is process portable
- BAG APIs support allowable operations with given floorplan concept
  - Generator writer uses API to encode layout strategy



vout = self.connect\_to\_tracks([amp\_ports['d'], load\_ports['d']], vout\_tr)

vbias = self.connect\_to\_tracks(load\_ports['g'], vbias\_tr)

nw\_list, nth\_list = [w\_dict['amp']], [intent\_dict['amp']] # NMOS
pw\_list, pth\_list = [w\_dict['load']], [intent\_dict['load']] # PMOS
# specify number of horizontal routing tracks for each row
ng\_tracks, nds\_tracks = [1], [1] # NMOS gate and drain/source tracks
pg\_tracks, pds\_tracks = [1], [1] # PMOS gate and drain/source tracks

# specify row orientations

n\_orient = ['R0'] # gate connection on bottom

Chang, Eric, et al. "BAG2: A process-portable framework for generator-based AMS circuit design." 2018 IEEE Custom Integrated Circuits Conference (CICC). IEEE, 2018.

#### End-to-End Generator



### Generator Instances & Hierarchy (UCB)









Full SerDes RX



Photonic Receiver AFE

#### **Time-Interleaved SAR ADC**



SAR ADC



#### Power of Generators





#### PDSOI PAM4 RX





Parameterization:

Change bump pitch and re-execute generator

SerDes Rx
Datapath
Generator Script

With Process X Primitives
Library

Process X (FinFET)

Process X (FinFET)

Process Y (PDSOI)

- Design effort of generator ~ design effort of instance #1
- Using Generator, instance #2 and beyond ~ factor of 10X+ reduction in labor and time

#### Blue Cheetah AIB PHY Generator

#### Generator for the AIB PHY

- Full generators for all custom blocks (e.g., driver, phase interp., etc.)
- 2-channel test chip taped out in Intel 22FFL Jan 2020
- Blue Cheetah is already leveraging AIB generators in follow-on projects; generators released to open source



Image: Blue Cheetah

#### Example AIB Sub-block Generator: Delay Line

Core of both DCC (for Tx) and DLL (for Rx)



## AIB Custom Block Generator Example: Phase Interpolator (Fine Delay)

- Top-level specifications:
  - t<sub>d,step,min</sub>, t<sub>d,step,max</sub>, t<sub>p,max</sub>, S<sub>td,step</sub>
  - # of delay steps
- End-to-end generator: executable code produces netlist, GDS, LIB, LEF, and behavioral model
  - All sizing decisions needed to achieve top-level specs made in code based on feedback from simulated (post-layout) results





#### Generated Phase Interpolator Instances



#### AIB Generated Interface Hardware Success!





### Blue Cheetah Ecosystem



# AIB Generator and Open Source Hardware



#### Open Source Hardware?

- Open source user's point of view, pro and con:
  - "[The CHIPS Alliance is addressing] the problem of high expenses of chipmaking and what can be done in the open source domain to reduce the cost." – Zvonimir Bandic, Chair of the CHIPS Alliance, Sr. Director at Western Digital<sup>1</sup>
  - "Replacing proprietary IP license costs with open-source IP licenses will only reduce these [SoC development] costs by ~1%-20%." Brucek Khailany, Director of Research at NVidia<sup>2</sup>
  - **Reuse** to lower the cost of hardware development
- Open source provider's point of view:
  - Enable other companies' silicon to interoperate with my silicon
  - Address an expanded set of customer requirements

Intel FPGA with two Ayar Labs
TeraPHY<sup>TM</sup> optical I/O chiplets



Image: Intel

#### Fully packaged FPGA with Ayar Labs optical I/O



Image: Ayar Labs, Inc. Used with permission.



<sup>1. &</sup>quot;Five Minutes with Zvonimir Bandic," Embedded Computing Design, May 2019

<sup>2.</sup> Khailany, Brucek, "ISSCC 2020 Panel: Open Source Hardware," IEEE International Solid-State Circuits Conference, February 2020

#### AIB Generator Open Source Hardware

- AIB PHY Generator builds on the AIB PHY Hardware open source
  - https://github.com/chipsalliance/aib-phy-hardware
  - Verilog RTL, netlists and <u>cell models</u>
  - Easy cell to realize: c3lib\_and2\_svt\_2x =
    - assign out = in0 & in1;
    - Map c3lib\_and2\_svt\_2x to "and" gate in your target process' cell library
    - Open source hardware for RTL: no problem
  - Less easy cell to realize: aibcr3\_dll\_interpolator



- Delays the input clock to achieve 90 degree offset for data sampling
- Compensates for PVT through dynamic phase interpolation
- Usually implemented as custom design in a target process
- Cannot open source a design in a foundry's process!



## Introducing AIB Generator Open Source Release

#### https://github.com/chipsalliance/aib-phy-generator

- Design of analog macrocells is abstracted from realization in a proprietary semiconductor process
  - Generator is an analog hardware compiler (analog synthesis)
  - Analog macrocells are defined through electrical and physical specifications
- Creates portability across processes demonstrated with Intel 22FFL, Cadence Generic Process Design Kit (PDK)
- Generator is open source even when GDSII cannot be open source



#### AIB Generator Installation and Usage

- You need to have a silicon design ready computer
  - Red Hat Enterprise Linux 6, 64 bit
  - git tools with Internet connection
  - Cadence Virtuoso, Pegasus/PVS, Spectre (could be ported to other vendors)
- Download the Cadence Generic Process Design Kit, free to Cadence users
- git clone (download) the AIB PHY Generator git clone https://github.com/chipsalliance/aib-phy-generator aib-phy-generator
- Tell the run scripts where to find your Cadence tools
- Design your AIB analog macrocells!

```
./run_bag.sh BAG_framework/run_scripts/dsn_cell.py data/aib_ams/specs_dsn/dll_phase_interp.yaml
```



## AIB Generator Operation

- Delay Locked Loop Phase Interpolator Design – one of the AIB analog macrocells
  - Iterates in the design space to meet the input specs
  - The Phase Interpolator script in addition can create a graph of delay vs. step code over process corners
  - .gds, .lef, .v, .lib stored in output directory



Image: Intel

#### AIB Generator Analog Blocks

**DLL and Duty Cycle Corrector (DCC)** 

dcc/dll\_phasedet

dcc/dll\_interpolator

dcc/dll\_delay\_line

dcc\_helper





#### Next Steps: AIB 2.0

- CHIPS Alliance AIB 2.0 Specification
   → 2x the IOs, ½ the bump array size,
   6.4x the edge bandwidth density!
- CHIPS Alliance AIB 2.0 Draft
   Specification available at
  - <a href="https://github.com/chipsalliance/AIB-specification">https://github.com/chipsalliance/AIB-specification</a>
- AIB 2.0 tape out intended for early 2021

| Feature                          | AIB 1.0                 | AIB 2.0                  |
|----------------------------------|-------------------------|--------------------------|
| Bandwidth/wire (Gbps)            | 2                       | Up to 6.4                |
| Common case* IOs/channel (TX/RX) | 40<br>(20/20)           | 80<br>(40/40)            |
| Bump density (um)                | 55                      | 55/45/36                 |
| Bandwidth/mm shoreline (Gbps/mm) | 256<br>(40 IOs/channel) | 1638<br>(80 IOs/channel) |
| IO Voltage Output Swing (V)      | 0.90                    | 0.90/0.40                |
| Energy/bit (pJ/bit)              | 0.85                    | 0.50                     |
| <b>Backward Compatibility</b>    | n/a                     | 1.0                      |

<sup>\*</sup> Common case is a high volume device from Intel. AIB specification and technology supports 20/20 to 80/80 IOs/channel.



#### Conclusion

- The chiplet era is here! And Generators are the catalyst!
- Powerful designer-centric generator methodology enables rapid parameterization and process migration
- Open source AIB Generator enables rapid generation of sign-off ready AIB custom A/MS blocks across many PDKs
  - <a href="https://github.com/chipsalliance/aib-phy-hardware">https://github.com/chipsalliance/aib-phy-hardware</a> RTL
  - https://github.com/chipsalliance/aib-phy-generator Analog
- Technologies such as optical networking are pushing bandwidth density – AIB 2.0 is coming

#### Questions

