# OpenVera Checker Library Reference Manual

G-2012.09 September 2012

Comments?
E-mail your comments about this manual to: vcs\_support@synopsys.com.



# **Copyright Notice and Proprietary Information**

Copyright © 2012 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| "This document is duplicated with the permission of S | Synopsys, Inc., for the exclusive use of |
|-------------------------------------------------------|------------------------------------------|
|                                                       | and its employees. This is copy number   |

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Registered Trademarks (®)

Synopsys, AEON, AMPS, Astro, Behavior Extracting Synthesis Technology, Cadabra, CATS, Certify, CHIPit, CoMET, Confirma, CODE V, Design Compiler, DesignWare, EMBED-IT!, Formality, Galaxy Custom Designer, Global Synthesis, HAPS, HapsTrak, HDL Analyst, HSIM, HSPICE, Identify, Leda, LightTools, MAST, METeor, ModelTools, NanoSim, NOVeA, OpenVera, ORA, PathMill, Physical Compiler, PrimeTime, SCOPE, Simply Better Results, SiVL, SNUG, SolvNet, Sonic Focus, STAR Memory System, Syndicated, Synplicity, the Synplicity logo, Synplify Pro, Synthesis Constraints Optimization Environment, TetraMAX, UMRBus, VCS, Vera, and YIELDirector are registered trademarks of Synopsys, Inc.

# Trademarks (™)

AFGen, Apollo, ARC, ASAP, Astro-Rail, Astro-Xtalk, Aurora, AvanWaves, BEST, Columbia, Columbia-CE, Cosmos, CosmosLE, CosmosScope, CRITIC, CustomExplorer, CustomSim, DC Expert, DC Professional, DC Ultra, Design Analyzer, Design Vision, DesignerHDL, DesignPower, DFTMAX, Direct Silicon Access, Discovery, Eclypse, Encore, EPIC, Galaxy, HANEX, HDL Compiler, Hercules, Hierarchical Optimization Technology, High-performance ASIC Prototyping System, HSIMPlus, i-Virtual Stepper, IICE, in-Sync, iN-Tandem, Intelli, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, Liberty, Libra-Passport, Library Compiler, Macro-PLUS, Magellan, Mars, Mars-Rail, Mars-Xtalk, Milkyway, ModelSource, Module Compiler, MultiPoint, ORAengineering, Physical Analyst, Planet, Planet-PL, Polaris, Power Compiler, Raphael, RippledMixer, Saturn, Scirocco, Scirocco-i, SiWare, Star-RCXT, Star-SimXT, StarRC, System Compiler, System Designer, Taurus, TotalRecall, TSUPREM-4, VCSi, VHDL Compiler, VMC, and Worksheet Buffer are trademarks of Synopsys, Inc.

# Service Marks (sm)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. ARM and AMBA are registered trademarks of ARM Limited. Saber is a registered trademark of SabreMark Limited Partnership and is used under license. All other product or company names may be trademarks of their respective owners.

# Contents

| 1. | Checker Library                              |            |
|----|----------------------------------------------|------------|
|    | Conventions                                  | 2          |
|    | Coverage Properties                          | 3          |
|    | Shared Syntax                                | 5          |
|    | Parameters and Ports                         | 5          |
|    | Functional Groups                            | 8          |
|    | Value Integrity                              | 9          |
|    | Temporal Sequence                            | 10         |
|    | Checker Descriptions                         | 11<br>68   |
| 2. | OVL-Equivalent Checkers                      |            |
|    | Converting from a Verilog OVL Library to OVA | 157<br>158 |
|    | Multiple Line Replacement                    | 158<br>159 |

| Combining OVA and OVL Checkers in the Same Design | 160 |
|---------------------------------------------------|-----|
| Restrictions                                      | 160 |
| Macro symbol ASSERT_OFF                           | 162 |
| Inlining OVA Units in a Verilog Wrapper Module    | 162 |
| Using OVL-Equivalent Checkers with VHDL Designs   | 163 |
| Descriptions of OVL-Equivalent OVA Checkers       | 163 |
| assert_always                                     | 164 |
| assert_always_on_edge                             | 166 |
| assert_change                                     | 169 |
| assert_cycle_sequence                             | 172 |
| assert_decrement                                  | 174 |
| assert_delta                                      | 175 |
| assert_even_parity                                | 176 |
| assert_fifo_index                                 | 179 |
| assert_frame                                      | 180 |
| assert_handshake                                  | 182 |
| assert_implication                                | 184 |
| assert_increment                                  | 185 |
| assert_never                                      | 186 |
| assert_next                                       | 187 |
| assert_no_overflow                                | 189 |
| assert_no_transition                              | 190 |
| assert_no_underflow                               | 192 |
| assert_odd_parity                                 | 193 |
| assert_one_cold                                   | 195 |
| assert one hot                                    | 198 |

| assert_quiescent_state | 201 |
|------------------------|-----|
| assert_range           | 202 |
| assert_time            | 203 |
| assert_transition      | 205 |
| assert_unchange        | 206 |
| assert_width           | 210 |
| assert_win_change      | 211 |
| assert_win_unchange    | 212 |
| assert_window          | 213 |
| assert_zero_one_hot    | 215 |

# 3. Four-State OVA Checkers

Index

1

# Checker Library

The OpenVera Assertions Checker Library is a collection of temporal expressions and assertions intended for a variety of commonly needed tests. These checkers will enable you to significantly increase the speed of coding your own temporal assertions.

This chapter covers the following topics:

- Conventions Explains the basic syntax components of the checkers covered in this manual.
- Coverage Properties
- Shared Syntax Describes syntax elements shared among most of the checkers
- Functional Groups Lists and organizes all OVA checkers within functional groups.

 Checker Descriptions — Provides syntax, descriptions, and examples for all standard OVA checkers.

# **Conventions**

All OVA checkers described in this chapter are available in both unit and template form. The two forms have identical functions, however, their usage differs as follows:

- Use the unit form to bind checkers to a design
- Use the template form to build more complex checkers inside your own units

The unit form of a checker is distinguished from the template form by an "ova\_" prefix. For example, "ova\_bit" is the unit form and "bit" is the template form of the same checker. To simplify the descriptions, the checkers are referred to by their unit names unless only the template form is meant.

Units are the preferred way to inline assertions in your Verilog.

The following is an example of a one-hot check of signal a inlined within Verilog:

```
module m(a, b, clk)
input a, b, clk;
//ova bind ova_one_hot(1'b1, top.clk, a);
//unit instantiation. XMRs okay
endmodule
```

# **Coverage Properties**

The checkers contain OVA assertions used in verification of the intended behavior (the original purpose of the checkers), and a large number of them also contain coverage properties that can be used to detect the occurrence of events related to the behavior, in particular such as triggering conditions and corner cases.

The coverage can be controlled globally by a macro symbol OVA\_COVER\_ON and locally on a per-instance basis using a parameter coverage level (See "Shared Syntax" on page 1-5.).

Note that you can also use \$ova tasks such as \$ova\_stop, \$ova\_start, \$ova\_assertion\_start, and \$ova\_assertion\_stop also to control cover properties locally by inserting them in your code.

The following checkers contain coverage statements:

#### **Standard OVA Checkers**

ova\_arbiter ova\_asserted

ova\_bits ova\_code\_distance

ova\_deasserted ova\_driven

ova\_fifo ova\_follows

ova hold ova hold value

ova memory ova mutex

ova next state ova no contention

ova range ova req ack unique

ova\_req\_requires ova\_stack

ova\_timeout ova\_value

ova window

# **OVL-Equivalent Checkers**

assert\_always assert\_always\_on\_edge

assert\_change assert\_even\_parity

assert one hot assert unchange

assert zero one hot

# **Shared Syntax**

Many checkers share the same syntax elements. These elements are described in this section in order to avoid repeating their descriptions throughout this document.

# **Macro Symbols**

The way checkers are used, whether for checking by assertions or coverage gathering or both, can be selected using two global 'define symbols:

```
OVA ASSERT OFF
```

When the symbol is **defined**, all assertions are **removed** from the checker. That is, when left undefined the behavior is backward compatible with earlier versions of the library.

```
OVA COVER ON
```

When the symbol is **defined**, the cover statements in the checkers are **included**.

# **Parameters and Ports**

The following are shared ports and parameters of all the checkers.

en

Used as a scaler guard expression (port). This expression enables the start of a check. Default = 1 b1 (if en is not specified, it defaults to true).

Once the check starts, en can change without affecting the checker. The en scaler expression can be used to specify a not-a-reset situation or some other guard expression (potentially in combination with the reset expression in a complex boolean expression).

#### edge expr

Specifies the active edge for the clock signal (clk) in unit syntax. Use the following parameter values to specify the edge type:

- posedge: 0 (the default)

- negedge: 1

- edge: 2

If edge\_expr is not specified, it defaults to posedge.

clk

Specifies the clock signal (port) on which inputs are sampled and the checks are performed. In unit syntax, give just the clock signal. The active edge is specified with  $edge\_expr$ . In template syntax, use the full edge expression, as in posedge  $m\_clk$ .

msg

Specifies a quoted text string (parameter) that is printed to output when the checker's assertion fails. The default message is "assertion triggered". If the default message is used in a checker instantiation, the empty actual parameter can be omitted.

severity

Specifies the severity level (parameter) of the assertion, default is 0. This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/disable individual or groups of assertions.

category

Specifies the category of the assertion, default is 0. This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/ disable individual or groups of assertions.

#### Note also the following:

- The descriptions also give the names of the assertions used in the checkers. Use these names to identify the results of the checkers in the OVA reports. If a checker has more than one assertion, this information also identifies more exactly what succeeded or failed.
- In the unit form, all parameters are integers except for msg, which is a string. All ports are the logic type. Port widths are 1 bit unless otherwise indicated.
- All standard OVA checkers described in this chapter have severity, category, and coverage\_level (if present at all) parameters as the the last items on the unit parameter list and the template argument list. Note that coverage properties are not available in the template form of the checkers.

# coverage\_level

Specifies which coverage levels should be enabled (provided that the symbol COVER\_ON is defined.) The following levels are supported (default is 2):

Level 1: Basic coverage, implemented using cover statements. Used by simulation and Magellan.

Level 1 is enabled by setting bit 0 of coverage\_level to 1.

Example: The number of Enqueues and Dequeues in a FIFO.

Level 2: This level is intended mainly for data coverage using cover groups in System Verilog. Since OVA does not support such constructs this level is absent in all but a few checkers where it is implemented using cover (property) statements.

Level 2 is enabled setting bit 1 of coverage\_level to 1. This is the default level selected by this parameter (for compatibility with SVA checkers.)

Example: Inidividual bits in a vector asserted at-least once.

Level 3: Mostly cover statements for specific corner points as specified by parameters of the checker. Used primarily by formal tools as goals, but can be enabled in simulation too. These coverage items ensure that the corner case condition of the RTL/design block are verified during testing.

Level 3 is enabled setting bit 2 of coverage level to 1.

Examples: The number of times FIFO reached HIGH water mark. The number of times ACK was received at the next clock after REQ was issued. The number of times the specified Min latency value was reached.

# **Functional Groups**

This section lists all checkers according to functional groups. The following groups are included:

- Value Integrity
- State Integrity

- Temporal Sequence
- Protocol

# **Value Integrity**

Value Integrity checkers check and verify that the values of objects (signals, etc.) are within the constraints and limitations specified. The checks are performed specifically to a single object and not with respect to other objects. The following checkers are included in this category:

| ova_arith_overflow | ova_asserted    |
|--------------------|-----------------|
| ova_bits           | ova_check_bool  |
| ova_const          | ova_deasserted  |
| ova_dec            | ova_delta       |
| ova_even_parity    | ova_forbid_bool |
| ova_inc            | ova_mutex       |
| ova_no_contention  | ova_odd_parity  |
| ova_overflow       | ova_range       |
| ova_underflow      | ova_value       |

# **State Integrity**

State Integrity checkers ensure correct state transitions and correct value encodings of state variables. The following checkers are included in this category:

ova code distance ova driven

ova\_one\_cold ova\_one\_hot

ova quiescent state ova tri state

# **Temporal Sequence**

Temporal Sequence checkers ensure the correct timing of events. The following checkers are included in this category:

ova hold ova hold value

ova\_reg\_loaded ova\_sequence

ova timeout ova window

#### **Protocol**

Protocol checkers ensure the correct ordering of events and values over time. These events and values normally involve two or more signals from the design. The following checkers are included in this category:

| ova_arbiter       | ova_data_used      |
|-------------------|--------------------|
| ova_dual_clk_fifo | ova_fifo           |
| ova_follows       | ova_memory         |
| ova_memory_async  | ova_multiport_fifo |
| ova_no_contention | ova_req_ack_unique |
| ova_req_requires  | ova_req_resp       |
| ova_stack         | ova_valid_id       |
|                   |                    |

# **Checker Descriptions**

This section provides syntax, descriptions, and examples for all standard OVA checkers.

Note: The severity and category parameters for these checkers can take defalt values as specified by the set\_severity and set category OVA commands.

# ova\_arbiter

Ensures that a resource arbiter provides grants to corresponding requests between the specified minimum and maximum number of clock cycles between a request and a grant.

#### **Unit syntax:**

```
ova_arbiter
#(no_chnl, bw_prio, grant_one_chk, fairness_chk,
   priority_chk, fifo_chk, min_lat, max_lat, edge_expr,
   msg, severity, category, coverage_level)
instance name (en, clk, requests, priority, grants);
```

# **Template syntax:**

```
arbiter(en, clk, requests, priority, bw_prio, grants,
no_chnl, grant_one_chk, fairness_chk, priority_chk,
fifo chk, min lat, max lat, msg, severity, category);
```

# **Arguments**

```
no chnl
```

The number of channels (bits) in requests and grants. Default = 2.

```
bw prio
```

The number of bits that are used to encode req\_priority. Default = 1.

```
grant one chk
```

If true, then the unit will check to ensure that only one grant is issued per clock cycle. Default = 1.

```
fairness_chk, req_priority_chk, and fifo_chk Indicate which arbitration scheme is to be verified. These must be compile-time constants. If no arbitration scheme is asserted, no checks will be performed to verify the arbitration scheme.
```

```
fairness chk
```

If true, then this unit will ensure that no channel will be issued more than one grant while other channels have requests pending except if this is the only request at the highest  $req_priority$  when  $req_priority_chk$  is asserted. Default = 0.

#### req\_priority\_chk

If true, then this checker will ensure that grants are issued according to the priority indicated in the req\_priority vector.

If 0 (disabled), then req\_priority is not taken into account in any of the other checks. However, the argument priority must still have the correct dimension even though the actual values do not matter (e.g., pass vector of 0's). The  $req_priority$  vector may be a design vector (i.e., not a constant array). However, while a request is being processed the  $req_priority$  should not change, otherwise certain checks may produce incorrect results (success or failure). Default = 0.

#### fifo chk

If true, then this unit will ensure that grants are issued according to the order that their requests were received unless  $req_priority\_chk$  is asserted which means that the fifo check is performed only on requests of the current highest req\_priority. Default = 0.

#### min lat

The minimum global grant latency. Default = 1.

If 0, then the grant is expected starting the same cycle as the request (i.e., combinational arbiter is possible with  $max_lat = 0$ ). If priority arbitration check is enabled, then  $min_lat$  should be 0 or 1 only.

max lat

If  $max_{lat} > 0$ , it specifies the maximum global grant latency regardless of the selection criterion. That is, a persistent request must be granted within  $max_{lat}$  clock cycles. The check is useful in systems where a request must be granted within a certain latency even in the presence of other requests.

If  $max \ 1at = 0$ , the global latency check is disabled. Default = 0.

#### requests

Requests signals as vectors.

Vector of size  $[no\_chnl-1:0]$  where the bits correspond to the corresponding channels in reqs . req is assumed to be 1 when active.

#### priority

A [bw\_prio\*no\_chnl-1 : 0] bitvector of bw\_prio\*no\_chnl bits formed by concatenating non-negative integer req\_priority values corresponding to the request lines. The right-most bw\_prio bits in req\_priority corresponds to channel 0, etc. The req\_priority value 0 is the lowest req\_priority.

For the assertions in the checker to operate correctly, the priority assignments to the requests should remain constant over time. Otherwise, the assertions may report unwanted failures.

#### grants

Grants signals as vectors. Vector of size  $[no\_chnl-1:0]$  where the bits correspond to the corresponding channels in reqs. Assumed to be 1 when active.

Note the following:

- If min\_lat is 0 then the grant is expected starting the same cycle as the request (that is, a combinational arbiter is possible with min\_lat = 0).
- If  $min_lat > 0$  and  $max_lat = 0$  then the grant can arrive any time at or after the next clock cycle, that is, in  $[min_lat ...]$ .

  Usually this is only possible when a priority arbiter is employed.
- The <code>fairness\_chk</code>, <code>priority\_chk</code>, and <code>fifo\_chk</code> arguments indicate which arbitration scheme is to be verified. These must be compile-time constants. If no arbitration scheme is asserted, no checks are performed to verify the arbitration scheme.

# **Assumptions:**

- FIFO and fairness checks should not normally be enabled at the same time because they may contradict each other.
- When  $req_priority_chk = 0$  it is assumed that the req\_priority vector is set to all 0 values.
- A grant is expected to be one clock cycle wide, unless the grant is for more than one consecutive request.

It is assumed that a request holds asserted until granted. It is assumed that a request is removed on the clock tick the grant is sampled, unless another request is immediately asserted. Its removal before a grant causes the grant to be cancelled, and this does cancel the check for a grant.

# **Report Message**

This checker uses several assertions to cover different aspects and modes:

• Assertion ova\_c\_one\_cycle\_gnt[i] checks that, in position [i], the grant signal is deasserted on the next cycle.

- Assertion ova\_c\_req\_granted[i] checks that, in position [i], the grant signal arrives within the specified latency.
- Assertion ova\_c\_granted\_only\_if\_req[i] checks that, in position [i], there is no grant signal when there is no req signal.
- Assertion ova\_c\_highest\_grant[i] checks that, for line [i], the granted request is that of the highest priority. This assertion is active only if priority chk is 1.
- Assertion ova\_c\_fifo\_chk[i][j] checks if, on line [j], the
  grant is not asserted before the grant on line [i], while the
  requests came in the opposite order. This assertion is active only
  if fifo\_chk is 1.
- Assertion ova\_f\_two\_active[i][j] checks that, although there are continuous requests on lines [i] and [j], the grant on line [i] does not arrive twice without a grant on line [j]. This assertion is active only if fairness\_chk is 1.
- Assertion ova\_c\_single\_grant checks that there is no more than one grant at the same time. This assertion is active only if grant one chk is 1.

# **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_arbiter\_req\_granted counts the number of granted requests, for each channel

Cover cover\_abandoned\_req counts the number of abandoned request, for each channel

Level\_3 (bit 2 set in coverage\_level)

Cover cover\_req\_granted\_exactly\_after\_min\_lat
indicates how many times the req-to-grant latency was exactly
equal to the specified min\_lat value.

Cover cover\_req\_granted\_exactly\_after\_max\_lat indicates how many times the req-to-grant latency was exactly equal to the specified max lat value.

#### **Examples**

- Assume that there are two request and grant lines enabled all the time.
- Priority 0 and 1 encoded over one bit, for channel 0 and 1, respectively.
- Implement grant one chk, fairness chk, and priority chk.
- Require that a grant be issued within 2 to 5 clock cycles after the request.
- Coverage Level 1 enabled by default in the unit instance.

#### Unit:

```
bind module dut : ova_arbiter
  #(2, , , 1, 1, , 2, 5, 0, "Arbiter failed.")
arbiter_inst(1'b1, clk, 2'b1_0, requests, grants);
```

# Template:

# ova\_arith\_overflow

Checks that the value of a signal does not overflow the range of a specified target signal. An overflow occurs when the bits of exp that do not fit in the target signal have a non-zero value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

#### Unit syntax:

```
ova_arith_overflow
#(target_bw, exp_bw, edge_expr, msg, severity, category)
instance name (en, clk, target, exp);
```

#### Template syntax:

```
arith_overflow(en, clk, target, target_bw, exp, exp_bw, msg,
severity, category);
```

# **Arguments**

```
target bw
```

Number of bits in the specifed target signal (target). Default = 1.

```
exp bw
```

Number of bits in the specified signal of interest (exp). Default = 1.

```
target
```

Signal that receives the signal of interest (exp).

The target port is optional. It is not currently used but might be in a future version. You can include target for readability, so that it is clear what the target signal is. exp

Signal of interest whose value is compared against the target signal (target).

#### Assumptions:

- Unsigned values only.
- The target and exp ports are vectors of descending range where the msb is the left-most bit.
- For the checker to have meaning, <code>target\_bw</code> must have a value less than exp\_bw and both must be greater than zero.
- The exp is assumed to have a size of [exp\_bw 1 : 0] and target a size of [target\_bw - 1 : 0].

# **Report Message**

In report messages, the assertion name is ova c arith oflow.

# **Examples**

Note that the following examples:

- Ensure that the value on sigA, a 16-bit vector, fits on sigB, which has only eight bits.
- A message is returned when an overflow occurs.

#### Unit:

```
bind module dut : ova_arith_overflow sigAtoB
  #(8, 16, , "sigA overflowed sigB.")
oflo_inst (rst_n, clk, sigB, sigA);
```

# Template:

# ova asserted

Once the specified start expression (start) evaluates as true, this checker makes sure that the signal under test (exp) is asserted (1 or true) until the stop expression (stop) evaluates true. Once the stop expression is true, the signal under test (exp) can be de-asserted. The check is performed on the active clock (clk) specification. The delay specification is the number of cycles after the start expression evaluates true before the signal under test (exp) will be asserted. The default value for delay is zero, meaning that the evaluation starts on the same clock tick that the start expression becomes true. The delay must be a non-negative integer.

# **Unit syntax:**

```
ova_asserted
#(delay, edge_expr, msg, severity, category, coverage_level)
instance name (en, clk, exp, start, stop);
```

# **Template syntax:**

```
asserted(en, clk, exp, start, stop, delay, msg, severity,
category);
```

# **Arguments**

delay

The number of clock cycles after the start signal (start) is true and before the signal under test (exp) is asserted. Default = 0.

exp

Signal being tested.

start

Signal that marks the start of the window.

stop

Signal that marks the end of the window.

# **Report Message**

In report messages, the assertion name is ova c asserted.

#### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_num_of_start_events indicates how many
times start occurred.
```

Cover cover\_num\_of\_matches indicates how many times exp remained true within the required interval from start plus delay to stop.

#### Example

If in burst mode, ensure that the burst control signal remains asserted starting 1 clock after burst mode is entered and ending after leaving burst mode. The default message is output on a failure. Coverage Level 1 is enabled in the unit instance.

#### Unit:

```
bind module dut : ova_asserted
  #(1, , , , 1)
asserted_inst (rst_n, clk, burst, start, stop);
Template:
```

# ova\_bits

Checks that the value of the signal being tested (exp) falls between the specified minimum (min) and maximum (max) number of bits (inclusive) that are asserted or deasserted as indicated by the deasserted flag. To specify a single number and not a range, ensure that min == max. Make sure that min and max are non-negative integers and  $min \leq max$ .

# **Syntax**

#### Unit syntax:

```
ova_bits
#(min, max, deasserted, exp_bw, edge_expr, msg, severity,
    category, coverage_level)
instance name (en, clk, exp);
```

#### Template syntax:

```
bits(en, clk, exp, min, max, deasserted, msg, severity,
category);
```

# **Arguments**

min

Minimum number of bits asserted or deasserted. Default = 1.

max

Maximum number of bits asserted or deasserted. Default = 1.

```
deasserted
```

If 1, checks for deasserted (0) bits. If 0, checks for asserted (1) bits. Default = 0.

exp bw

The number of bits in  $\langle \exp \rangle$ . Default = 2.

exp

Signal being tested (it must be more than one bit wide.)

# **Report Message**

In report messages, the assertion name is ova c bits.

#### Coverage modes

```
Level_1 (bit 0 set in coverage_level)

Cover cover_bits_exp_change indicates how many times

exp changed value.
```

Cover cover\_bits indicates how many times the required behavior was matched on a change of exp value.

```
Level_3 (bit 2 set in coverage_level)
```

Cover  $cover\_max\_bits\_asserted$  indicates how many times the max number of bits was (de)asserted on a change of exp value.

Cover cover\_min\_bits\_asserted indicates how many times the min number of bits was (de)asserted on a change of exp value.

Covers cover\_bits\_asserted[i] indicate how many times bit exp[i] was (de)asserted on a change of exp value.

# **Example**

The following examples ensure that state is one cold by counting the bits that are deasserted. Coverage Levels 1 and 3 are enabled in the unit instance.

Unit:

```
bind module dut : ova_bits one_cold
  #(1, 1, 1, 8, 1, "Too many cold bits.", , ,5)
  cold_inst_name (rst_n, clk, state);
```

# Template:

# ova\_check\_bool

Verifies that the specified expression is always true.

# **Syntax**

# Unit syntax:

```
ova_check_bool
#(edge_expr, msg, severity, category)
instance name (expr, clk);
```

#### Template syntax:

```
check bool(expr, msg, clk, severity, category);
```

#### **Arguments**

expr

Signal being tested.

# **Report Message**

In report messages, the assertion name is cb.

# **Example**

The following examples ensure that signal is always true.

#### Unit:

```
bind module dut : ova_check_bool
  #( , "sig is false.")
bool inst (sig, sysclk);
```

# Template:

```
check bool (sig, "sig is false.", posedge sysclk);
```

# ova\_code\_distance

Checks that when the specified signal (exp) changes, the number of bits that are different compared to exp2 fall within the specified minimum (min) and maximum (max) number of bits.

# **Syntax**

#### Unit syntax:

```
ova_code_distance
#(min, max, bw, edge_expr, msg, severity, category,
  coverage_level)
instance_name (en, clk, exp, exp2);
```

# Template syntax:

```
code_distance(en, clk, exp, exp2, min, max, msg, severity,
category);
```

# **Arguments**

min

The minimum number of bits that are different. Default = 1.

max

The maximum number of bits that are different. Default = 1.

bw

The number of bits in exp and exp2. Default = 2.

exp

Signal being tested.

exp2

Signal that that signal under test (exp) is compared to.

# **Report Message**

In report messages, the assertion name is ova c code distance.

#### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_exp_change indicates how many times exp value changed.
```

Cover cover\_code\_distance\_match indicates how many time the code distance matched the requirements.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_code_distance_eq_to_min indicates how
many times the code distance was exactly min bits.
```

Cover cover\_code\_distance\_eq\_to\_max indicates how many times the code distance was exactly max bits.

# **Examples**

Raw data response is checked against the selected likely response chosen via Hamming code correction to ensure that it is within the difference of 0 to 3 bits permitted by the code. The default message is output on a failure. Coverage Level 3 is enabled in the unit instance.

#### Unit:

```
bind module dut : ova_code_distance
  #(0, 3, 16, , , , ,4)
  check_hamming (rst_n, clk, raw_data, selected_match);
```

# Template:

# ova const

Checks that the value of the signal being tested (exp) is always constant.

The check is performed only on the active clock (clk) edge (the signal being tested can glitch in between the specified clock edges without causing this check to fail).

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

#### Unit syntax:

```
ova_const
#(bw, edge_expr, msg, severity, category)
instance name (en, clk, exp);
```

# Template syntax:

```
const(en, clk, exp, msq, severity, category);
```

# **Arguments**

bw

The number of bits in the signal being tested (exp). Default = 1.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova\_c\_const.

# **Examples**

The following examples ensure that the local sync reset is not active when there is no global asynchronous reset. The default message is sent on a failure.

#### Unit:

```
bind module dut : ova_const no_running_rst
  (rst n, clk, sync rst n);
```

# Template:

```
const no_running_rst (rst_n, posedge clk,
   sync rst n, );
```

### ova\_cover\_bool

Collects information about when the mandatory argument expr is high, low, posedge or negedge as selected by the parameter cover kind and sampled by the clock.

# **Syntax**

### Unit syntax:

```
ova_cover_bool
#(edge_expr, msg, cover_kind, severity, category)
instance name (expr, clk);
```

### Template syntax:

```
cover bool(expr, msg, clk, cover kind, severity, category);
```

### **Arguments**

expr

Signal being tested.

```
cover kind
```

Specifies value at which to test *expr*.

| $cover\_kind$ | <b>Expression covered</b>         |
|---------------|-----------------------------------|
| 0             | expr == 1'b0                      |
| 1             | <pre>expr == 1'b1 (default)</pre> |
| 2             | posedge expr                      |
| 3             | negedge expr                      |

### ova data used

Checks that data from the source signal (src[sleft:sright]) appears in the desitination signal (dest[dleft:dright]) within the specified window. The window is specified as the number (start) of cycles from the specified time the trigger signal (trigger) is asserted until the specified number of cycles (finish) after the trigger signal is asserted.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

### **Syntax**

### Unit syntax:

```
ova_data_used
#(sleft, sright, dleft, dright, start, finish, edge_expr,
msg, severity, category)
instance_name (en, clk, trigger, src, dest);
```

# Template syntax:

```
data_used(en, clk, trigger, src, sleft, sright, dest, dleft,
dright, start, finish, msg, severity, category);
```

# **Arguments**

```
sleft
```

The most significant bit of the source signal's (src) bit slice. Default = 1.

sright

The least significant bit of the source signal's (src) bit slice. Default = 0.

dleft

The most significant bit of the destination signal's (dest) bit slice. Default = 1.

dright

The least significant bit of the destination signal's (dest) bit slice. Default = 0.

start

The number of cycles after the trigger signal (trigger) asserts to start the window. Default = 1. Note that the specified number must be greater than zero.

finish

The number of cycles after the trigger signal (trigger) asserts to stop the window. Default = 1.

For an open-ended interval [start ..], set finish equal to zero.

trigger

Signal that is part of starting the window.

src

Source signal.

dest

Destination signal.

# **Report Message**

In report messages, the assertion name is ova\_c\_data\_used. When the assertion fails, the "offending" expression in the message might include "ova\_v\_src\_value". This is an OVA variable that stores the original source signal (src) value.

### **Examples**

The following examples ensure that the lower 18 bits of busAddr is the address value communicated to the memory chip, and that the memAddr transitions two cycles after adrStrb signals a good address value on busAddr and remains valid 5 cycles after adrStrb.

#### Unit:

```
bind module dut : ova_data_used addr_decode
  #(17, 0, 17, 0, 2, 5)
  (rst_n, clk, adrStrb, busAddr, memAddr);
```

# ova deasserted

Once the start expression (start) evaluates true, this checker makes sure that the signal being tested (exp) is deasserted (0 or false) until the stop expression (stop) evaluates true (excluding the clock tick when stop is true). The specified delay (delay) is the number of cycles after the start expression (start) evaluates true before the signal being test (exp) is deasserted. The specified delay must be a non-negative integer (it defaults to zero, meaning that the check starts on the same clock tick as when start expression (start) becomes true.

# **Syntax**

#### Unit syntax:

```
ova_deasserted
#(delay, edge_expr, msg, severity,
  category, coverage_level)
instance_name (en, clk, exp, start, stop);
```

# Template syntax:

```
deasserted(en, clk, exp, start, stop, delay, msg, severity,
category);
```

# **Arguments**

delay

The number of clock cycles after the start signal (start) goes true before the signal being tested (exp) is deasserted. Default = 0.

exp

Signal being tested.

start

Signal that marks the start of the window.

stop

Signal that marks the end of the window.

### Report Message

In report messages, the assertion name is ova c deasserted.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_num_of_start_events indicates how many times start occurred.
```

Cover cover\_num\_of\_matches indicates how many times exp remained deasserted within the required interval from start plus delay to stop.

# **Examples**

The following example check that the wen line remains deasserted during a read. Coverage Level 1 is enabled in the unit instance.

#### Unit:

```
bind module dut : ova_deasserted
  #(0, , , , ,1)
no_wen_during_read (rst_n, clk, wen, start, stop);
```

```
`define READ_OP 4'b0100
bool start : (op === `READ_OP);
deasserted no_wen_during_read(rst_n, posedge clk,
     wen, start, ~start, 0);
```

# ova dec

Checks that when the signal being tested (exp) changes value, the new value is always between the specifed minimum (min) and maximum (max) less than the previous value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

### Unit syntax:

```
ova_dec
#(min, max, bw, edge_expr, msg, severity, category)
instance_name (en, clk, exp);
```

#### Template syntax:

```
dec(en, clk, exp, min, max, msg, severity, category);
```

# **Arguments**

min

The minimum change in value. Default = 1.

max

The maximum change in value. Default = 1.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

### **Report Message**

In report messages, the assertion name is ova c dec.

# **Examples**

The following examples ensure that the countdown timer is always decremented by 1.

#### Unit:

```
bind module dut : ova_dec countdown_check
  #(1, 1, 16, , "Countdown timer error.")
dec_inst(rst_n, clk, count);
```

# ova delta

Checks that when the signal being tested (exp) changes value, the new value is  $\pm$  the specified minimum (min) to maximum (max) change of the previous value. Both the specified minimum and maximum values must be positive integers.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

#### Unit syntax:

```
ova_delta
#(min, max, bw, edge_expr, msg, severity, category)
instance_name (en, clk, exp);
```

#### Template syntax:

```
delta(en, clk, exp, min, max, msg, severity, category);
```

# **Arguments**

min

The minimum change in value. Default = 1.

max

The maximum change in value. Default = 1.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

### **Report Message**

In report messages, the assertion name is ova c delta.

### **Examples**

The following examples ensure that number of elements in the FIFO changes by only 1 from one clock to the next.

#### Unit:

```
bind module dut : ova_delta check_state_transition
  #(1, 1, 16, , "FIFO size changed wrong.")
  (rst_n, clk, fifo.elems);
```

# ova driven

Checks that all bits are driven (none are floating Z or X).

### **Syntax**

#### Unit syntax:

```
ova_driven
#(bw, edge_expr, msg, severity, category, coverage_level)
instance name (en, clk, exp);
```

#### Template syntax:

```
driven(en, clk, exp, msg, severity, category);
```

#### **Arguments**

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova\_c\_driven.

# **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_exp_not_x_or_z indicates the number of times

exp was neither x nor z. Not usable with Magellan.
```

# **Examples**

The following examples check that the on-chip bus is always driven. Coverage Level 1 is enabled.

# Unit:

```
bind module dut : ova_driven
  #(8, 2, "On-chip bus has X or Z bits.", , ,1)
driven_inst (rst_n, clk, cbus);
```

# ova\_dual\_clk\_fifo

Implements a checker for a dual-clock, single in- and single out-port queue.

### **Syntax**

#### Unit syntax:

```
ova_dual_clk_fifo
#(depth, elem_sz, hi_water_mark, enq_lat, deq_lat,
  oflow_chk, uflow_chk, value_chk, enq_edge_expr,
  deq_edge_expr, msg, severity, category, coverage_level)
instance_name
  (reset, enq_clk, enq, enq_data, deq_clk, deq, deq_data);
```

### Template syntax:

```
dual_clk_fifo(reset, depth, hi_water_mark, elem_sz,
enq_clk, enq, enq_lat, enq_data, deq_clk, deq, deq_lat,
deq_data, oflow_chk, uflow_chk, value_chk, msg, severity,
category);
```

# **Arguments**

depth

The maximum number of elements in the queue. Default = 2. The specified depth can be at most  $2^{16}$ .

```
elem sz
```

The size of queue elements in bits. Default = 1.

```
hi water mark
```

If positive, then the depth of the queue after enqueue will be checked to see if hi water mark is reached. Default = 0.

```
enq lat
```

The number of specified cycles  $(enq\_clk)$  between enq being asserted 1 and enq data being valid. Default = 0.

deq lat

The number of  $deq_clk$  cycles between deq being asserted 1 and deq data being valid. Default = 0.

oflow chk

If  $\overline{1}$ , checks that queue does not overflow the maximum size given by the depth specification. Default = 1.

uflow chk

If 1, checks that queue is not empty before dequeuing data. Default = 1.

value chk

If 1, checks that  $deq\_data$  matches the data at the head of the queue. Default = 1.

enq edge expr

The active clock edge of  $eng\ clk$ . Default = 0.

deq\_edge\_expr

The active clock edge of  $deq_clk$ . Default = 0.

reset

Initializes the queue to empty when set to 1. It is assumed that the specified value (reset) is synchronous and spans at least one clock period of both clocks.

enq\_clk

Clock signal for enqueue side.

enq

Set to 1 when data is being enqueued.

enq data

Data being enqueued.

deg clk

Clock signal for dequeue side.

deq

Set to 1 when data is being dequeued.

deq data

Data being dequeued.

When enq is asserted 1: If  $oflow\_chk$  evaluates true, ensures that queue does not overflow the maximum size given in depth. The specified depth can be at most  $2^{**}16$ .

The  $enq\_lat$  value is a compile-time non-negative integer constant that indicates the number of  $enq\_clk$  cycles between enq being asserted 1 and  $enq\_data$  being valid. At that point all enqueue data is dropped and further checking is disabled until dequeue occurs. If an enqueue and dequeue happen simultaneously then no overflow is reported.

If the specified  $hi\_water\_mark$  is a positive value, then the depth of the queue after enqueue will be checked to see if the  $hi\_water\_mark$  is reached. Once high water has been exceeded once, this check is disabled until the FIFO size falls below the mark again.

When the specified deq is asserted 1: If  $uflow\_chk$  evaluates true, ensures that queue was not empty (underflow). If a dequeue on empty is detected then the check is disabled until the next enqueue operation.

If  $value\_chk$  evaluates true, ensures that  $deq\_data$  is the same as that at the head of the queue. The  $deq\_lat$  specification is a compiletime non-negative integer constant that indicates the number of  $deq\_clk$  cycles between deq being asserted and  $deq\_data$  being valid.

If an enqueue and dequeue operations happen simultaneously on an empty queue, it is assumed that enqueue happens after dequeue. This means that if a queue is empty at the time of a simultaneous enqueue and dequeue, it will flag it as error if uflow chk is enabled.

If an enqueue and dequeue operations happen simultaneously on a full queue then the enqueue detects a full queue and reports an error if oflow chk is enabled.

#### **Report Message**

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_f\_fifo\_dcq\_overflow checks that enq is not issued while the FIFO is full.
- Assertion ova\_f\_fifo\_dcq\_underflow checks that the deq command is not issued while the FIFO is empty.
- Assertion ova\_c\_fifo\_dcq\_value\_chk checks the integrity of values coming off the queue. This assertion is active only if value\_chk is 1.
- Assertion ova\_f\_fifo\_dcq\_hi\_water\_chk checks that the FIFO is not filled above the high-water mark.

# **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_number\_of\_enqs indicates the number an enqueues.

Cover cover\_number\_of\_deqs indicates the number of dequeues.

Cover cover\_enq\_followed\_eventually\_by\_deq indicates the number of times an enqueue was followed later by a dequeue.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_fifo_hi_water_chk indicates how many times
the high water mark was reached on an enqueue.
```

Cover cover\_number\_of\_empty indicates how many times empty was reached on dequeue.

Cover cover\_number\_of\_full indicates how many times full was reached on enqueue.

# **Examples**

The examples below specify the following:

- Will reset the queue when reset is 1 (must cover at least one posedge eclk and one negedge dclk)
- The number of elements in the FIFO is 10.
- High-water mark is disabled by default, the data size is 16 bits
- All checks (overflow, underflow, and value) are enabled
- There is only the default message
- Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 5).

### Unit:

```
bind module dut : ova_dual_clk_fifo
    #(10, 16, , , , , , 0, 1, , , ,5)
fifo_inst
    (reset, eclk, enqueue, data_in, dclk, dequeue, data_out);
```

```
dual_clk_fifo(reset, 10, , 16, posedge eclk, enqueue,
    , data_in, negedge dclk, dequeue, , data_out);
```

# ova\_even\_parity

Checks that the value of the signal being tested (exp) always has an even number of bits set to 1. Usually the specified signal (exp) is formed by concatenating the data and parity bits.

# **Syntax**

### Unit syntax:

```
ova_even_parity
#(bw, edge_expr, msg, severity, category)
instance name (en, clk, exp);
```

### Template syntax:

```
even parity(en, clk, exp, msg, severity, category);
```

### **Arguments**

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova c even parity.

# **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_exp_change indicates how many times exp
changed value.
```

### **Examples**

The following examples ensure data read from memory has even parity. Note that mdata includes both the data and the parity bits.

#### Unit:

```
bind module dut : ova_even_parity
  #(9, , "Parity error on mdata.")
parity_inst (rst_n, clk, mdata);
```

```
even_parity memory_data(rst_n, posedge clk, mdata,
   "Parity error on mdata.");
```

# ova fifo

Implements a checker for a single-clock, single in- and single outport queue. The width of the fifo elements is set using the parameter <code>elem\_sz</code>, and the width of the head and tail pointers is set using <code>ptr width</code>.

### **Syntax**

#### Unit syntax:

```
ova_fifo
#(depth, elem_sz, hi_water_mark, enq_lat, deq_lat,
   oflow_chk, uflow_chk, value_chk, pass_thru, edge_expr,
   msg, severity, category, coverage_level. ptr_width)
instance_name (reset, clk, enq, enq_data, deq, deq_data);
```

### Template syntax:

```
fifo(reset, clk, depth, hi_water_mark, elem_sz, enq, enq_lat,
enq_data, deq, deq_lat, deq_data, oflow_chk, uflow_chk,
value_chk, pass_thru, msg, severity, category, ptr_width);
```

# **Arguments**

depth

The maximum size of the queue. Default = 2. The specified depth can be at most  $2^{16}$ .

```
elem sz
```

The size of queue elements in bits. Default = 1.

```
hi water mark
```

If positive, then the depth of the queue after enqueue will be checked to see if  $hi\_water\_mark$  is reached. Default = 0.

```
eng lat
```

The number of  $enq\_clk$  cycles between enq being asserted 1 and enq data being valid. Default = 0.

deq lat

The number of  $deq_{Clk}$  cycles between deq being asserted 1 and deq data being valid. Default = 0.

oflow chk

If  $\overline{1}$ , checks that queue does not overflow the maximum size given in depth. Default = 1.

uflow chk

If 1, checks that queue is not empty before dequeuing data. Default = 1.

value chk

If  $\overline{1}$ , checks that  $deq\_data$  matches the data at the head of the queue. Default = 1.

pass thru

Specifies behavior when enqueue and dequeue operations happen at the same time with an empty queue. If 0, dequeue happens first, triggering an underflow. If 1, enqueue happens first and the data is passed through. Default = 0.

reset

Initializes the queue to empty when set to 1. It is assumed that reset is synchronous and spans at least one clock period of both clocks.

enq

Set to 1 when data is being enqueued.

enq data

Data being enqueued.

deq

Set to 1 when data is being dequeued.

deq data

Data being dequeued.

ptr width

Width of the pointer. Default = 16.

reset asserted 1 initializes the queue to empty. All operations are synchronous to the clock (clk) ticks, including reset.

When enq is asserted 1: If oflow\_chk evaluates true, ensures that queue does not overflow the max size given in depth. The specified depth can be at most 2\*\*16.

The  $enq\_lat$  is a compile-time non-negative integer constant that indicates the number of cycles between enq being asserted 1 and  $enq\_data$  being valid. At that point all enqueue data is dropped and further checking is disabled until dequeue occurs. If an enqueue and dequeue happen simultaneously then no overflow is reported.

If  $hi\_water\_mark$  is a positive value, then the depth of the queue after enqueue will be checked to see if  $hi\_water\_mark$  is reached. Once high water has been exceeded once, this check is disabled until the FIFO size falls below the mark again. If  $hi\_water\_mark = 0$  then the high-water mark check is disabled and only overflow is checked when the depth of the queue is exceeded (provided that  $oflow\_chk = 1$ ).

When deq is asserted 1: If  $uflow\_chk$  evaluates true, ensures that queue was not empty (underflow). If a dequeue on empty is detected then the check is disabled until the next enqueue operation.

If  $value\_chk$  evaluates true, ensures  $deq\_data$  is the same as that at the head of the queue. The specified  $deq\_lat$  is a compile-time non-negative integer constant that indicates the number of cycles between deq being asserted and deq data being valid.

If an enqueue and dequeue operation happens simultaneously on an empty queue, then the behavior depends on the <code>pass\_thru</code> argument to the checker instance (it must be a compile-time constant):

If  $pass\_thru = 0$  then the dequeue happens before enqueue, hence the empty condition is detected and reported and an underflow (provided that  $uflow\_chk = 1$ ). If  $value\_chk = 1$  then the value check fails.

If  $pass\_thru = 1$  then it is assumed that enqueue happens first and the data is immediately dequeued and compared with  $deq\_data$  if  $value\_chk$  is enabled. Also, there is no underflow error reported.

If the enqueue and dequeue operations happen simultaneously on a full queue then no overflow is reported and the new element is enqueued while the element at the head of the queue is dequeued without changing the size of the queue.

# Report Message

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_f\_fifo\_overflow checks that enq is not issued while the FIFO is full.
- Assertion ova\_f\_fifo\_underflow checks that the deq command is not issued while the FIFO is empty (and no simultaneous enq with pass thru enabled).

- Assertion ova\_c\_fifo\_value\_chk checks the integrity of values coming off the queue. This assertion is active only if value\_chk is 1.
- Assertion ova\_f\_fifo\_hi\_water\_chk checks that the FIFO is not filled above the high-water mark.

### **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_number\_of\_enqs indicates the number of enqueue operations.

Cover cover\_number\_of\_deqs indicates the number of dequeue operations.

Cover cover\_simultaneous\_enq\_deq indicates the number of simultaneous enqueue and dequeue operations.

Cover cover\_enq\_followed\_eventually\_by\_deq matches whenever there is an enqueue followed eventually by a dequeue.

Level\_3 (bit 2 set in coverage\_level)

Cover cover\_fifo\_hi\_water\_chk indicates how many time
the high water mark was reached on an enqueue.

Cover cover\_simultaneous\_enq\_deq\_when\_empty indicates how many times there were simultaneous enqueue and dequeue operations on an empty queue.

Cover cover\_simultaneous\_enq\_deq\_when\_full indicates how many times there were simultaneous enqueue and dequeue operations on a full queue.

Cover cover\_number\_of\_empty indicates how many times empty is reached on dequeue.

Cover cover\_number\_of\_full indicates how many times empty is reached on enqueue.

#### **Examples**

The following examples specify the following:

- The FIFO is initialized anytime reset is 1 (synchronously with posedge clk)
- There are up to 10 elements in the fifo
- The high water mark is by default 0 (disabled)
- The size of the data is 16 bits, data\_in is enqueued when enqueue is 1 with no latency
- The data\_out specification must be equal to that at the head of the fifo when dequeue is 1 with latency
- The overflow, underflow and value checks are enabled with pass through when empty allowed
- Coverage Levels 1 and 3 are enabled (coverage\_level = 5).
- The default pointer width of 16 is selected.

#### Unit:

```
bind module dut : ova_fifo
    #(10, 16, , , , , , 1, , , , 5)
fifo_inst(reset, clk, enqueue, data_in, dequeue, data_out);
```

# ova follows

Checks that the follower expression (follower) evaluates true within the specified minimum  $min\_lat$  and maximum  $max\_lat$  latency period once the leader expression (leader) evaluates true. That is, the check for follower begins in the same clock as leader is true. Both the leader and follower trigger on their positive edges. If  $min\_lat$  and  $max\_lat == 0$  (the defaults), then leader and follower are expected to be true in the same cycle.

### **Syntax**

#### Unit syntax:

```
ova_follows
#(min_lat, max_lat, edge_expr, msg, severity,
  category, coverage_level)
instance_name (en, clk, leader, follower);
```

#### Template syntax:

```
follows(en, clk, leader, follower, min_lat, max_lat, msg,
severity, category);
```

# **Arguments**

min lat

Number of clock cycles between the leader signal (leader) going true and the beginning of the latency period. Default = 0.

```
max lat
```

Number of clock cycles between leader signal (leader) going true and the end of the latency period. Default = 0.

leader

Signal that precedes the follower signal (follower).

follower

Signal that follows the leader signal (leader).

### Report Message

In report messages, the assertion name is ova c follows.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_num_of_leader_triggers indicates the number of times the leader triggered the evaluation.
```

Cover cover\_num\_of\_matches indicates the number of matches of follower after the leader.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_num_of_matches_exactly_on_min_lat indicates the number of times follower occurred exactly at min_lat clock cycles after leader.
```

Cover cover\_num\_of\_matches\_exactly\_on\_max\_lat indicates the number of times follower occurred exactly at max lat clock cycles after leader.

# **Examples**

The following examples ensure a req is always followed by a response from an arbiter arbitrating 2 users. Response must follow req within 1 to 6 clock ticks. Coverage Level 1 is enabled (coverage level = 1).

#### Unit:

```
bind module dut : ova_follows
  #(1, 6, , "Arbiter response 0 is late.", , ,1)
req0 resp0 (rst n, clk, req[0], resp[0]);
```

```
bind module dut : ova_follows
  #(1, 6, , "Arbiter response 1 is late.", , ,1)
req1 resp1 (rst_n, clk, req[1], resp[1]);
```

```
follows req0_resp0(rst_n, posedge clk,
    posedge req[0], posedge resp[0], 1, 6,
    "Arbiter response 0 is late.");
follows req1_resp1(rst_n, posedge clk,
    posedge req[1], posedge resp[1], 1, 6,
    "Arbiter response 1 is late.");
```

# ova\_forbid\_bool

Checks that the expression is never true.

### **Syntax**

Unit syntax:

```
ova_forbid_bool
#(edge_expr, msg, severity, category)
instance name(expr, clk);
```

### Template syntax:

```
forbid bool(expr, msg, clk, severity, category);
```

### **Arguments**

```
expr
```

Signal being tested.

# **Report Message**

In report messages, the assertion name is cb.

# **Examples**

The following examples ensure that sig is never true.

Unit:

```
bind module dut : ova_forbid_bool
  #( , "sig is true.")
  (sig, sysclk);
```

forbid\_bool(sig, "sig is true.", posedge sysclk);

### ova hold

Checks that the value of the signal being tested (exp) remains constant for the minimum (min +1) to maximum (max) number of cycles. Both the minimum and maximum specifications default to zero, meaning that the signal being tested (exp) is to change on every clock cycle. A new check begins every time the signal being tested (exp) changes. If the maximum number of cycles (max) is specified, then the signal being tested (exp) must change within min +1 to max +1 cycles.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

#### Unit syntax:

```
ova_hold
#(min, max, bw, edge_expr, msg, severity,
  category, coverage_level)
instance name (en, clk, exp);
```

# Template syntax:

```
hold(en, clk, exp, min, max, msg, severity, category);
```

# **Arguments**

min

The minimum number of clock cycles (minus one) to hold the value. Default = 0.

max

The maximum number of clock cycles (minus one) to hold the value. Default = 0. For an open-ended interval [min ..], set max equal to zero and min greater than zero.

bw

The number of bits in the signal being tested (exp). Default = 1.

clk

The clock signal on which inputs are sampled and the checks are performed. In unit syntax, give just the clock signal. The active edge is specified with <code>edge\_expr</code>. In template syntax, use the full edge expression, as in <code>posedge m\_clk</code>.

exp

Signal being tested.

### **Report Message**

In report messages, the assertion name is ova c hold.

### **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_num\_of\_exp\_changes indicates the number of times exp changed value.

Cover cover\_num\_of\_matches indicates the number of matches of exp changing value within the specified interval.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_num_of_matches_exactly_on_min indicates
the number of times exp changed exactly min clock cycles.
```

Cover cover\_num\_of\_matches\_exactly\_on\_max indicates the number of times exp changed exactly max clock cycles.

# **Examples**

In the examples below, wen must be held for at least 3 cycles and is dropped after 7. Coverage Levels 1 and 3 are enabled (coverage level = 5).

#### Unit:

```
bind module dut : ova_hold
  #(3, 7, , , "wen hold time error.", , ,5)
hold_wen (en, clk, wen);
```

### ova hold value

Checks that the signal being tested (exp) remains the value to hold (value) from the specified minimum (min) to maximum (max) number of cycles. That is, it must stay at value for min cycles, then it may change. After max cycles it must change to some other value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

#### **Syntax**

#### Unit syntax:

```
ova_hold_value
#(min, max, bw, edge_expr, msg, severity,
  category, coverage_level)
instance name (en, clk, exp, value);
```

#### Template syntax:

```
hold_value(en, clk, exp, value, min, max, msg, severity,
category);
```

# **Arguments**

min

Minimum number of clock cycles to hold the value. Default = 0.

max

Maximum number of clock cycles to hold the value. Default = 0.

For an open-ended interval [min ..], set max equal to zero and min to greater than zero.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

value

Value to hold.

The check is triggered by a value change of the signal being tested (exp) to value. Both the minimum (min) and maximum (max) default to zero, meaning that exp is to equal value for one clock cycle.

#### **Report Message**

In report messages, the assertion name is ova c hold value.

#### **Coverage modes**

Level 1 (bit 0 set in coverage level)

Cover cover\_exp\_change indicates the number of times exp changed to value.

Cover cover\_num\_of\_matches indicates the number of matches of exp holding value within the specified interval.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_hold_value_exactly_for_min indicates the number of times exp held value exactly for min clock cycles.
```

Cover cover\_hold\_value\_exactly\_for\_min indicates the number of times exp held value exactly for max clock cycles.

# **Examples**

The following examples specify that the address must be held for at least 3 cycles, but not more than 5 cycles after it has the value 4'hff00. Coverage Level 1 is enabled (coverage level = 1).

### Unit:

```
bind module dut : ova_hold_value
    #(3, 5, 16, , , , 1)
hold_address (en, clk, bus_addr[15:0], 4'hff00);
```

## ova inc

Checks that when the signal being tested (exp) changes value, the new value is always between the specified minimum (min) and maximum (max) more than the previous value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## **Syntax**

### Unit syntax:

```
ova_inc
#(min, max, bw, edge_expr, msg, severity, category)
(en, clk, exp);
```

## Template syntax:

```
inc(en, clk, exp, min, max, msg, severity, category);
```

## **Arguments**

min

The minimum change in value. Default = 1.

max

The maximum change in value. Default = 1.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

## **Report Message**

In report messages, the assertion name is ova\_c\_inc.

### **Examples**

The following examples ensure counter is always incremented by 1 or 2.

#### Unit:

```
bind module dut : ova_inc check_counter
  #(1, 2, 8, , "Counter incremented wrong.")
  (en, clk, count);
```

### ova\_memory

Checks the integrity of synchronous memory contents and accesses.

### **Syntax**

#### Unit syntax:

### Template syntax:

```
memory(data_bits, addr_bits, start_addr, end_addr, mem_sz,
ren, raddr, rclk, rdata, wen, waddr, wclk, wdata, addr_chk,
init_chk, conflict_chk, pass_thru, read1_chk, write1_chk,
value chk, msq, severity, category);
```

## **Arguments**

```
data bits
```

Number of bits in the data. Default = 1.

```
addr bits
```

Number of bits in the addresses. Default = 1.

```
mem sz
```

The number of words in the memory. Default = 2. The <code>end\_addr</code> - <code>start\_addr</code> + 1 must be less than or equal to <code>mem\_sz</code>.

```
addr chk
```

If 1, checks that address is valid. Default = 1.

init chk

If 1, checks that addresses read have been previously written. Default = 1.

conflict chk

If 1, checks that simultaneous reading and writing of the same address does not occur. Default = 0.

This check should only be enabled when rclk == wclk. When the two clocks are different the conflict check does not make much sense.

pass thru

Specifies behavior when read and write happen at the same time on the same address. If 0, read gets the old data before the write. If 1, read gets the new data after the write. Default = 0.

read1 chk

If 1, checks that an address has at most one read between writes. Default = 0.

write1\_chk

If 1, checks that an address is read at least once before it is overwritten. Default = 0.

value chk

If 1, checks that the value read from an address is the value that was written to that address. Default = 0.

w edge expr

The active clock edge of wc1k. Default = 0.

r\_edge\_expr

The active clock edge of rclk. Default = 0.

start addr

Starting address of the memory.

end addr

Ending address of the memory.

ren

Read enable.

raddr

Read address.

rclk

Read clock.

rdata

Read data.

wen

Write enable.

waddr

Write address.

wclk

Write clock.

wdata

Write data.

When  $addr\_chk$  evaluates true, ensures that  $start\_addr \le raddr \le end\_addr$  when ren is true, and that  $start\_addr \le waddr \le end\_addr$  when wen is true. All other checks apply only if the address is valid. Therefore, we recommend that  $addr\_chk$  be enabled.

When <code>init\_chk</code> evaluates true, ensures that addresses read have been previously written.

When *value\_chk* evaluates true, ensures that the value read from an address is the value that was written to that address.

A read/write conflict occurs when a read operation occurs simultaneous with a write operation on the same address. When a conflict occurs, a read is assumed to happen before a write in the same cycle.

When  $conflict\_chk$  evaluates true, ensures that simultaneous reading and writing of the same address does not occur. This check should only be enabled when rclk == wclk. When the two clocks are different the conflict check does not make much sense.

The  $pass\_thru$  specification defines the behavior of the memory when a read and write occur simultaneously on the same address. When  $pass\_thru = 0$  then the read operation obtains the old data (before the write takes place). If  $pass\_thru = 1$ , then the read operation gets the new value written in memory. Note that this option has effect only when  $value\_chk$  or  $init\_chk$  are enabled. Furthermore,  $pass\_thru$  should only be enabled when rclk = wclk and  $conflict\_chk = 0$ .

When <read1\_chk> evaluates true, ensures that an address has at most one read in between writes.

When write1\_chk evaluates true, ensures that an address is read at least once before it is over-written by different data.

Separate read and write port RAMs are naturally supported. For single-port R/W RAMs, simply associate the same actuals with the appropriate parameters. For single clock synchronous RAMs, provide the same clock edge parameter for both rclk and wclk.

The parameters  $data\_bits$  = number of bits in the data,  $addr\_bits$  = number of bits in the addresses,  $start\_addr$  = first address,  $end\_addr$  = last address, and  $mem\_sz$  = number of words, are compile-time constant values which describe the layout of the memory. Note that  $end\_addr$  -  $start\_addr$  + 1 must be less than or equal to  $mem\_sz$ .

### **Report Message**

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_c\_mem\_init checks that the memory address is initialized before reading or that there is a simultaneous read and write with pass-through allowed. When the assertion fails, the "offending" expression in the message might include "ova\_v\_mem\_addr\_init [temp\_raddr]". This is an OVA variable holding a record of which addresses have been written.
- Assertion ova\_c\_mem\_waddr\_chk checks that the write address is within the limits when wen is asserted.
- Assertion ova\_c\_mem\_raddr\_chk checks that the read address is within the limits when ren is asserted.
- Assertion ova\_c\_mem\_conflict\_chk checks that, when conflict\_check is asserted and there is a simultaneous read and write, the addresses are not the same.

- Assertion ova\_c\_mem\_read1\_chk checks that when read1\_chk
  is asserted, the address is read only once before being
  overwritten. When the assertion fails, the "offending" expression
  in the message might include
  - "ova\_v\_mem\_read1\_flags[temp\_raddr]" and
    "ova\_v\_mem\_write1\_flags[temp\_raddr]". These are OVA
    variables holding a record of which addresses have been read
    and written.
- Assertion ova\_c\_mem\_write1\_chk checks that, when write1\_chk is asserted, the address is read at least once before being overwritten. When the assertion fails, the "offending" expression in the message might include

```
"Ova_v_mem_addr_init[temp_waddr]",
"ova_v_mem_read1_flags[temp_waddr]", and
"ova_v_mem_write1_flags[temp_waddr]". These are OVA
variables holding a record of which addresses have been read
and written.
```

- Assertion ova\_c\_mem\_val\_chk checks the behavior of the memory when a read and write occur simultaneously on the same address. The check is according to the value of pass\_thru. When the assertion fails and pass\_thru is 0, the "offending" expression in the message might include
  - "ova\_v\_mem\_mirror[temp\_raddr]". This is an OVA variable holding a mirror of what is written in the memory (the old data).

# **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_number_of_reads indicates the number of read operations to any address.
```

Cover cover\_number\_of\_writes indicates the number of write operations to any address.

Cover write\_followed\_by\_read indicates how many times a write was followed by a read to the same address.

Level\_3 (bit 2 set in coverage\_level)
 Cover

cover\_two\_or\_more\_writes\_without\_intervening\_re ad indicates how many times two writes occurred to the same (any) address without an intervening read operation to that address.

#### Cover

cover\_two\_or\_more\_reads\_without\_intervening\_write indicates how many times two reads occurred to the same (any) address without an intervening write operation to that address.

Cover simultaneous\_read\_and\_write\_to\_same\_addr indicates how many times (quasi)simultaneous read and write operations occurred to the same (any) address as seen by the read clock rclk.

#### Cover

simultaneous\_read\_and\_write\_to\_different\_addr how many times (quasi)simultaneous read and write operations occurred to the different addresses as seen by the read clock rclk.

Cover read\_to\_start\_addr indicates how many read operations occurred to the address start\_addr.

Cover write\_to\_start\_addr indicates how many write operations occurred to the address start addr.

Cover read\_to\_end\_addr indicates how many read operations occurred to the address end\_addr.

Cover write\_to\_end\_addr indicates how many write operations occurred to the address end addr.

Cover write\_followed\_by\_read\_to\_start\_addr indicates how many write operations were followed by a read to the address start addr.

Cover write\_followed\_by\_read\_to\_end\_addr indicates how many write operations were followed by a read to the address end addr.

### **Examples**

The following examples do the following:

- Memory accesses are checked with data and address width of 16 bits
- The low address bound is 0
- The high address bound is 16'h0fff
- The memory size is 2\*\*12 = 16'h1000
- The same clock is used for read and write,
- The addr chk and init chk specifications are enabled by default
- The conflict chk and pass thru specifications are enabled
- The read1\_chk and write1\_chk specifications are disabled by default
- The value chk is enabled.

• Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 5).

#### Unit:

```
memory(16, 16, 16'h0000, 16'h0fff, 16'h1000, ren,
  addr, posedge clk, rdata, wen, addr, posedge clk,
  wdata, , , 1, 1, , , 1);
```

### ova\_memory\_async

Checks the integrity of asynchronous memory contents and accesses.

### **Syntax**

#### Unit syntax:

```
ova_memory_async
#(data_bits, addr_bits, mem_sz, addr_chk, init_chk,
read1_chk, write1_chk, value_chk, msg, severity, category)
(start_addr, end_addr, ren, raddr, rdata, wen, waddr, wdata);
```

#### Template syntax:

```
memory_async(data_bits, addr_bits, start_addr, end_addr,
mem_sz, ren, raddr, rdata, wen, waddr, wdata, addr_chk,
init_chk, read1_chk, write1_chk, value_chk, msg, severity,
category);
```

## **Arguments**

```
data bits
```

Number of bits in the data. Default = 1.

```
addr bits
```

Number of bits in the addresses. Default = 1.

```
mem sz
```

The number of words in the memory. Default = 2. Note that  $end\_addr - start\_addr + 1$  must be less than or equal to  $mem\_sz$ .

```
addr chk
```

If 1, checks that address is valid. Default = 1.

```
init chk
```

If 1, checks that addresses read have been previously written. Default = 1.

read1 chk

If 1, checks that an address has at most one read between writes. Default = 0.

write1 chk

If 1, checks that an address is read at least once before it is overwritten. Default = 0.

value chk

If 1, checks that the value read from an address is the value that was written to that address. Default = 0.

start addr

Starting address of the memory.

end addr

Ending address of the memory.

ren

Read enable.

raddr

Read address.

rdata

Read data.

wen

Write enable.

waddr

Write address.

wdata

Write data.

When  $addr\_chk$  evaluates true, ensures that  $start\_addr \le raddr \le end\_addr$  as sampled by the negedge of ren, and that  $start\_addr \le waddr \le end\_addr$  as sampled by the negedge of wen. There is thus no clock other than the ren and wen signals that indicate when each operation is to take place by their falling edges. If negative ren and wen assert is desired, just pass a complement of the design signals as the actual arguments.

#### Note:

All sampling is done "before" the ren and wen falling edges at t-1.

All other checks apply only if the address is valid. Therefore, we recommend that addr chk be enabled.

When *init\_chk* evaluates true, ensures that addresses read have been previously written.

When *value\_chk* evaluates true, ensures that the value read from an address is the value that was written to that address.

A read/write conflict occurs when a read operation occurs simultaneously with a write operation on the same address. When a conflict occurs, a read is assumed to happen before a write in the same cycle. There is however no conflict check, because in asynchronous read and write this condition is bound to happen and the check is meaningless. If the exclusion is actually required because ren and wen are derived from some synchronous signals, the mutual exclusion over these signals can be verified separately using the ova\_mutex checker, for instance.

When read1\_chk evaluates true, ensures that an address has at most one read in between writes.

When write1\_chk evaluates true, ensures that an address is read at least once before it is over-written by different data. A write is considered to have occurred even when the value did not change.

Separate read and write port RAMs are naturally supported. For single port R/W RAMs, simply associated the same actuals with the appropriate parameters.

The parameters  $data\_bits$  = number of bits in the data,  $addr\_bits$  = number of bits in the addresses,  $start\_addr$  = first address,  $end\_addr$  = last address, and  $mem\_sz$  = number of words, are compile-time constant values which describe the layout of the memory. Note that  $end\_addr$  -  $start\_addr$  +1 must be less or equal to  $mem\_sz$ .

### **Report Message**

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_c\_mem\_async\_init checks that the memory address is initialized before reading. When the assertion fails, the "offending" expression in the message might include "ova\_v\_mem\_async\_addr\_init[temp\_raddr]". This is an OVA variable holding a record of which addresses have been written. This assertion is active only if init chk is 1.
- Assertion ova\_c\_mem\_async\_waddr\_chk checks that the write address is within the limits just before negedge of wen. This assertion is active only if addr\_chk is 1.
- Assertion ova\_c\_mem\_async\_raddr\_chk checks that the read address is within the limits just before negedge of ren. This assertion is active only if addr\_chk is 1.

- Assertion ova\_c\_mem\_read1\_chk checks that the address is read no more than once before being overwritten. When the assertion fails, the "offending" expression in the message might include "ova\_v\_mem\_async\_read1\_flags[temp\_raddr]" and "ova\_v\_mem\_async\_write1\_flags[temp\_raddr]". These are OVA variables holding a record of which addresses have been read and written. This assertion is active only if read1\_chk is 1.
- Assertion ova\_c\_mem\_async\_write1\_chk checks that the address is read at least once before being overwritten. When the assertion fails, the "offending" expression in the message might include "ova\_mem\_async\_addr\_init[temp\_waddr]", "ova\_v\_mem\_async\_read1\_flags[temp\_waddr]", and "ova\_v\_mem\_async\_write1\_flags[temp\_waddr]". These are OVA variables holding a record of which addresses have been read and written. This assertion is active only if write1\_chk is 1.
- Assertion ova\_c\_mem\_async\_val\_chk checks that the value read from an address is the value that was written to that address. When the assertion fails, the "offending" expression in the message might include "ova\_v\_mem\_async\_mirror[temp\_raddr]". This is an OVA variable holding a mirror of what is written in the memory. This assertion is active only if value\_chk is 1.

# **Examples**

The examples below specify the following:

- Memory accesses are to be checked with data and address width of 16 bits
- The low address bound is 0
- The high address bound is 16'h0fff

- The memory size is 2\*\*12 = 16'h1000
- addr\_chk and init\_chk are enabled by default
- read1\_chk and write1\_chk are enabled
- value chk is enabled.

#### Unit:

```
bind module dut : ova_memory_async
  #(16, 16, , , 1, 1, 1)
  (16'h0000, 16'h0fff, 16'h1000, ren, addr, rdata,
    wen, addr, wdata);
```

# ova\_multiport\_fifo

Implements a checker for a single-clock, multi-port in- and multi-port out queue.

#### Unit Syntax:

```
ova_multiport_fifo
#(depth, elem_sz, no_ports, hi_water_mark, enq_lat, deq_lat,
oflow_chk, uflow_chk, value_chk, pass_thru, edge_expr, msg,
severity, category)
(reset, clk, enq, enq data, deq, deq data);
```

#### Template Syntax:

```
multiport_fifo(reset, clk, depth, hi_water_mark, elem_sz,
no_ports, enq, enq_lat, enq_data, deq, deq_lat, deq_data,
oflow_chk, uflow_chk, value_chk, pass_thru, msg, severity,
category);
```

reset

Asserted 1 initializes the queue to empty. All operations are synchronous to clk ticks, including reset.

```
eng and deg
```

Bit vectors of equal size  $no\_ports$ . Each pair of corresponding bits in these vectors defines the enqueue and dequeue signals for a port. Their priority is such that bit 0 is the lowest priority and the highest order bit,  $no\_ports$ -1, is the highest priority. That is, the enqueue port and the dequeue port of the highest priority are processed at every clk tick.

```
enq data
```

A 2-D array of data. It is assumed that it is dimensioned as  $[elem\_size-1:0]$   $enq\_data$   $[0:no\_ports-1]$ . Any time a bit in enq is asserted 1, the corresponding data element in  $enq\_dat$  must be valid after  $enq\_lat$  clock cycles. Only the highest priority data is actually enqueued.

#### eng lat

A compile-time, non-negative integer constant that indicates the number of cycles between *enq* being asserted 1 and *enq\_data* being valid in the corresponding position.

#### oflow chk

When a enq is asserted 1: If oflow\_chk evaluates true, ensures that queue does not overflow the maximum size given in depth. The depth can be at most 2\*\*16.

#### hi water mark

If  $hi\_water\_mark$  is a positive value, then the depth of the queue after enqueue will be checked to see if  $hi\_water\_mark$  is reached. Once high water has been exceeded once, this check is disabled until the FIFO size falls below the mark again. If  $hi\_water\_mark = 0$  then the high-water mark check is disabled and only overflow is checked when the depth of the queue is exceeded (provided that  $oflow\_chk = 1$ ).

#### deq data

A 2-D array of data. It is assumed that it is dimensioned as  $[elem\_size-1:0]$   $deq\_data$   $[0:no\_ports-1]$ . Whenever a bit in deq is asserted 1, the corresponding data value must be available on  $deq\_data$  in the corresponding position delayed  $deq\_lat$  clock cycles. The number of elements in  $deq\_data$  and  $enq\_data$  must be the same as the number of bits in enq and deq.

deq lat

A compile-time non-negative integer constant that indicates the number of cycles between when deq is asserted and  $deq\_data$  is valid.

#### uflow chk

If this evaluates true, it ensures that the queue is not empty (underflow) when a deq bit is asserted. If a dequeue on empty is detected then the check is disabled until the next enqueue operation.

#### value chk

If this evaluates true, it ensures  $deq_{data}$  as selected by the same position as the highest priority The deq bit is the same as that at the head of the queue.

#### pass thru

If an enqueue and dequeue operation happens simultaneously on an empty queue, then the behavior depends on the pass\_thru argument to the checker instance (it must be a compile-time constant).

If  $pass\_thru = 0$  then the dequeue happens before enqueue, hence the empty condition is detected and reported, and an underflow (provided that  $uflow\_chk = 1$ ). If  $value\_chk = 1$  then the value check fails.

If  $pass\_thru = 1$  then it is assumed that enqueue happens first and the data is immediately dequeued and compared with  $deq\_data$  if  $value\_chk$  is enabled. Also, there is no underflow error reported.

If an enqueue and dequeue operation happens simultaneously on a full queue then no overflow is reported and the new element is enqueued while the element at the head of the queue is dequeued without changing the size of the queue.

#### **Defaults**

```
depth = 2
   Maximum number of elements in the queue is 2.
elem sz = 1, no ports = 2
   Number of channels or ports.
hi water mark = 0
   High-water mark check disabled.
oflow chk = 1
   Overflow check enabled.
uflow chk = 1
   Underflow check enabled.
value chk = 1
   Checking of dequeued data enabled.
pass thru = 0
   Simultaneous enqueue and dequeue on empty reports underflow.
eng lat = 0
   Enqueue data at the same time as <enq> asserted.
```

 $deq_lat = 0$ 

Dequeue data checked at the same time as deq asserted.

# **Report Message**

This checker uses several assertions to cover different aspects and modes:

 Assertion ova\_f\_fifo\_overflow checks that enq is not issued while the FIFO is full.

- Assertion ova\_f\_fifo\_underflow checks that when the deq command is issued, the FIFO is not empty.
- Assertion ova\_c\_fifo\_value\_chk checks that the integrity of values coming off the queue. This assertion is active only if value chk is 1.
- Assertion ova\_f\_fifo\_hi\_water\_chk checks that the FIFO is not filled above the high-water mark.

#### **Example**

The following examples check that the FIFO is initialized anytime reset is 1 (synchronously with posedge clk), there are up to 10 elements in the FIFO,  $high\_water\_mark$  is by default 0 (disabled), the size of the data is 16 bits, there are two channels (enqueue and dequeue are 2 bits wide,  $data\_in$  and  $data\_out$  are arrays of two 16-bit words),  $data\_in[i]$  is enqueued when enqueue[i] is 1 with no latency,  $data\_out[i]$  must be equal to that at the head of the fifo when dequeue[i] is 1 with no latency, and overflow, underflow and value checks are enabled with pass through when empty allowed.

#### Unit:

```
bind module dut : ova_multiport_fifo
  #(10, 16, , , , , , , 1)
  (reset, clk, enqueue, data_in, dequeue, data_out);
```

```
multiport_fifo(reset, posedge clk, 10, ,16 , ,
   enqueue, , data in, dequeue, , data out, , , , 1 );
```

#### ova mutex

Checks that the specified signals (a) and (b) never evaluate true at the same time.

### **Syntax**

#### Unit syntax:

```
ova_mutex
#(edge_expr, msg, severity, category, coverage_level)
instance name(en, clk, a, b);
```

## Template syntax:

```
mutex(en, clk, a, b, msg, severity, category);
```

### **Arguments**

Aiguilleili

First signal being tested.

b

Second signal being tested.

## **Report Message**

In report messages, the assertion name is  $ova\_c\_mutex$ .

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_changes_on_a indicates how many times a changed value.
```

Cover cover\_changes\_on\_b indicates how many times b changed value.

#### **Examples**

The following examples ensure that reading and writing are not enabled at the same time. The check is always enabled by default. Coverage Level 1 is enabled in the unit instance (coverage\_level = 1).

#### Unit:

```
bind module dut : ova_mutex read_write
  #(, "Read and write enables asserted at same time.", , , 1)
  mutex inst (1'b1, clk, ren, wen);
```

### ova next state

Checks that when the signal being tested (exp) is in the specified current state (cs) it will transition to one of the specified legal next states.

### **Syntax**

#### Unit syntax:

```
ova_next_state
#(no_ns, width, min_hold, max_hold, disallow, edge_expr,
  msg, severity, category, coverage_level)
instance name (en, clk, exp, cs, ns);
```

#### Template syntax:

```
next_state(en, clk, exp, cs, no_ns, ns, min_hold, max_hold,
disallow, msg, severity, category);
```

## **Arguments**

no ns

The number of legal next states possible from the specified current state ( $_{CS}$ ). Default = 1.

width

The number of bits in the signal being tested (exp), the current state (cs), and each element of a bitvector of the concatenated legal state values (ns). The vector is  $ns[width * no_ns-1:0]$ . Default = 1.

min hold

The minimum number of clock ticks the signal being tested (exp) must hold at the current state (cs) value. Default = 1.

```
max hold
```

The maximum number of clock ticks the signal being tested (exp) can hold at the the current state (cs) value. Default = 0.

disallow

If 1, checks that the signal being tested (exp) does *not* transition to any of the values in a specified array of legal states (ns). Default = 0. If 0, the checker makes sure that a transition to one of the states occurs.

exp

Signal being tested.

CS

The current state. The check starts when exp = cs (and en = 1).

ns

A bitvecor of concatenated legal states that exp can transition to from cs.

## Note the following:

- $max\_hold$  indicates the maximum number of clock ticks the signal being tested (exp) may hold at the current state (cs) value.
- $min_hold = max_hold = 1$  indicates that the signal being tested (exp) changes to the next value on the next clock tick.
- min\_hold = m, max\_hold = 0 indicates that the signal being tested
   (exp) must hold the current state value (cs) for at least m clock
   ticks, no upper bound on when it must change.
- min\_hold = m, max\_hold = n indicates that the signal being tested
   (exp) must hold the current state value (cs) for at least m clock
   ticks and must advance to the next value within n ticks.

#### **Report Message**

This checker uses two assertions to cover different modes:

- Assertion ova\_c\_next\_state checks for a transition to an allowed state during the hold time. This assertion is active only if disallow is 0.
- Assertion ova\_f\_next\_state checks for no transition to a disallowed state during the hold time. This assertion is active only if disallow is 1.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)
    When disallow == 0:
```

Cover cover\_exp\_state\_transitions indicates how many times a valid transition to a state in ns occurred.

```
When disallow == 1:
```

Cover cover\_exp\_state\_transitions indicates how many times a transition to a state other than those in ns occurred.

```
Level_3 (bit 2 set in coverage_level)
Exists only when disallow == 0
Cover cover_exp_changes_to_ns[i] indicates how many
times there was a transition from state cs to state ns[i].
```

## **Examples**

The following examples verify that when  $state_var$  takes on value 0, then on the next posedge clk,  $state_var$  takes on one of the values 0, 2, or 4. Coverage levels 1 and 3 are enabled in the unit  $(coverage_level = 5)$ .

### Unit:

## ova\_no\_contention

Checks that bus signal being tested (bus) always has a single active driver and that there is no X or Z on the bus when driven. That is, that  $en\_vector$  is not zero. The total number of  $en\_vector$  bits that are asserted can be at most 1. Specify 0 for no minimum bus quiet time between bus transactions.

### **Syntax**

#### Unit syntax:

```
ova_no_contention
#(min_quiet, max_quiet, bw_en, bw_bus, edge_expr, msg,
   severity, category, coverage_level)
  instance name (en, clk, en vector, bus);
```

#### Template syntax:

```
no_contention(en, en_vector, clk, bus, min_quiet, max_quiet,
msq, severity, category);
```

## **Arguments**

```
min quiet
```

The minimum number of clock cycles between bus transactions. Default = 0.

```
max quiet
```

The maximum number of clock cycles between bus transactions. Default = 0.

```
bw en
```

The number of bits in *en\_vector*. Default = 2.

```
bw bus
```

The number of bits in the bus signal being tested (bus). Default = 2.

```
en vector
```

Enable signals for bus drivers as a vector.

bus

Bus signal being tested.

#### **Report Message**

This checker uses three assertions to cover different aspects:

- Assertion ova\_c\_no\_xs checks that the bus does not have an x or z on any of its bits while at least one driver is enabled.
- Assertion ova\_c\_1\_driver checks that there is no more than one driver enabled.
- Assertion ova\_c\_quiet\_time checks that all drivers are disabled for the specified quiet time followed by only one driver being enabled.

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_driver_enable indicates how many times bit
en vector[i] was set to 1 (enabled).
```

```
Level_3 (bit 2 set in coverage_level)
   Cover
```

cover\_no\_contention\_quiet\_time\_equal\_to\_min\_quiet indicates how many times the observed quiet time is exactly equal to the specified min value.

#### Cover

cover\_no\_contention\_quiet\_time\_equal\_to\_max\_quiet indicates how many times the observed quiet time is exactly equal to the specified max value.

#### **Examples**

The following examples ensure that the bus is not multiply driven; it must have 2 cycles of quiet time in between transactions, but no more than 100 cycles of uninterrupted quiet time. Coverage Level 1 is enabled in the unit instance (coverage level = 1).

#### Unit:

```
bind module dut : ova_no_contention
  #(2, 100, 8, 8, , , , , 1)
chip_bus_check
  (1'b1, clk, {chp0_oe, chp1_oe, chp2_oe, chp3_oe},
   data_bus);
```

```
no_contention chip_bus_check(
          {chp0_oe, chp1_oe, chp2_oe, chp3_oe},
          posedge clk, data bus, 2, 100);
```

# ova\_odd\_parity

Checks that the value of the signal being tested (exp) always has an odd number of bits set to 1. Usually the signal (exp) is formed by concatenating the data and parity bits.

### **Syntax**

### Unit syntax:

```
ova_odd_parity
#(bw, edge_expr, msg, severity, category)
(en, clk, exp);
```

### Template syntax:

```
odd parity(en, clk, exp, msg, severity, category);
```

### **Arguments**

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova c odd parity.

# **Examples**

The following examples ensure data read from memory has odd parity. mdata contains the data bits and the parity bit.

#### Unit:

```
bind module dut : ova odd parity memory data
```

```
#(9, , "Parity error on mdata.")
(rst_n, clk, mdata);
```

# Template:

## ova one cold

Checks that only one bit is set to zero or, optionally, that all bits are set to 1 in the state value.

### **Syntax**

#### Unit syntax:

```
ova_one_cold
#(strict, bw, edge_expr, msg, severity, category)
(en, clk, state);
```

### Template syntax:

```
one cold(en, clk, state, strict, msg, severity, category);
```

## **Arguments**

strict

If 1, checks for a strict one-cold state encoding. Default = 0.

The check fails if all bits are set to one.

bw

The number of bits in the signal being tested (state). Default = 2.

state

Signal being tested. The signal must be more than one bit wide.

## **Report Message**

In report messages, the assertion name is ova\_c\_one\_cold.

## **Examples**

The following examples ensure state is a strict one cold (always 1 bit that is set to zero).

#### Unit:

```
bind module dut : ova_one_cold assert_one_cold
  #(1, 8, , "state does not have a one-cold value.")
  (rst n, clk, state);
```

## ova\_one\_hot

Checks that only one bit is set to one or, optionally, that all bits are set to zero in the state value.

### **Syntax**

### Unit syntax:

```
ova_one_hot
#(strict, bw, edge_expr, msg, severity,
  category, coverage_level)
  instance name (en, clk, state);
```

### Template syntax:

```
one hot(en, clk, state, strict, msg, severity, category);
```

# **Arguments**

strict

If 1, checks for a strict one-hot state encoding. Default = 0.

The check fails if all bits are set to zero.

bw

The number of bits in the signal being tested (state). Default = 2.

state

Signal being tested. The signal must be more than one bit wide.

# **Report Message**

In report messages, the assertion name is ova\_c\_one\_hot.

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)
```

Cover cover\_state\_change indicates how many times test\_expr changed value.

```
Level_3 (bit 2 set in coverage_level)

Cover cover_state_bit_is_1[i] indicates how many times
bit i was 1 after a change of value of state[i].
```

### **Examples**

The following examples ensure state is one hot (can have a state with no bits asserted). Coverage Levels 1 and 3 are enabled in the unit instance ( $coverage\ level = 1$ ).

#### Unit:

```
bind module dut : ova_one_hot
   #(0, 8, , "state is not a one-hot or all-0 value.", , , 5)
hot_inst (rst_n, clk, state);
```

### ova overflow

Checks that the signal being tested (exp) does not transition from  $\geq max$  to  $\leq min$ . Works only with unsigned vector values.

### **Syntax**

### Unit syntax:

```
ova_overflow
#(min, max, bw, edge_expr, msg, severity,
  category, coverage_level)
instance name (en, clk, exp);
```

### Template syntax:

```
overflow(en, clk, exp, min, max, msg, severity, category);
```

### **Arguments**

min

The minimum value allowed. Default = 0.

max

The maximum value allowed. Default = 1.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova\_c\_overflow.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_exp_change indicates how many times exp
changed value.
```

```
Level_3 (bit 2 set in coverage_level)

Cover cover_exp_reached_min indicates how many times
exp reached the min value.
```

Cover cover\_exp\_reached\_max indicates how many times exp reached the max value.

### **Examples**

The following examples check that the value of an 8-bit counter does not go from FF to 0 unless there is a reset. Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 1).

#### Unit:

```
bind module dut : ova_overflow
  #(0, 8'hff, 8, , , , 5)
counter_oflo_inst (rst_n, clk, counter);
```

```
overflow assert_cntr_no_overflow(rst_n, posedge clk,
  counter, 0, 8'hff);
```

## ova\_quiescent\_state

Checks that when  $eos\_exp$  evaluates true, exp has value of fstate.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## **Syntax**

### Unit syntax:

```
ova_quiescent_state
#(bw, edge_expr, msg, severity, category)
(en, clk, exp, fstate, eos exp);
```

## Template syntax:

```
quiescent_state(en, clk, exp, fstate, eos_exp, msg);
```

# **Arguments**

bw

The number of bits in the signal being tested (exp) and the state to match (fstate). Default = 2.

exp

Signal being tested.

fstate

State to match.

```
eos exp
```

When true, signals that the state to match (*exp*) is in the state.

### **Report Message**

In report messages, the assertion name is ova c quiescent.

### **Examples**

The following examples specify that at the end of a long computation, an <code>output\_ready</code> flag is asserted. At this time, we want to ensure that the chip's input ready flag is asserted.

#### Unit:

```
bind module dut : ova_quiescent_state computation_done
  #(1, , "Output ready but ready flag not set.")
  (rst n, clk, ready, 1'b1, output ready);
```

## ova\_range

Checks that the signal being tested greater than or equal to the specified minimum value (min), and less than or equal to the specified maximum value (max). Works with signed or unsigned vector values, depending on the Verilog data type.

## **Syntax**

### Unit syntax:

```
ova_range
#(bw, edge_expr, msg, severity, category, coverage_level)
instance_name (en, clk, exp, min, max);
```

### Template syntax:

```
range(en, clk, exp, min, max, msg, severity, category);
```

## **Arguments**

bw

The number of bits in the signal being tested (exp), the minimum value allowed (min), and the maximum value allowed (max). Default = 1.

exp

Signal being tested.

min

The minimum value allowed.

max

The maximum value allowed.

### **Report Message**

In report messages, the assertion name is ova c range.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover cover_exp_change indicates how many times exp
changed value.
```

```
Level_3 (bit 2 set in coverage_level)

Cover cover_exp_reached_min indicates how many times
```

exp reached the min value.

Cover cover\_exp\_reached\_max indicates how many times exp reached the max value.

### **Examples**

The following example ensure that coeff is between 2 and 6. Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 1).

#### Unit:

```
bind module dut : ova_range
  #(4, , "coeff out of range.", , , 5)
filter_coeff_check (rst_n, clk, coeff, 4'd2, 4'd6);
```

# ova\_reg\_loaded

Checks that the register being tested (reg) is loaded with source data (src). The value of the register (reg) is checked against a stored source value of (src) starting with a specified number of delay (delay) cycles (minimum of one, which is the default) after the trigger condition evaluates true and within the specified  $end\_cycle$  cycles (defaults to one) after the trigger evaluates true or when the stop signal (stop) evaluates true (whichever occurs first). The default of the stop signal (stop) is zero. If used to control the end time, stop should become true at least one clock cycle after the register being tested (reg) is loaded, which means a minimum of two cycles after the trigger condition. The source data value (src) is "captured" when the trigger evaluates true. The check is made by comparing this saved source value (src) against the register contents (reg) during the load window. Once the register has loaded the value during the window, the check terminates with success.

If the window is terminated only by the stop signal (stop) (that is, there is no timeout and  $end\_cycle$  does not apply), then set  $end\_cycle$  to 0.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

# **Syntax**

Unit syntax:

```
ova_reg_loaded
#(delay, end_cycle, bw, edge_expr, msg, severity, category)
(en, clk, trigger, src, dst reg, stop);
```

## Template syntax:

```
reg_loaded(en, clk, trigger, src, reg, delay, end_cycle,
stop, bw, msg, severity, category);
```

### **Arguments**

delay

The number of cycles after the trigger signal (trigger) goes true to start the window. Default = 1.

end cycle

The number cycles after the trigger signal (trigger) goes true to end the window. Default = 1.

bw

The number of bits in the source date (src) and the register under test (reg). Default = 2.

The width (bw) of src and reg should match their actual widths. If bw is less than the actual width, the check might fail if the bits above bw are not zero. If bw is more than the actual width, the additional bits are taken to be zero. A bw of zero is illegal.

trigger

Signal that is part of starting the window.

src

Data loaded into the register.

reg

Register being tested.

stop

Signal that stops the check.

### **Report Message**

In report messages, the assertion name is  $ova_c_reg_loaded$ . When the assertion fails, the "offending" expression in the message might include " $ova_v_reg_src$ ". This is an OVA variable that stores the value of the source data (src) when the triger signal (trigger) is true.

### **Examples**

The examples below specity that the adder output must be loaded into the multiplier register within 2 cycles of the adder's output being ready.

#### Unit:

```
bind module dut : ova_reg_loaded sum_to_multiplier
  #(1, 2, 16)
  (rst n, clk, adder oe, sum, multiplier, 1'b0);
```

```
reg_loaded sum_becomes_multiplier(rst_n, posedge clk,
  adder oe, sum, multiplier, 0, 2, 1'b0, 16);
```

# ova\_req\_ack\_unique

Verifies that each req receives an ack within the specified interval  $min\_time$  and  $max\_time$  clock clk ticks. Note that acks are attributed to regs in a fifo manner.

## **Syntax**

(Unit syntax only)

```
ova_req_ack_unique
#(min_time, max_time, max_time_log_2, edge_expr,
msg,
   version, severity, category, coverage_level)
instance_name (reset, clk, req, ack)
```

### **Arguments**

min time

Defines the minimum time separation between a req and an ack (default is 1).

```
max_time
```

Defines the maximum time separation between a req and an ack (default is 15).

```
max time log 2
```

Specifies the superior integer of log2 of  $max\_time$ , used to dimension the data structures. The default is 4 (= sup(log2(15))).

version

This parameter specifies two versions of the checker:

- ==0 Selects a version that is suitable for max\_time <= 15. It uses IDs to identify requests and then generates as many assertions as the max time clock ticks.
- ==1 Selects a version that is suitable for  $max\_time > 15$ . It uses a time stamp computed mod  $2 max\_time$  to mark the requests, the time stamp is enqueued. When an ack arrives it verifies that the time stamp at the head of the queue satisfies the timing requirements.

#### reset

Synchronous reset, active high (1), initializes all request history to nill.

req and ack

The signals of interest.

### **Coverage modes**

Level 1 (bit 0 set in coverage level)

Cover cover\_number\_of\_req indicates how many times req was asserted.

Cover cover\_number\_of\_ack indicates how many times ack was asserted.

# NOTE: Coverage at Level 3 is only available with version = 1.

Level\_3 (bit 2 set in coverage\_level)

Cover cover\_ack\_with\_exact\_min\_lat indicates how many time the observed latency was exactly equal to the specified min value.

Cover cover\_ack\_with\_exact\_max\_lat indicates how many time the observed latency was exactly equal to the specified max value.

### **Example**

```
bind module mod_name: ova_req_ack_unique
          #( 20, 100, 7, 0, "req_ack failed", 1, , , 5)
    req_grant_1_1 (!reset_n, clk, request, grant);
```

In the example, the instance  $req\_grant\_1\_1$  of  $ova\_req\_ack\_unique$  verifies that for each request there is a grant received within 20 and 100 posedge edges of clk. The checker is reset on  $reset\_n$  low. Version 1 is used, i.e., using time stamps. Coverage Levels 1 and 3 are enabled in the unit instance ( $coverage\ level=1$ ).

## ova\_req\_requires

Checks that if the first expression in a sequence  $(trig\_req)$  evaluates true, then the second  $(follow\_req)$  and third  $(follow\_resp)$  expressions in the sequence evaluate true before the last expression  $(trig\_resp)$  evaluates true. The delay between the first expression in a sequence  $(trig\_req)$  and the last expression  $(trig\_resp)$  in the sequence is specified as a latency window via the  $min\ lat\ and\ max\ lat\ parameters$ .

## **Syntax**

### Unit syntax:

```
ova_req_requires
  #(min_lat, max_lat, edge_expr, msg, severity,
    category, coverage_level)
instance_name
  (en, clk, trig_req, follow_req, follow_resp, trig_resp);
```

### Template syntax:

```
req_requires(en, clk, trig_req, follow_req, follow_resp,
trig_resp, min_lat, max_lat, msg, severity, category);
```

# **Arguments**

min lat

Minimum number of clock cycles between the first expression in a sequence  $(trig\_req)$  going true and the last expression in the same sequence  $(trig\_resp)$  going true. Default = 1.

```
max lat
```

Maximum number of clock cycles between the first expression in a sequence  $(trig\_req)$  going true and the last expression in the same sequence  $(trig\_resp)$  going true. Default = 0. For an openended interval  $[min \ lat \ ..]$ , set the  $max \ lat$  equal to zero.

trig req

First signal in the sequence.

follow req

Second signal in the sequence.

follow resp

Third signal in the sequence.

trig resp

Last signal in the sequence.

#### Note:

The defaults are  $min_lat = 1$  and  $max_lat = 0$ , meaning that  $trig \ resp$  must come at least one clock tick after  $trig \ req$ .

### **Report Message**

In report messages, the assertion name is ova c req requires.

# **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_no\_of\_trig\_reqs indicates the number of times trig\_req was asserted.

Cover cover\_req\_requires indicates how many times the specified sequence occurred.

Level\_2 (bit 1 set in coverage\_level)

Cover cover\_trig\_req\_follow\_req indicates how many times there was a a follow\_req after a trig\_req.

Cover cover\_trig\_req\_follow\_req\_follow\_resp indicates how many times there was a follow\_req after a trig\_req and then followed by follow\_resp.

```
Level 3 (bit 2 set in coverage level)
```

Cover cover\_trig\_resp\_exactly\_on\_min\_lat indicates how many times the observed latency between trig\_req and trig\_resp was exactly equal to the min value.

Cover cover\_trig\_resp\_exactly\_on\_max\_lat indicates how many times the observed latency between trig\_req and trig\_resp was exactly equal to the max value.

Note: Coverage is collected correctly only when the transactions delimited by trig\_req and trig\_resp asserted do not overlap, i.e., there is no new assertion of trig\_req while such a transaction is in progress.

### **Examples**

The following examples specify a request to transmit a packet can only be satisfied if the transmitter can be granted access to the bus. The packet must be sent within 10 cycles. Levels 1, 2 and 3 are enabled in the unit instance (coverage\_level = 7).

#### Unit:

### ova\_req\_resp

Checks that the rising edge of a bit in the vector of a request signal (req) is followed by a single rising edge of the corresponding bit of the vector of a response signal (resp) within the latency response window specified by the minimum  $(min\_lat)$  and maximum number of clock cycles  $(max\_lat)$ . It is assumed that no new request is issued until after a response is received for the current request.

## **Syntax**

### Unit syntax:

```
ova_req_resp
#(no_chn1, min_lat, max_lat, resp_cycles, no_req4resp,
req_till_resp, req_drop_after_resp, edge_expr, msg,
severity, category)
(en, clk, req, resp);
```

### Template syntax:

```
req_resp(en, clk, req, resp, no_chnl, min_lat, max_lat,
resp_cycles, no_req4resp, req_till_resp,
req drop after resp, msg, severity, category);
```

# **Arguments**

no chnl

The number of bits in the vector of the request signal (req) and the vector of the response signal (resp.) Default = 1.

min lat

Minimum number of clock cycles between a bit in the specified vector of a request signal (req) going true and a bit in the vector of a response signal (resp) going true. Default = 1.

```
max lat
```

Maximum number of clock cycles between a bit in the specified vector of a request signal (req) going true and a bit in the vector of a response signal (resp) going true. Default = 1.

For an open-ended interval  $[min\_lat..]$ , set the  $max\_lat$  equal to zero.

resp cycles

Number of clock cycles that the vector of a response signal (resp) must stay asserted. Default = 0. If zero or less, the duration is not checked.

no req4resp

If 1, checks that each response has a corresponding request. Default = 0.

req till resp

If 1, checks that the request remains asserted until the response is received. Default = 0.

req drop after resp

Number of cycles after the response is deasserted that the request must be deasserted. Default = 0.

req

Vector of 1-bit request signals.

resp

Vector of 1-bit response signals.

The specified req and resp are vectors where the bit position indicates the corresponding req and resp. The  $no\_chn1$  specification is the number of req and resp bits. That is, the size of the req and resp vectors is  $[no\_chn1 - 1 : 0]$  or  $[0 : no\_chn1 - 1]$ .

### **Report Message**

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_c\_req\_gets\_resp[i] checks that the response on channel [i] arrives within the expected latency interval.
- Assertion ova\_c\_req\_until\_resp[i] checks that req[i] remains asserted until a rising edge on resp[i].
- Assertion ova\_c\_resp\_cycles[i] checks that resp[i] stays asserted for resp\_cycles clock ticks.
- Assertion ova\_c\_drop\_after\_resp[i] checks that req[i] stays asserted for exactly  $req\_drop\_after\_resp$  clock cycles after the falling edge of resp[i].
- Assertion ova\_f\_no\_req4resp[i] checks that resp[i] is not asserted while there is no new req[i] asserted. This assertion is active only if no req4resp is 1.

# **Examples**

The following examples check that the response comes 1 to 3 cycles after a rising edge on request.

#### Unit:

```
bind module dut : ova_req_resp
  #(2, 1, 3, 0, 1, 1, 0, 1)
  (1'b1, clk, request, response);
```

### ova\_sequence

Ensure that exp takes on values in the order implied by their sequence in the vals bitvector. bw is the number of bits in exp and in each of the required values.

### **Syntax**

### Unit syntax:

```
ova_sequence
# (no_vals, min_hold, max_hold, bw, disallow, edge, exp,
msg, severity, category);
(en, clk, exp, vals);
```

### Template syntax:

```
sequence(en, clk, exp, no_vals, vals, min_hold, max_hold,
disallow, bw, msg, severity, category)
```

## Arguments

```
no vals
```

An integer value indicating the number of values in the sequence. For example, if bw = 3,  $no_vals = 2$ , and the values are 3'b000 and 3'b110 (to be reached in that order) then the value bound to the vals port is 6'b110\_000. Default = 2.

```
min hold
```

The minimum number of clock ticks ticks exp must hold at a specific value. Default = 1.

```
max hold
```

The maximum number of clock ticks exp must hold at a specific value. Default = 1.

bw

Number of bits in *exp* and in each of the required values.

disallow

If 1, then the sequence is forbidden. Default = 0, sequence is required.

If 0, ensures that the sequence progression occurs.

exp

The assertion will check the sequence whenever exp takes on the first value in the sequence and en evaluates true.

vals

The constant bitvector is formed by concatenating the bitvectors of each of the required values in the sequence, such as., vals has bw \* no vals bits.

### Note the following:

- min\_hold = max\_hold = 1 indicates that exp progresses to the next value on the next clock tick (i.e., held for one cycle).
- $min_hold = max_hold = 0$  indicates that exp must hold the current value for at least m clock ticks, no upper bound.
- min\_hold = m, max\_hold = 0 indicates that exp must hold the current value for at least m clock ticks, no upper bound.
- $min\_hold = m$ ,  $max\_hold = n$  indicates that exp must hold the current value for at least m clock ticks and must advance to the next value within n ticks.

## **Report Message**

This checker uses two assertions to cover different modes:

• Assertion ova\_c\_sequence checks that the sequence happens correctly. When disallow = 0, the assertion ova\_c\_sequence will report as the failing expression

```
(past(exp) == exp)
```

when exp is not stable for  $min_hold$  clock ticks after entering one of the first  $no\ vals$  -1 values in vals, and

```
(exp == val i)
```

When exp did not take on the expected value val\_i in the constant array vals within the expected hold time interval.

 Assertion ova\_f\_sequence checks that the sequence does not happen. When disallow = 1, the failure of the assertion ova\_f\_sequence means that the whole sequence and the hold intervals were satisfied which was disallowed to happen.

### **Examples**

It is required that the 4-bit variable counter, once it takes on the value 0, it must forever follow the Grey-code cycle 0-1-3-2-0-..., advancing to the next value on every tick of negedge clk. (disallow = 0, meaning that the sequence is required). Note that the sequence in vals is read from right to left.

### ova\_stack

Checks operations on a stack.

## **Syntax**

Unit syntax:

```
ova_stack
  #(depth, elem_sz, hi_water_mark, push_lat, pop_lat,
    value_chk, push_pop_chk, edge_expr, msg,
    severity, category, coverage_level)
instance_name (reset, clk, push, push_data, pop, pop_data);
```

### Template syntax:

```
stack(reset, clk, depth, elem_sz, hi_water_mark, push,
push_lat, push_data, pop, pop_lat, pop_data, value_chk,
push pop chk, msg, severity, category);
```

### **Arguments**

depth

The maximum size of the stack. Default = 2. The specified depth can be at most  $2^{16}$ .

```
elem sz
```

The size of data elements in bits. Default = 1.

```
hi water mark
```

If positive, checks that the depth of the queue is not greater than specified *hi* water mark. Default = 0.

```
push lat
```

The number of  $enq\_clk$  cycles between push being asserted 1 and push data being valid. Default = 0.

```
pop lat
```

The number of  $deq_clk$  cycles between pop being asserted 1 and  $pop_data$  being valid. Default = 1.

value chk

If 1, checks that  $pop\_data$  matches the data at the top of the stack. Default = 1.

push\_pop\_chk

If 1, checks that push and pop operations do not occur simultaneously. Default = 1.

reset

Initializes the stack to empty when set to 1.

push

Set to 1 when data is being pushed.

push data

Data being pushed.

pop

Set to 1 when data is being popped.

pop data

Data being popped.

# Note the following:

- All operations including reset are synchronous to a tick of clk.
- When push is asserted 1: Ensures no stack overflow. push\_lat specifies the number of ticks of clk between the asserting of push and when push\_data is valid. It must be a compile-time nonnegative integer constant (not an interval).

- If hi\_water\_mark is a positive value, then the depth of the stack after the push will be checked to see if hi\_water\_mark is exceeded (>=). Once high water has been exceeded once, this check is disabled until the stack falls below the mark again (<). hi\_water\_mark can be a constant or a design variable.
- If the stack depth is exceeded, a failure is reported and all further checks are disabled until the stack is reset.
- When pop is enabled: Ensures the stack is not empty when popped. If a pop is performed on an empty stack, all checking of pop operations is disabled until reset is applied or a push occurs.
- If  $value\_chk$  evaluates to 1, it ensures  $pop\_data$  is what was on the top of the stack.  $pop\_lat$  specifies the number of cycles of clk between the asserting of pop and when  $pop\_data$  is valid. It must be a compile-time non-negative integer constant (not an interval).
- If push\_pop\_chk evaluates 1, ensures that push and pop operations do not occur simultaneously. If push and pop do occur simultaneously, the effect is the same as if push were done first followed by a pop (that is, the stack is not changed). If value\_chk = 1 then pop\_data is compared with push\_data in that case.

# **Report Message**

This checker uses several assertions to cover different aspects and modes:

• Assertion ova\_c\_stack\_overflow checks that when push is issued, the stack is not full. When the assertion fails, the reported time of failure is on the clock tick following the failed deferred push operation.

- Assertion ova\_c\_stack\_underflow checks that when pop is issued, the stack is not empty (and no simultaneous push). When the assertion fails, the reported time of failure is on the clock tick following the failed deferred push operation.
- Assertion ova\_c\_stack\_value\_chk checks that the pop\_data value matches the expected top-of-stack value. If the stack is empty and there is a simultaneous push, the assertion checks that the value pushed on the stack matches the value popped off the stack. This assertion is active only if value chk is 1.
- Assertion ova\_c\_stack\_hi\_water\_chk checks that the stack is not filled above the high-water mark.
- Assertion ova\_c\_push\_pop\_fail checks that push and pop are not enabled simultaneously (and push pop chk is 1).

### Coverage modes

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_number\_of\_pushes indicates how many times there was a push operation.

Cover cover\_number\_of\_pops indicates how many times there was a pop operation.

Cover cover\_push\_followed\_eventually\_by\_pop indicates how many times a push was followed eventually by a pop without an intervening push.

Level\_3 (bit 2 set in coverage\_level)

Cover cover\_simultaneous\_push\_pop indicates how many times there were simultaneous push and pop operations.

Cover cover\_simultaneous\_push\_pop\_when\_empty indicates how many times there were simultaneous push and pop operations while the stack was empty.

Cover cover\_simultaneous\_push\_pop\_when\_full indicates how many times there were simultaneous push and pop operations while the stack was full.

Cover cover\_stack\_hi\_water\_chk indicates how many times the high water mark was reached.

Cover cover\_number\_of\_full indicates how many times the stack became full after a push.

Cover cover\_number\_of\_empty indicates how many times the stack became empty after a pop.

### **Examples**

The examples below specify the following:

- Checks that the stack is initialized when sys reset is asserted.
- The stack is 10 elements deep and 16 bits wide.
- The water mark is set at 8, which is point at which the water-mark check is enabled.
- The push and pop latencies are both 0, which means that <code>data\_in</code> must be present at the same time that push is asserted and <code>data\_out</code> must be present at the same time that pop is asserted.
- The value check is enabled meaning that data\_out will be checked against the data expected on the top of the stack.

• Levels 1 and 3 are enabled in the unit instance (coverage level = 6).

### Unit:

```
bind module dut : ova_stack
   #(10, 16, 8, 0, 0, 1, 0, , , , 6)
   stack_inst (sys_reset, clk, push, data_in, pop, data_out);
```

```
stack(sys_reset, posedge clk, 10, 16, 8, push, 0,
  data_in, pop, 0, data_out, 1, 0);
```

## ova timeout

Checks that the value of the signal being tested (exp), a bit vector, changes within the specified number of cycles (period). That is, the value of the signal (exp) cannot remain constant longer than the specified maximum number of clock cycles (period). A new check begins every time the signal (exp) changes.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## **Syntax**

### Unit syntax:

```
ova_timeout
  #(period, bw, edge_expr, msg, severity, category,
    coverage_level)
instance name (en, clk, exp);
```

### Template syntax:

```
timeout (en, clk, exp, period, msq, severity, category);
```

# **Arguments**

period

The maximum number of clock cycles before the specified signal (exp) changes. Default = 1. The specified period must be greater than zero. The default is one, meaning that the specified signal (exp) must change every clock cycle.

bw

The number of bits in the specified signal (exp). Default = 1.

exp

Signal being tested.

### **Report Message**

In report messages, the assertion name is ova c timeout.

### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property exp_change indicates how many times exp
changed value.
```

Cover property cover\_exp\_changes\_within\_period indicates how many times the change occurred within the required period.

```
Level_3 (bit 2 set in coverage_level)

Cover property

cover_exp_changes_exactly_at_period_clks indicates
how many times exp changed exactly at period clock cycles.
```

# **Examples**

The following examples ensure that a PLL output changes at least once every 10 clocks. Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 5).

#### Unit:

```
bind module dut : ova_timeout
  #(10, 1, , "PLL output lasted too long.", , , 5)
pll_pulse (rst_n, clk, pll_out0);
```

### ova tri state

Checks that the tri-states of the specified input and output signals are equal (inp = outp) at the start of the assertion (en is 1).

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## **Syntax**

Unit syntax:

```
ova_tri_state
#(bw, edge_expr, msg, severity, category)
(en, clk, inp, outp);
```

### Template syntax:

```
tri_state(en, clk, inp, outp, msg, severity, category);
```

## **Arguments**

bw

The number of bits in input (inp) and output (outp) signals. Default = 1.

```
inp
```

Input signal.

outp

Output signal.

# **Report Message**

In report messages, the assertion name is <code>ova\_c\_tri\_state</code>.

# **Examples**

### Unit:

```
bind module dut : ova_tri_state assert_tri_state
  #(,, "Asserted oen, data does not match data_read.")
  (oen, clk, data_read, data);
```

## ova\_underflow

Checks that the signal being tested (exp) does not transition between the specified minimum (min) and maximum (max) values. Works only with unsigned vector values.

# **Syntax**

### Unit syntax:

```
ova_underflow
#(min, max, bw, edge_expr, msg, severity, category)
(en, clk, exp);
```

### Template syntax:

```
underflow(en, clk, exp, min, max, msg, severity, category);
```

### **Arguments**

min

The minimum value allowed. Default = 0.

max

The maximum value allowed. Default = 1.

bw

The number of bits in the signal being tested (exp). Default = 2.

exp

Signal being tested.

# **Report Message**

In report messages, the assertion name is ova\_c\_underflow.

### **Examples**

The following examples check that the countdown timer does not flip from 0 to FF unless it is reset.

### Unit:

```
bind module dut : ova_underflow counter_underflow
  #(0, 8'hff, 8, , "Countdown timer underflowed.")
  (rst n, clk, counter);
```

```
underflow assert_cntr_no_underflow(rst_n, posedge clk,
   counter, 0, 8'hff, "Countdown timer underflowed.");
```

## ova valid id

Checks that IDS are issued and returned.

## **Syntax**

#### Unit syntax:

```
ova_valid_id
#(id_bw, max_ids, max_out_ids, max_out_per_id, min_lat,
max_lat, edge_expr, msg, severity, category)
(en, clk, issued_sig, issued_id, ret_sig, ret_id, reset_sig,
reset id);
```

## Template syntax:

```
valid_id(en, clk, id_bw, max_ids, max_out_ids,
max_out_per_id, issued_sig, issued_id, ret_sig, ret_id,
reset_sig, reset_id, min_lat, max_lat, msg, severity,
category);
```

## **Arguments**

```
id bw
```

The number of bits in <code>issued\_id</code>, <code>ret\_id</code>, and <code>reset\_id</code>. Default = 2. That is, <code>id\_bw</code> is the maximum number of bits used to encode an ID.

```
max ids
```

The maximum number of IDs. Default = 4.

The maximum value is 2<sup>16</sup>.

```
max out ids
```

The maximum number of IDs that can be outstanding. Default = 1.

```
max out per id
```

The maximum number of issues outstanding per ID. Default = 1.

min lat

Minimum number of clock cycles between an ID being issued and returned. Default = 1.

max lat

Maximum number of clock cycles between an ID being issued and returned. Default = 0.

eissued sig

If 1, issued id has a valid value.

issued id

The ID being issued.

ret sig

If 1, ret id has a valid value.

ret id

The ID being returned.

reset sig

If 1, reset\_id has a valid value.

reset id

The ID whose outstanding count is being reset.

## Note the following:

• The signal <code>issued\_sig</code> asserted 1 validates a request identified by the value in <code>issued\_id</code>. This request is expected to be acknowledged by <code>ret\_id</code> and validated by <code>ret\_sig</code> asserted 1 within [<code>min lat .. max lat</code>] delay.

- When <code>issued\_sig</code> is asserted 1, it ensures that <code>max\_out\_ids</code> is not exceeded and that <code>issued\_id</code> is at most <code>max\_out\_per\_id</code> outstanding (that is, not returned). When <code>max\_out\_per\_id > 1</code> then the returns for an ID cannot be distinguished. But for any issue, there must be a return of the ID within the latency interval.
- The assumption is that issued\_id and ret\_id will always be values in the range of 0:(max\_ids -1).
- When  $reset\_sig$  is asserted 1 then the outstanding count of  $reset\_id$  ID is reset to 0. The specified  $issued\_sig$  must not be asserted at the same time as  $reset\_sig$ . The specified  $ret\_id$  must not be asserted at the same time as  $reset\_id$ .
- If an <code>issued\_id</code> exceeds the number of outstanding IDs,

  <code>max\_out\_ids</code>, an error is reported. Necessarily <code>max\_ids</code> >=

  <code>max\_out\_ids</code> must hold. Only those IDs are counted that have <code>en</code> asserted at issuance.
- When ret\_sig is asserted 1, ret\_id must match an outstanding ID. A returned ret\_id is counted only against issued IDs in the previous clock cycles. It also ensures that issued\_id is outstanding for at least min\_lat cycles but no longer than max\_lat cycles after issuance.
- The *issued\_sig* and *ret\_sig* control signals are active for only one clock or they are edge expressions (posedge *ret\_sig* or negedge *ret\_sig*, for example).
- To trigger a check for an issued ID, en must be asserted 1 at the time issued\_sig is asserted and also at the time ret\_sig is asserted. If an ID is returned and en is asserted while at issuance of this ID, en is deasserted, this return is flagged as an error.
- min\_lat = 1 and max\_lat = 1 means that the ID must be returned on the next clock cycle after issuance.

- min\_lat = m and max\_lat = 0 means that the ID must be returned any time after m clock ticks.
- min\_lat = m and max\_lat = n means that the ID must be returned within the interval m..n clock ticks after issuance.

## **Report Message**

This checker uses several assertions to cover different aspects and modes:

- Assertion ova\_c\_valid\_id[i] checks that when an ID of value i is issued, that ID is returned within the required latency interval [min lat .. max lat] clock cycles.
- Assertion ova\_c\_issued\_id\_ok checks that when an ID is issued, it is not in circulation with a count exceeding
   max out per id.
- Assertion ova\_c\_ret\_id\_ok checks that when an ID is returned, there is such an ID value in circulation (that is, this ID has been issued).
- Assertion ova\_c\_max\_issued\_ids\_ok checks that the total of different IDs in circulation does not exceed the max out ids value.

# **Examples**

The following examples specify:

- The checker is enabled when out of reset. All signals are sampled on posedge clk.
- There are at most 8 IDs (0 to 7) of which at most 6 can be in circulation at any time and only one copy of each.

- The count of the copies of an ID is reset when clear is asserted with the corresponding ID value on clear id.
- An issued ID is valid when issued valid is asserted.
- A returned ID is valid when ret valid is asserted.
- An issued ID must be returned in 1 to 10 clock cycles.

#### Unit:

```
bind module dut : ova_valid_id
  #(8, 8, 6, 6, 1, 1, 10, ,
    "latency 1 to 10, 6 out of 8 IDs, 1 copy each")
  (!reset, clk, issued_valid, issued_id, ret_valid,
    ret id, clear, clear id);
```

#### Template:

```
valid_id(!reset, posedge clk, 8, 8, 6, 1,
  issued_valid, issued_id, ret_valid, ret_id,
  clear, clear_id, 1, 10,
  "latency 1 to 10, 6 out of 8 IDs, 1 copy each");
```

## ova\_value

Checks that the signal being tested (exp) is only one of the specified values.

## **Syntax**

#### Unit syntax:

```
ova_value
  #(no_vals, disallow, bw, edge_expr, msg, severity,
    category, coverage_level)
instance_name(en, clk, exp, vals);
```

#### Template syntax:

```
value(en, clk, exp, no_vals, vals, disallow, bw, msg,
severity, category);
```

## **Arguments**

```
no vals
```

The number of entries in the vals specification. Default = 1.

```
disallow
```

If 1, checks that the signal being tested (exp) does not match any of the values in the specified array of values (val). Default = 0.

If 0, checks that the signal being tested (exp) does match one of the values in the specified array of values (val).

bw

Number of bits in the signal being tested (exp) and each element of the specified array of values (val). Default = 2.

exp

Signal being tested.

vals

A bitvector of concatenated values that the signal being tested (exp) must evaluate to (logic [bw\*no vals-1:0] vals).

#### **Report Message**

This checker uses two assertions to cover different modes:

- Assertion ova\_c\_value checks that exp is one of the specified values. This assertion is active only if disallow is 0.
- Assertion ova\_f\_value checks that exp is not one of the specified values. This assertion is active only if disallow is 1.

## **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover cover\_exp\_change indicates how many times exp
changed value.

```
When disallow == 0:
```

Cover cover\_value indicates how many times a valid value from vals occurred.

```
When disallow == 1:
```

Cover cover\_exp\_state\_transitions indicates how many times a value other than those in vals occurred.

```
Level_3 (bit 2 set in coverage_level)
Exists only when disallow == 0
```

Cover cover\_exp\_changes\_to\_value[i] indicates how many times exp was equal to the value vals[i].

## **Examples**

The following examples check that when load is 1 and reset is 0, control\_reg has one of the four values 0, 1, 3, or 5. Coverage Levels 1 and 3 are enabled in the unit instance (coverage\_level = 5).

#### Unit:

## Template:

## ova window

Checks that individual bits in the bitvector signal (<code>assert\_vector</code>) are asserted or deasserted either within or outside the window. The window is defined at the beginning by <code>start\_sig</code> evaluating true plus <code>delay</code> cycles and ending with <code>stop\_sig</code> evaluating true or <code>win\_time</code> number of cycles after posedge <code>start\_sig</code> plus <code>delay</code> cycles evaluates true.

## **Syntax**

## Unit syntax:

```
ova_window
   #(check_type, delay, win_time, bw, edge_expr, msg,
        severity, category, coverage_level)
instance_name (en, clk, start_sig, stop_sig, assert_vector);
```

#### Template syntax:

```
window(en, clk, start_sig, delay, stop_sig, win_time,
assert_vector, bw, check_type, msg, severity, category);
```

# **Arguments**

```
check type
```

The type of check. Default = 0.

- 0: Each bit must be asserted at some time during the window, but not necessarily at the same time.
- 1: Each bit must be asserted at least once outside the window.
- 2: Each bit must be de-asserted during the entire length of the window.
- 3: Each bit must be de-asserted on every c1k outside the window.

```
delay
```

The number of cycles after the start signal ( $start\_sig$ ) evaluates true to the beginning of the window. Default = 0.

win time

The maximum length of the window in clock cycles. Default = 1.

The cycle that the window opens on is outside the window. The cycle that closes the window is inside the window. If there is no window timeout, then win time should be 0.

bw

The number of bits in the assert\_vector specification. Default = 1.

A signal value is checked in or out of the window only if  $e^n$  is asserted at that clock tick. Whenever there is no window active, it is considered as outside the window and  $e^n$  can be used to control when checking outside the window is performed (types 1 and 3).

start\_sig

Signal that is part of starting the window.

stop sig

Signal that marks the end of the window. If there is no stop\_sig (only a specific number of cycles is to be considered), then stop sig should be 0 (the default value).

assert\_vector

Signal being tested.

# **Report Message**

This checker uses several assertions to cover different modes:

- Assertion ova\_c\_asserted\_in checks that all bits of asserted\_in are set during the window. When the assertion fails, the "offending" expression in the message might include "var\_asserted\_in". This is an OVA variable that accumulates the bits asserted during the window. This assertion is active only if check type is 0.
- Assertion ova\_c\_asserted\_out checks that all bits of asserted\_out are set outside the window. When the assertion fails, the "offending" expression in the message might include "var\_asserted\_out". This is an OVA variable that accumulates the bits asserted outside the window. This assertion is active only if check type is 1.
- Assertion ova\_c\_deasserted\_in checks that all bits of deasserted\_in remain 0 during the window. When the assertion fails, the "offending" expression in the message might include "var\_deasserted\_in". This is an OVA variable that accumulates the bits asserted during the window. This assertion is active only if check\_type is 2.
- Assertion ova\_c\_deasserted\_out checks that all bits of deasserted\_out remain 0 outside the window. When the assertion fails, the "offending" expression in the message might include "var\_deasserted\_out". This is an OVA variable that accumulates the bits asserted outside the window. This assertion is active only if check\_type is 3.

## Coverage modes

```
Check_type = 0 (asserted inside)
Level_1 (bit 0 set in coverage_level)
   Cover cover_asserted_in indicates how many times there
   was a match within the window.
```

Level\_3 (bit 2 set in coverage\_level)

cover\_num\_of\_times\_bit\_asserted\_just\_after\_star t\_sig\_plus\_delay[i] indicates how many times bit assert\_vector[i] was set to 1 exactly delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_at\_stop\_sig[i] indicates how many times bit assert\_vector[i] as set to 1 exactly when stop sig occurred.

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_at\_win\_tim e\_expires[i] indicates how many times bit assert\_vector[i] as set to 1 exactly when win\_time expired.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_after \_start\_sig\_plus\_delay indicates how many times all bits were asserted at the same time delay cycles after start\_sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_at\_st op\_sig indicates how many times all bits were asserted at the same time when stop sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_at\_win\_time\_expires indicates how many times all bits were asserted at the same time when win\_time expired.

Check type = 1 (asserted outside)

Level 1 (bit 0 set in coverage level)

Cover cover\_asserted\_out indicates how many times there was a match outside the window.

Level\_3 (bit 2 set in coverage\_level)

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_at\_start\_s ig\_plus\_delay[i] indicates how many times bit assert\_vector[i] was set to 1 exactly delay cycles after start\_sig was asserted.

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_after\_stop
\_sig[i] indicates how many times bit assert\_vector[i] as
set to 1 just after stop sig occurred.

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_after\_win\_ time\_expires[i] indicates how many times bit assert\_vector[i] as set to 1 just after win\_time expired.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_at\_st art\_sig\_plus\_delay indicates how many times all bits were asserted at the same time at delay cycles after start\_sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_after \_stop\_sig indicates how many times all bits were asserted at the same time just after stop\_sig was asserted.

cover\_num\_of\_times\_all\_bits\_asserted\_just\_after \_win\_time\_expires indicates how many times all bits were asserted at the same time just after win\_time expired.

```
Check_type = 2 (deasserted inside)
Level 1 (bit 0 set in coverage level)
```

Cover cover\_deasserted\_in indicates how many times there was a match within the window.

```
Level_3 (bit 2 set in coverage_level)

Cover
```

cover\_num\_of\_times\_bit\_deasserted\_just\_after\_st art\_sig\_plus\_delay[i] indicates how many times bit assert\_vector[i] as set to 1 exactly delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_bit\_reasserted\_just\_after\_st op\_sig[i] indicates how many times bit assert\_vector[i] rose right after stop sig occurred.

#### Cover

cover\_num\_of\_times\_bit\_reasserted\_just\_after\_win\_time\_expires[i] indicates how many times bit assert\_vector[i] rose right after win\_time expired.

#### Cover

cover\_num\_of\_times\_all\_bits\_deasserted\_just\_aft er\_start\_sig\_plus\_delay indicates how many times all bits were deasserted at the same time just after delay cycles after start sig was asserted.

cover\_num\_of\_times\_all\_bits\_reasserted\_just\_aft er\_stop\_sig indicates how many times all bits were reasserted at the same time just after stop\_sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_reasserted\_just\_aft er\_win\_time\_expires indicates how many times all bits were reasserted at the same time just after win time expired.

```
Check_type = 3 (deasserted outside)
Level 1 (bit 0 set in coverage level)
```

Cover cover\_deasserted\_out indicates how many times there was a match outside the window.

```
Level_3 (bit 2 set in coverage_level)

Cover
```

cover\_num\_of\_times\_bit\_reasserted\_just\_after\_st art\_sig\_plus\_delay[i] indicates how many times bit assert\_vector[i] rose just after delay cycles after start\_sig was asserted.

#### Cover

cover\_num\_of\_times\_bit\_deasserted\_just\_after\_st
op\_sig[i] indicates how many times bit assert\_vector[i]
fell just after stop\_sig occurred.

#### Cover

cover\_num\_of\_times\_bit\_deasserted\_just\_after\_win\_time\_expires[i] indicates how many times bit assert vector[i] fell just after win time expired.

cover\_num\_of\_times\_all\_bits\_reasserted\_just\_aft er\_start\_sig\_plus\_delay indicates how many times all bits were reasserted at the same time just after delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_deasserted\_just\_aft er\_stop\_sig indicates how many times all bits were deasserted at the same time just after stop sig was asserted.

#### Cover

rvmLIMIT3cover\_num\_of\_times\_all\_bits\_deasserted \_just\_after\_win\_time\_expires indicates how many times all bits were deasserted at the same time just after win\_time expired.

## **Examples**

The following examples specify that the window starts 1 clock tick after start transitions to 1 and lasts for two clock cycles. There are two bits in flags that should be asserted during the window.

Coverage Levels 1 and 3 are selected (coverage\_level = 5).

#### Unit:

Template:

```
bind module dut : ova_window
    #(0, 1, 2, 2, , , , , 5)
win_inst (reset_n, clk, start, 1'b0, flags);
```

```
window (reset_n, posedge clk, start, 1, 0, 2, flags,
    2, 0);
```

2

# **OVL-Equivalent Checkers**

This chapter describes OVA checkers that verify the same behavior as checkers available in Accellera's proposed "Open Verification Library", Version 02.09.24.

This chapter covers the following topics:

- Converting from a Verilog OVL Library to OVA
- Descriptions of OVL-Equivalent OVA Checkers

# Converting from a Verilog OVL Library to OVA

There are several methods you can use to convert OVL Verilog checker instances in a Verilog model to equivalent inlined OVA checkers:

- Single Line Replacement
- Multiple Line Replacement
- Inlining OVA Units in a Verilog Wrapper Module
- Combining OVA and OVL Checkers in the Same Design

This section describes each of these methods.

# **Single Line Replacement**

If the OVL module instance extends over only one line of code, you only need to place the prefix "//ova bind " in front of the original OVL instance.

For example, suppose you want to replace the following OVL module instance:

```
assert_always my_inst (clk, reset_n, expression);
The equivalent OVA is as follows:
//ova bind assert always my inst (clk, reset n, expression);
```

# **Multiple Line Replacement**

dlf the OVL module instance extends over multiple lines, you can use either of the following two multi-line specification techniques:

## Technique #1:

- 1. Insert a line "/\* ova bind" before the instance.
- 2. insert a line with "\*/" after the instance.

#### Technique #2:

- 1. Insert a line with "//ova begin" before the instance.
- Prefix the OVL instance with "bind".
- 3. Insert a line with "//ova end" after the instance.

For example, suppose you want to replace the following OVL instance with an equivalent OVA checker.

```
assert_always #(1, 0, "my_message")
    my_always_instance (clk, reset_n, expression);
```

The following example shows a valid forms of specifying OVA inlined checkers:

```
/* ova bind
assert_always #(1, 0, "my_message")
    my_always_instance (clk, reset_n, expression);
*/
or

ova_begin bind
assert_always #(1, 0, "my_message")
    my_always_instance (clk, reset_n, expression);
ova_end
```

# **Inlining OVA Units in a Verilog Wrapper Module**

Many of the OVA units described in this chapter can be inlined in a Verilog wrapper module, which then can be instantiated in the design (Note: Of the 30 available checkers, 20 can be used for inlining; exceptions are described in the "Restrictions" section below). The compile command must include the "-ova\_inline" option to indicate that the OVA checkers should be processed.

To change from an original OVL checker to a OVA-based checker, you must do the following:

- 1. Remove any reference to the original OVL library.
- 2. Include a reference to the directory where the OVA Verilog wrapper modules are located.
- 3. Compile with the -ova inline option.

# Combining OVA and OVL Checkers in the Same Design

You can use original OVL checkers and new OVA-based checkers in the same design. Using the `define macro, you can select which checker to use in which situation (e.g., use OVA to get functional coverage information).

#### For example:

```
`ifdef OVA
//ova bind assert_always #(,,"message-OVA") my_AG_instance (clk, rst_n, expr);
`elsif
assert_always #(,,"message-OVL") my_AG_instance (clk, rst_n, expr);
`endif
```

## Restrictions

Note the following restrictions when using OVL-equivalent checkers:

 The OVL checker assert\_proposition is not available in OVA because it is an asynchronous checker that does not require variable sampling.  Unit parameters that control the extent of synchronous delays (number of clock ticks) and assertion variants in a checker must be compile-time constants — they must not be specified using design parameters. This restriction concerns the following checkers and parameters:

| Checker                   | Parameters                                                                        |
|---------------------------|-----------------------------------------------------------------------------------|
| assert_always_on_edge     | edge_type                                                                         |
| assert_change             | num_cks, flag                                                                     |
| assert_cycle_sequenc<br>e | <pre>necessary_condition, num_cks</pre>                                           |
| assert_frame              | <pre>min_cks, max_cks, flag</pre>                                                 |
| assert_handshake          | <pre>min_ack_cycle, max_ack_cycle, req_drop, deassert_count, max_ack_length</pre> |
| assert_next               | <pre>num_cks, check_overlapping, only_if</pre>                                    |
| assert_one_cold           | inactive                                                                          |
| assert_time               | num_cks, flag                                                                     |
| assert_unchange           | num_cks, flag                                                                     |
| assert_width              | min_cks, max_cks                                                                  |

# Macro symbol ASSERT\_OFF

The assert directives in the OVL-like checkers that include cover directives as listed in Chapter 1 can be globally disabled by defining the symbol ASSERT\_OFF.

# **Inlining OVA Units in a Verilog Wrapper Module**

Many of the OVA units described in this chapter can be inlined in a Verilog wrapper module, which then can be instantiated in the design (Note: Of the 30 available checkers, 20 can be used for inlining; exceptions are described in the "Restrictions" section below). The compile command must include the "-ova\_inline" option to indicate that the OVA checkers should be processed.

To change from an original OVL checker to a OVA-based checker, you must do the following:

- 1. Remove any reference to the original OVL library.
- Include a reference to the directory where the OVA Verilog wrapper modules are located.
- 3. Compile with the -ova\_inline option.

Note: Coverage using cover statements in the select checkers listed in "Coverage Properties" on page 1-3 is not available through OVL Verilog wrappers at this time.

# **Using OVL-Equivalent Checkers with VHDL Designs**

OVA assertions and checkers cannot yet be inlined in VHDL designs. Therefore, the only way to add the checkers to such designs is by creating an external OVA file that contains the appropriate OVA bind statements.

# **Descriptions of OVL-Equivalent OVA Checkers**

This section provides descriptions of the following OVL-equivalent checkers:

```
assert_always_on_edge
assert_change
assert_cycle_sequence
assert_decrement
assert_delta
assert_even_parity
assert_fifo_index
assert_frame
assert_handshake
assert_implication
assert_increment
assert_never
assert_next
assert_no_overflow
```

```
assert_no_transition
assert_no_underflow
assert_odd_parity
assert_one_cold
assert_one_hot
assert_quiescent_state
assert_transe
assert_time
assert_transition
assert_unchange
assert_width
assert_win_change
assert_win_unchange
assert_window
assert_zero_one_hot
```

Note: The severity and category parameters for these checkers can take defalt values as specified by the set\_severity and set\_category OVA commands.

## assert\_always

This checker continuously monitors  $test\_expr$  at every positive edge of clock, c1k. It verifies that  $test\_expr$  will always evaluate TRUE. If  $test\ expr$  evaluates to FALSE, the assertion will fire.

## **Syntax**

## **Arguments**

```
severity_level
Severity of the failure (default is 0).
```

options

Currently, the only supported option is options=1, which defines the assertion as an assumption for formal tools. The default is 0 (no options specified).

msg

Error message printed when the checker fires.

```
category
```

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

```
test_expr
```

## Expression being verified at the posedge of c1k.

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_always indicates the number of times

test_expr was asserted when enabled by reset n.
```

## **Example**

```
'define ASSERT ON
'define COVER ON
module testbench;
reg reset n, clk;
child CH (reset n, clk);
initial begin
   clk = 0;
   reset n = 0;
   #40 reset n = 1;
   #980 $finish;
end
always #20 clk = \simclk;
endmodule
module child(reset n, clk);
input reset n, clk;
reg [3:0] count;
initial $monitor("count = %b \n", count);
```

```
always @(posedge clk) begin
   if (reset_n == 0 || count >= 9)
        count <= 1'b0;
   else
        count <= count + 1;
end

/*

ova bind assert_always //coverage_level = 4 (Level 3)
   #(0, 0, "ERROR: count not within 0 and 9", 0, 4)
      valid_count
   (clk, reset_n, (count >= 4'b0000) && (count <= 4'b1001));
*/
endmodule</pre>
```

# assert\_always\_on\_edge

This checker continuously monitors the <code>test\_expr</code> at every specified edge of the <code>sampling\_event</code> that coincides with the positive edge of clock, <code>clk</code>. The <code>test\_expr</code> should always evaluate TRUE at the <code>sampling\_event</code>. If <code>test\_expr</code> evaluates to FALSE, the assertion will fire.

## **Syntax**

- 1 positive edge
- 2 negative edge
- 3 any edge

#### options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg

The error message that will be printed if the assertion fires.

category

Checker type (default is 0).

clk

Triggering or clocking event that monitors the assertion.

reset n

Signal indicating completed initialization.

sampling event

Expression defines when to evaluate  $test\_expr$ . Transition of sampling\_event are selected by  $edge\_type$ .

test expr

Expression being verified at the positive edge of clk, AND if sampling\_event matches transition selected by edge\_type.

# Coverage modes

Level\_1 (bit 0 set in coverage\_level)

Cover property cover\_always\_on\_edge indicates the number of times test\_expr was asserted on the specified edge of sampling event.

#### Example

```
'define ASSERT ON
'define COVER ON
module testbench;
reg reset_n, clk, sig;
child CH (reset n, clk, sig);
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
    sig = 0;
    #40 reset n = 1;
    #980 $finish;
end
always #20 clk = ~clk;
always #40 sig = ~sig;
endmodule
module child(reset n, clk, sig);
input reset n, clk, sig;
reg [3:0] count;
initial $monitor("count = %b \n", count);
always @(posedge clk) begin
    if (reset n == 0 \mid | count >= 9)
        count <= 1'b0;
    else
        count <= count + 1;</pre>
end
/* ova
bind assert always on edge // coverage level = 1
  #(0, 1, 0, "ERROR: count not within 0 and 9", , 1)
    valid always on edge
 (clk, reset n, sig, (count >= 4'b0000) &&
 (count <= 4'b1001));
```

```
*/
endmodule
```

# assert\_change

This checker continuously monitors the <code>start\_event</code> at every positive edge of the clock. When <code>start\_event</code> is TRUE, the checker ensures that the expression, <code>test\_expr</code>, changes values on a clock edge at some point within the next <code>num\_cks</code> number of clocks. This assertion will fire upon a violation.

## **Syntax**

## **Arguments**

```
severity_level
```

Severity of the failure (default is 0).

Width

Width of the expression,  $test\_expr$  (default is 1.

Num cks

Number of clocks for  $test\_expr$  to change its value before an error is triggered after  $start\ event$  is asserted (default is 1).

flaq

0—Ignore any start\_event assertion after the first one has been detected.

- 1 Restart the monitoring test\_expr, if start\_event is asserted in any subsequent clock while monitoring test\_expr.
- 2 Issue an error if an asserted start\_event occurs in any clock cycle while monitoring test expr.

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

reset n

Signal that indicates a completed initialization.

start event

Starting event that triggers monitoring of the test\_expr.

test expr

Expression or variable being verified at the positive edge of c1k.

# **Coverage modes**

Level\_1 (bit 0 set in coverage\_level)

Cover property cover\_change indicates the number of times exp changed within num cks.

Cover property cover\_start\_event indicates the number of times start\_event occurred.

```
Level 3 (bit 2 set in coverage level)
```

Cover property cover\_overlapping\_start\_events indicates how many times start\_event occured while there was another evaluation attempt in progress.

Cover property cover\_change\_after\_1\_clk indicates the number of times test\_expr changed value at the next clock tick after start event.

Cover property cover\_change\_after\_num\_cks indicates the number of times test\_expr changed value at num\_clks clock ticks after start event.

## **Example**

```
'define ASSERT ON
'define COVER ON
module testbench;
reg reset n, clk;
child CH (reset n, clk);
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
    #40 reset n = 1;
    #1000 $finish;
end
always #20 clk = \simclk;
endmodule
module child(reset n, clk);
input reset n, clk;
req start;
reg [3:0] expr;
```

```
integer count;
initial $monitor ("count = %d start = %b expr = %b \n",
count, start, expr);
always @(posedge clk)
begin
     if (reset n == 0)
     begin
         start <= 0;
         expr <= 4'b0000;
         count <= 0;
     end
     else
         count <= count + 1;</pre>
    if (count == 3 || count == 4 || count == 5 || count ==
6 || count == 7 || count == 8 || count == 9)
         expr <= 4'b0110;
     else
         expr <= expr + 1;
     if (count == 4)
         start <= 1;
     else
         start <= 0;
end
/* ova bind
assert change #(0, 4, 4, 0, 0,
"ERROR: expr did not change in num clk cycles after start",
                       , 7) // all Coverage Levels
valid change (clk, reset n, start, expr);
* /
endmodule
```

## assert\_cycle\_sequence

This checker verifies the following conditions:

- When necessary\_condition = 0, if all num\_cks-1 first events of a sequence (event\_sequence [num\_cks-1:1]) are TRUE, the last sequence (event\_sequence [0]) should follow.
- When necessary\_condition = 1, if the first event of a sequence (event\_sequence[num\_cks-1]) is TRUE, then all the remaining event\_sequence[num\_cks-2:0] events should follow.

## Syntax

```
assert_cycle_sequence
  [#(severity_level, num_cks, necessary_condition, options,
msg, category)]
  instance name (clk, reset n, event sequence);
```

## **Arguments**

```
severity_level
Severity of the failure (default is 0).
```

num cks

The length of the <code>event\_sequence</code> (number of clock cycles of the <code>event\_sequence</code>) that must be valid. Otherwise, the checker will fire.

```
necessary_condition Either 1 or 0 (default 0).
```

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

event sequence

A Verilog concatenation expression, where each bit represents an event.

## assert decrement

This checker continuously monitors the  $test\_expr$  at every positive edge of the clock signal, c1k. It checks that the  $test\_expr$  will never decrease by anything other than the value specified by value.

## **Syntax**

```
assert_decrement
  [#(severity_level, width, value, options, msg, category)]
  instance_name (clk, reset_n, test_expr);

Arguments
severity_level
  Severity of the failure (default 0).

width
  Width of test_expr (default is 1).

value
  Maximum decrement value allowed for test_expr (default is 1).
```

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

test expr

Expression being verified at the positive edge of clk.

## assert delta

This checker continuously monitors the  $test\_expr$  at every positive edge of clock signal, c1k. It verifies that  $test\_expr$  will never change value by anything less than "min" and anything more than "max" value.

# **Syntax**

```
assert_delta
  [#(severity_level, width, min, max, options, msg,
category)]
  instance_name (clk, reset_n, test_expr);
```

# **Arguments**

```
severity level
```

Severity of the failure (default is 0).

```
width
   Width of test expr (default is 1).
min
   Minimum changed value allowed for test expr in two
   consecutive clocks of c1k (default is 1).
max
   Maximum changed value allowed for test expr in two
   consecutive clocks of c1k (default is 1).
options
   Currently, the only supported option is options=1, which defines
   that the assertion is an assumption for formal tools.
msg
   Error message that will be printed when the assertion fires.
category
   Checker type (default is 0).
clk
   Sampling clock of the checker.
reset n
   Signal indicating completed initialization.
```

# assert\_even\_parity

test expr

This checker continuously monitors the  $test\_expr$  at every positive edge of the clock signal, c1k. It verifies that  $test\_expr$  will always have an even number of bits asserted.

Expression being verified at the positive edge of clk.

#### **Syntax**

#### **Arguments**

```
severity_level
```

Severity of the failure (default is 0).

width

Width of test expr (default is 1).

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

reset n

Signal indicating completed initialization.

test expr

Expression being verified at the positive edge of c1k.

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_test_expr_change indicates how

many times test expr changed value.
```

## **Example**

```
'define ASSERT ON
'define COVER ON
module testbench;
reg reset n, clk;
child CH (reset n, clk);
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
    #40 reset n = 1;
    #980 $finish;
end
always #20 clk = ~clk;
endmodule
module child(reset n, clk);
input reset n, clk;
reg [7:0] count;
initial $monitor("count = %b \n", count);
always @(posedge clk)
begin
    if (reset n == 0)
        count <= 8'b11111111;</pre>
    else
        count <= count << 2;
end
/* ova bind
assert even parity // Default coverage level
#(0, 8, 0, "ERROR: count has odd number of bits asserted")
valid count even (clk, reset n, (count));
*/
endmodule
```

## assert\_fifo\_index

This checker ensures that the FIFO element:

- Never overflows and underflows
- Allows/disallows simultaneous push and pop.

#### Syntax

```
assert fifo index
  [#(severity level, depth, push width, pop width, options,
msq, category)]
  instance name (clk, reset n, push, pop);
Arguments
severity level
   Severity of the failure (default is 0).
depth
   Depth of the FIFO (default is 1). It should never be set to 0,
   otherwise an assertion will fire.
push width
   Width of the PUSH signal (default is 1).
pop width
   Width of the POP signal (default is 1).
options
   Currently, the only supported option is options=1, which defines
   the assertion is an assumption for formal tools.
```

msg

Error message that will be printed when the assertion fires.

```
category
```

```
Checker type (default is 0).
```

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

push

FIFO PUSH/enqueue signal.

pop

FIFO POP/dequeue signal.

#### assert\_frame

This checker validates proper cycle timing relationships between two events in the design. When a  $start\_event$  evaluates TRUE, then the  $test\_expr$  must evaluate TRUE within a minimum and maximum number of clock cycles.

## **Syntax**

```
assert_frame
  [#(severity_level, min_cks, max_cks, flag, options, msg,
category)]
  instance_name (clk, reset_n, start_event, test_expr);
```

## **Arguments**

```
severity_level
```

Severity of the failure (default is 0).

min\_cks

Minimum number of clock cycles, within which the  $test\_expr$  should not become TRUE. When  $min\_cks$  is 0, then  $test\_expr$  can occur at the same time as  $start\_event$  or after, as controlled by max cks. Default is 0.

#### max cks

Maximum number of clock cycles, before which  $test\_expr$  must become TRUE. This check will be disabled when  $max\_cks$  is not specified. If both  $min\_cks$  and  $max\_cks$  are 0 then  $test\_expr$  must occuer at the same time as there is a 0 to 1 transition on  $start\_event$ . The default is 0.

#### flag

- 0—Ignores any asserted start\_event after the first one has been detected (default).
- 1 Restart monitoring test\_expr if start\_event is asserted in any subsequent clock while monitoring test\_expr.
- 2 Issue an error if an asserted *start\_event* occurs in any clock cycle while monitoring test\_expr.

#### options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

#### msg

Error message that will be printed when the assertion fires.

#### category

Checker type (default is 0)

#### clk

Triggering or clocking sampling event for assertion.

reset n

Signal indicating completed initialization.

start\_event

Starting event that triggers monitoring of the test\_expr. The start event is a cycle transition from 0 to 1.

test expr

Expression being verified at the positive edge of *clk*.

## assert handshake

This checker continuously monitors the req and ack signals at every positive edge of the clock c1k. Note that both req and ack must go inactive prior to starting a new cycle.

To activate one or more checks in the checker, the following parameters should be specified with a non-zero value:

min ack cycle

When this parameter is greater than 0, the assertion will ensure that an ack does not occur before min\_ack\_cycle clock ticks.

max ack cycle

When this parameter is greater than 0, the assertion will ensure that an ack does not occur after max ack cycle clock ticks.

req drop

When this parameter is greater than 0, the assertion will ensure that req remains active until an ack occurs.

deassert count

When this parameter is greater than 0, the assertion will ensure that req becomes inactive (0) within deassert count clock ticks after an ack.

```
max ack length
```

When this parameter is greater than 0, the assertion will ensure that ack is not asserted for greater than max ack length clock cycles and does not become inactive (0) within deassert count clocks after ack is asserted (that is, check for ack stuck active).

Note that if you do not specify a parameter with a non-zero value, the corresponding check will not be active.

```
assert handshake
   [#(severity level, min ack cycle, max ack cycle,
      reg drop, deassert count, max ack length, options,
      msq, category)]
   instance name (clk, reset n, req, ack);
```

```
Arguments
severity level
   Severity of the failure (default is 0).
min ack cycle
   Activate min ack cycle check if greater than 0.
max ack cycle
   Activate max ack cycle check if greater than 0.
req_drop
   Activate req drop check if greater than 0.
deassert count
   Activate deassert count if greater than 0.
```

```
max ack length
```

Activate max\_ack\_length check if greater than 0.

```
options
```

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0)

clk

Sampling clock of the checker.

reset n

Signal indicating completed initialization.

## assert\_implication

This checker continuously monitors <code>antecedent\_expr</code>. If it evaluates to TRUE, then this checker will verify that <code>consequent\_expr</code> is TRUE.

When antecedent\_expr is evaluated to FALSE, then consequent\_expr expression will not be checked at all and the implication is satisfied.

```
assert_implication [#(severity_level, options, msg,
category)]
  instance_name (clk, reset_n, antecedent_expr,
consequent expr);
```

#### **Arguments**

```
Severity_level
Severity of the failure, default 0.

msg
Error message that will be printed when the assertion fires.

category
Checker type, default 0.

clk
Sampling clock of the checker.

reset_n
Signal indicating completed initialization.

antecedent_expr
Expression verified at the positive edge of the clock, clk.

consequent_expr
Expression verified at the positive edge of the clock, clk.
```

## assert\_increment

This checker continuously monitors  $test\_expr$  at every positive edge of the clock, clk. It verifies that  $test\_expr$  will never increase by anything other than the value specified by value. The  $test\_expr$  can be any valid Verilog expression. The check will not start until the first clock after the  $reset\_n$  is asserted.

```
assert_increment
[#(severity_level, width, value, options, msg, category)]
instance_name (clk, reset_n, test_expr);
```

#### **Arguments**

```
severity level
   Severity of the failure (default is 0).
width
   Width of test expr (default is 1).
value
   Maximum increment value allowed for test expr (default is 1).
options
   Currently, the only supported option is options=1, which defines
   that the assertion is an assumption for formal tools.
msg
   Error message that will be printed when the assertion fires.
category
   Checker type (default is 0).
clk
   Sampling clock of the checker.
reset n
   Signal indicating completed initialization.
test expr
   Expression being verified at the positive edge of clk.
```

## assert\_never

This checker continuously monitors  $test\_expr$  at every positive edge of clock, c1k. It verifies that  $test\_expr$  will never evaluate TRUE. The  $test\_expr$  can be any valid Verilog expression. When  $test\_expr$  evaluates TRUE, this checker will fail.

#### **Syntax**

```
assert_never
  [#(severity_level, options, msg, category)]
  instance_name (clk, reset_n, test_expr);
```

#### **Arguments**

```
severity_level
Severity of the failure (default is 0).
```

```
options
```

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

```
category
```

Checker type, default 0.

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

```
test expr
```

Expression being verified at the positive edge of clk.

## assert\_next

This checker verifies the proper cycle timing relationship between two events in the design at every posedge of the clock, clk. When a start\_event evaluates TRUE, then test\_expr must evaluate TRUE exactly num cks number of clock cycles later.

This checker supports overlapping sequences. For example, if you assert that  $test\_expr$  will evaluate TRUE exactly four cycles after  $start\_event$ , it is not necessary to wait until the sequence finishes before another sequence can begin.

#### **Syntax**

```
assert_next [#(severity_level, num_cks, check_overlapping,
only_if, options, msg, category)]
   instance_name (clk, reset_n, start_event, test_expr);
```

#### **Arguments**

severity\_level

Severity of the failure (default is 0).

num cks

Number of clocks for the test\_expr to become TRUE after start event is asserted (default is 0).

check\_overlapping

If set to 1, permits overlapping sequences. In other words, a new start\_event can occur (starting a new sequence in parallel) while the previous sequence continues. (Default is 1.)

only\_if

If set to 1, a  $test\_expr$  can only evaluate TRUE if preceded  $num\_cks$  earlier by a  $start\_event$ . If  $test\_expr$  occurs without a  $start\_event$ , then an error is reported. Default 0.

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

```
Checker type (default is 0).

Clk
Sampling clock of the assertion on posedge clk.

reset_n
Signal indicating completed initialization.

start_event
Starting event that triggers monitoring of the test_expr.

test_expr
Expression or variable being verified at the positive edge of clk.
```

## assert\_no\_overflow

This checker ensures that the  $exp_{\mathcal{I}}$ , from 'max' value, never goes to a value that is less than or equal to 'min' and greater than 'max', at every posedge of the clock, clk.

## **Syntax**

```
assert_no_overflow
   [#(severity_level, width, min, max, options, msg,
category)]
   instance_name (clk, reset_n, expr);

Arguments
```

```
severity_level
Severity of the failure (default is 0).
```

width

Width of the monitored expression, expr (default is 1).

min

Minimum value limit for the expr at clock tick t+1 when expr == max at clock tick 't' (This value is excluded from the acceptable range). Default is 0.

max

Maximum value limit for the expr at clock tick t+1 when expr == max at clock tick 't' (This value is included in the acceptable range). Default is 1.

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

category

Checker type, default 0.

clk

Sampling clock of the checker.

reset n

Signal indicating completed initialization.

expr

Expression being verified at the positive edge of c1k.

## assert no transition

This checker ensures that, when the state variable  $test\_expr$  reaches a value specified by  $start\_state$ , it does not transit to a state/value specified by  $next\_state$ . All variables are sampled at posedge of the clock, clk.

#### **Syntax**

```
assert_no_transition
  [#(severity_level, width, options, msg, category)]
  instance_name (clk, reset_n, test_expr, start_state,
next state);
```

#### **Arguments**

```
severity level
```

Severity of the failure (default is 0.)

width

Width of test\_expr, start\_state, and next\_state signals (default is 1).

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

reset n

Signal indicating completed initialization.

test expr

Expression being verified at the positive edge of clk.

start state

State value at the start. When  $test\_expr$  equals this value, the evaluation starts.

```
next state
```

Next state value. Once test\_expr matches with  $start_state$ ,  $test_expr$  should not transit to this value at the next clock tick.

## assert\_no\_underflow

This checker ensures that  $test\_expr$  never canges from 'min' value to a value that is less than 'min' and greater than or equal to 'max'.

#### **Syntax**

```
assert_no_underflow
  [#(severity_level, width, min, max, options, msg,
category)]
  instance_name (clk, reset_n, test_expr);
```

#### **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

Width of the monitored expression,  $test_{expr}$ . Currently, this value is limited to 32 bits due to a Verilog limitation on the number of bits in a parameter. Default 1.

min

Minimum value limit for the test\_expr at clock tick t+1 when test\_expr == max at clock tick 't' (this value is included in the acceptable range).

max

Maximum value limit for the test\_expr at clock tick t+1 when test\_expr == max at clock tick 't' (This value is excluded from the acceptable range).

```
options
```

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

```
test expr
```

Expression being verified at the positive edge of clk.

## assert\_odd\_parity

This checker monitors for odd number of '1's in  $test\_expr$  at every positive edge of the clock, c1k.

## **Syntax**

## **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

```
Width of test expr (default is 1).
```

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0).

clk

The sampling clock of the checker.

reset n

Signal indicating completed initialization.

test expr

Expression being verified at every positive edge of clk.

## Coverage modes

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_test_expr_change indicates how
many times test expr changed.
```

## **Example**

```
module testbench;
reg reset_n, clk;

child CH (reset_n, clk);

initial begin
    $vcdpluson;
    clk = 0;
    reset_n = 0;
```

```
#40 reset n = 1;
    #980 $finish;
end
always #20 clk = ~clk;
endmodule
module child(reset n, clk);
input reset n, clk;
reg [6:0] count;
initial $monitor("count = %b \n", count);
always @(posedge clk)
begin
    if (reset n == 0)
    begin
        count <= 7'b1111111;</pre>
    end
    else
        count <= count << 1;</pre>
end
/*ova bind
assert odd parity #(0, 7, 0, //
 "ERROR: count does not have an odd number of bits asserted",
valid count odd (clk, reset n, count);// Coverage Level 1
*/
endmodule
```

## assert\_one\_cold

This checker ensures that the variable,  $test\_expr$ , has only one bit low at any positive clock edge when the checker is configured for no inactive states.

The checker can also be configured to accept all bits equal to either 0 or 1 as the inactive level.

## **Syntax**

#### **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

Width of test expr (default is 32).

inactive

Specifies the inactive state of test\_expr:

inactive = 0 allows the inactive state of  $test\_expr$  to be all zeros.

inactive = 1 allows the inactive state of  $test\_expr$  to be all ones.

inactive = 2 (default) specifies that no inactive state is allowed.

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

The sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

test expr

Expression to be verified for "one cold" at the positive edge of c1k.

#### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_test_expr_change indicates how
many times test_expr changed value.
```

```
Level_2 (bit 1 set in coverage_level)
   Cover property cover_test_expr_with_all_1 indicates
   how many times test_expr was all 1s. Enabled when
   inactive == 1.
```

Cover property cover\_test\_expr\_with\_all\_0 indicates how many times test\_expr was all 0s. Enabled when inactive == 0.

```
Level_3 (bit 2 set in coverage_level)

Cover property cover_test_expr_bit_is_0[i] indicates
how many times bit i of test_expr was 0 when test_expr
changed value.
```

## **Example**

```
'define ASSERT_ON
'define COVER_ON
module testbench;
reg reset_n, clk;
child CH (reset n, clk);
```

```
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
    #40 reset n = 1;
    #980 $finish;
end
always #20 clk = ~clk;
endmodule
module child(reset n, clk);
input reset n, clk;
reg [7:0] count;
initial $monitor("count = %b \n", count);
always @(posedge clk)
begin
    if (reset n == 0)
        count <= 8'b11111110;</pre>
    else
        count <= ((count << 1) | {7'b0000000, count[7]});</pre>
end
/* ova bind
assert one cold #(0, 8, 0, 0, "ERROR: count is not one-cold",
                   0 ,2) // Level 2 coverage
valid one cold (clk, reset n, count);
* /
endmodule
```

## assert\_one\_hot

This checker ensures that the variable,  $test\_expr$ , has only one bit high at any positive clock edge.

#### **Syntax**

#### **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

Width of test expr (default is 32).

options

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

The sampling clock of the checker.

reset n

Signal indicating completed initialization.

test expr

Expression to be verified for "one hot" at the positive edge of c1k.

## **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_test_expr_change indicates how

many times test expr changed value.
```

Level\_3 (bit 2 set in coverage\_level)

Cover property cover\_test\_expr\_bit\_is\_1[i] inidcates how many times bit i of test\_expr was 1 when test\_expr changes value.

#### Example

```
'define ASSERT ON
'define COVER ON
module testbench;
reg reset n, clk;
child CH (reset n, clk);
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
    #40 reset n = 1;
    #980 $finish;
end
always #20 clk = ~clk;
endmodule
module child(reset n, clk);
input reset n, clk;
reg [7:0] count;
initial $monitor("count = %b \n", count);
always @(posedge clk)
begin
    if (reset n == 0)
        count <= 8'b00000001;
    else
        count <= ((count << 1) | {7'b0000000, count[7]});</pre>
end
/*ova bind
```

## assert\_quiescent\_state

This checker verifies that the value in the variable <code>state\_expr</code>, is equal to the value specified by <code>check\_value</code> when a sampled positive edge is detected on <code>sample event</code>.

#### **Syntax**

```
assert_quiescent_state
  [#(severity_level, width, options, msg, category)]
  instance_name (clk, reset_n, state_expr, check_value,
    sample_event);
```

## Arguments

```
severity level
```

Severity of the failure (default is 0).

width

Width of state\_expr and check\_value signals (default is 1).

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
   Signal indicating completed initialization.
state expr
   Variable to be checked at every posedge of clk.
check value
   Signal that holds the value to be compared with state expr
   when sample event is asserted.
sample event
```

## assert range

Sampling trigger signal.

This checker ensures that the value of test expr will always be within the 'min' and 'max' value range.

## **Syntax**

```
assert range
   [#(severity level, width, min, max, options, msg,
category)]
   instance name (clk, reset n, test expr);
```

## **Arguments**

```
severity level
   Severity of the failure (default is 0).
width
   Width of test expr (default is 1).
min
   Minimum value allowed for range check (default is 0).
```

max

Maximum value allowed for range check. (default is 1).

```
options
```

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

reset n

Signal indicating completed initialization.

test expr

Expression being verified at the positive edge of c1k.

## assert time

This checker continuously monitors the <code>start\_event</code> at every positive edge of the clock, <code>clk</code>. When <code>start\_event</code> is TRUE, the checker ensures that the expression, <code>test\_expr</code>, is TRUE up to <code>num\_cks</code> number of clock ticks.

```
assert_time
  [#(severity_level, num_cks, flag, options, msg, category)]
  instance name (clk, reset n, start event, test expr);
```

#### **Arguments**

severity level

Severity of the failure (default is 0).

num cks

Number of clock ticks for  $test\_expr$  to remain TRUE after  $start\ event$  is asserted.

Flag

- 0 Ignores any asserted start\_event after the first one has been detected.
- 1 Restart monitoring test\_expr, if start\_event is asserted in any subsequent clock cycle while monitoring test expr.
- 2 Issue an error if an asserted start\_event occurs in any clock cycle while monitoring test expr.

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the assertion.

reset n

Signal indicating completed initialization.

start event

Starting event that triggers monitoring of test\_expr.

```
test expr
```

One-bit variable verified at the positive edge of clk.

## assert\_transition

This checker ensures that, when the state variable  $test\_expr$  reaches the value specified by  $start\_state$ , it does transit to a state/value specified by  $next\_state$ .

## **Syntax**

```
assert_transition
  [#(severity_level, width, options, msg, category)]
  instance_name (clk, reset_n, test_expr, start_state,
next state);
```

#### **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

Width of test\_expr, start\_state, and next\_state signals (default is 1).

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

```
test expr
```

Expression verified at the positive edge of clk.

```
start state
```

Start value of  $test\_expr$ . When  $test\_expr$  equals this value, the veriication begins.

```
next state
```

Next value. Once  $test\_expr$  matches with  $start\_state$ ,  $test\_expr$  should transit to this next value (or hold at  $start\_state$ ).

## assert\_unchange

This checker monitors the <code>start\_event</code> at every positive edge of the clock, <code>clk</code>. When <code>start\_event</code> is TRUE, the checker ensures that the expression, <code>test\_expr</code> does not change its value within <code>num cks</code> clocks.

## **Syntax**

## Arguments

```
Severity_level
Severity of the failure (default is 0).
```

```
Width of test expr (default is 1).
```

Width

Num cks

Number of clock ticks for  $test\_expr$  to remain unchanged after  $start\ event$  is asserted.

Flag

- 0 Ignores any asserted <code>start\_event</code> after the first one has been detected.
- 1 Re-start monitoring  $test\_expr$  if start\_event is asserted in any subsequent clock while monitoring test expr.
- 2 Issue an error if an asserted start\_event occurs in any clock cycles while monitoring test\_expr.

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

Checker type (default is 0).

clk

Sampling clock of the checker.

reset\_n

Signal indicating completed initialization.

start event

Starting event that triggers monitoring of test\_expr.

test\_expr

Expression verified at the positive edge of c1k.

#### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_start_event indicates how many times start event was asserted.
```

Cover property cover\_unchange indicates how many times test expr remained stable the required time interval.

```
Level_3 (bit 2 set in coverage_level)

Cover property cover_overlapping_start_events
indicates how many times a start_event occurred while a
previously triggered evaluation attempt was still in progress.
```

#### **Example**

```
'define ASSERT ON
'define COVER ON
module testbench;
req reset n, clk;
child CH (reset n, clk);
initial begin
    $vcdpluson;
    clk = 0;
    reset n = 0;
   #40 reset n = 1;
   #1000 $finish;
end
always #20 clk = ~clk;
endmodule
module child(reset n, clk);
input reset n, clk;
```

```
reg start;
reg [3:0] expr;
integer count;
initial $monitor ("count = %d start = %b expr = %b \n",
count, start, expr);
always @(posedge clk)
begin
    if (reset n == 0)
    begin
        start <= 0;
        expr <= 4'b0000;
        count <= 0;
    end
    else
        count <= count + 1;</pre>
    if (count == 3)
        start <= 1;
    else
        start <= 0;
   if (count == 3 | count == 4 | count == 5 | count ==
6 | count == 7 | count == 8 | count == 9)
        expr <= 4'b0110;
    else
        expr <= expr + 1;
end
/*ova bind
assert unchange #(0, 4, 4, 1, 0,
"ERROR: expr not stable in the num clk cycles after start",
   0, 3) // coverage level = 3: Levels 1 and 2
valid unchange (clk, reset_n, start, expr);
*/
endmodule
```

## assert\_width

This checker ensures that, when  $test\_expr$  becomes TRUE it should remain TRUE at least for 'min' number of clock cycles and at most 'max' number of clock cycles. It should never remain TRUE beyond that limit.

## **Syntax**

```
assert width
   [#(severity level, min cks, max cks, options, msg,
category)]
   instance name (clk, reset n, test expr);
Arguments
severity level
   Severity of the failure (default is 0).
min cks
   test expr should be held TRUE at least for min cks n umber
   of clocks (default is 1).
max cks
   test expr should not be held TRUE for more than max cks
   number of clocks (default is 1).
options
   Currently, the only supported option is options=1, which defines
   that the assertion is an assumption for formal tools.
msq
   Error message that will be printed when the assertion fires.
```

category

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset n
```

Signal indicating completed initialization.

```
test expr
```

Expression verified at every positive edge of clk.

## assert\_win\_change

This checker ensures that  $test\_expr$  changes its value at least once between the assertions of start event and end event.

## **Syntax**

```
assert_win_change
   [#(severity_level, width, options, msg, category)]
   instance_name (clk, reset_n, start_event, test_expr,
end_event);
```

## **Arguments**

```
severity level
```

Severity of the failure (default is 0).

width

Width of the monitored expression, test expr. (default is 1).

options

Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg

Error message that will be printed when the assertion fires.

category

```
Checker type, (default is 0).

clk
Sampling clock of the checker.

reset_n
Signal indicating completed initialization.

start_event
Start of the window.

test_expr
Expression verified at the positive edge of clk.
end event
```

## assert\_win\_unchange

End of the window.

This checker ensures that the test\_expr never changes its value between the assertions of start event and end event.

## **Syntax**

```
assert_win_unchange
   [#(severity_level, width, options, msg, category)]
   instance_name (clk, reset_n, start_event, test_expr,
end_event);
```

## **Arguments**

```
severity_level
Severity of the failure (default is 0).
```

width

Width of the monitored expression, test\_expr (default is 1).

```
options
```

Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq

Error message that will be printed when the assertion fires.

```
category
```

Checker type (default is 0).

clk

Sampling clock of the checker.

```
reset_n
```

Signal indicating completed initialization.

```
start event
```

Start of the window.

test expr

Expression being verified at the positive edge of c1k.

end event

End of the window.

## assert\_window

This checker ensures that  $test\_expr$  is asserted 1 as long as the window is open. Window open and close events are signaled by  $start\_event$  and  $end\_event$  expressions. The verification starts on the next clock tick following  $start\_event$ .

```
assert_window
  [#(severity level, options, msg, category)]
```

```
instance_name (clk, reset_n, start_event, test_expr,
end_event);
Arguments
severity level
   Severity of the failure (default is 0).
options
   Currently, the only supported option is options=1, which defines
   the assertion is an assumption for formal tools.
msq
   Error message that will be printed when the assertion fires.
category
   Checker type (default is 0).
clk
   Sampling clock of the checker.
reset n
   Signal indicating completed initialization.
start event
   Start of the window.
test expr
   Signal being verified at the positive edge of clk.
```

end event

End of the window.

## assert\_zero\_one\_hot

This checker ensures that the variable,  $test\_expr$ , has only one bit 1 or all bits 0 at any positive edge of the clock, clk.

```
assert zero one hot
    [#(severity level, width, options, msg,
        category, coverage level)]
    instance name (clk, reset n, test expr);
Arguments
severity level
   Severity of the failure (default is 0).
width
   Width of test expr (default is 32).
options
   Currently, the only supported option is options=1, which defines
   the assertion is an assumption for formal tools.
msq
   Error message that will be printed when the assertion fires.
category
   Checker type (default is 0).
clk
   Sampling clock of the checker.
reset n
   Signal indicating completed initialization.
test expr
```

Expression to be verified for "one hot or all bits 0" at the positive edge of clk.

#### **Coverage modes**

```
Level_1 (bit 0 set in coverage_level)

Cover property cover_test_expr_change indicates how
many times test_expr changed value.
```

```
Level_2 (bit 1 set in coverage_level)

Cover property cover_test_expr_with_all_0 indicates how many times the all 0 value occurred when test_expr changed value.
```

```
Level_3 (bit 2 set in coverage_level)

Cover property cover_test_expr_bit_is_1[i] indicates
how many times bit test expr[i] was 1 after a change of value.
```

#### **Example**

```
'define ASSERT_ON
'define COVER_ON
module testbench;
reg reset_n, clk;

child CH (reset_n, clk);

initial begin
    $vcdpluson;
    clk = 0;
    reset_n = 0;
    #40 reset_n = 1;
    #980 $finish;
end

always #20 clk = ~clk;
endmodule
```

```
module child(reset n, clk);
input reset n, clk;
reg [7:0] count;
initial begin
    monitor("count = %b \n", count);
end
always @(posedge clk)
begin
    if (reset n == 0 | count == 8'b00000000)
        count <= 8'b00000001;
    else
        count <= ((count << 1) | {7'b0, count[7]});</pre>
    if (count == 8'b10000000)
        count <= 8'b00000000;
end
/*ova bind
assert zero one hot #(0, 8, 0, "ERROR: count is not one-hot",
      0, 5) // coverage level = 5: Levels 1 and 3
valid zero one hot (clk, reset n, count);
*/
endmodule
```

# 3

## Four-State OVA Checkers

Checkers in the OVA Checker Library, except ova\_driven, ova\_forbid\_bool, and ova\_no\_contention, use boolean equality (==, !=) in their underlying assertions. While the checkers may be used in four-state simulation, they do not detect equality or inequality on x and z (a check of x == y will be false if any operand has an x or z, even if it is in the same bit position).

The following come in two versions. The default one uses boolean equality while another version, also available in the library under a different name, supports case equality (===). The latter checkers in both unit and template forms are located in files having the postfix .4state in the OVA Checker Library. Note that most formal tools, supports only synthesizable assertions and should use only the default checkers should be used (case equality (===) as in all .4state checkers is not synthesizable, whereas boolean equality is). See your documentation for information.

ova\_arith\_overflow ova\_hold\_value

ova\_const ova\_inc

ova\_data\_used ova\_quiescent\_state

ova\_dec ova\_reg\_loaded

ova\_delta ova\_tri-state ova\_hold ova\_timeout

To use the 4-state checkers, you define a macro of the same name as the checker in the OVA file, and then `include the checker file.

For example, to use four-state version of the std unit ova\_inc, add the following two lines at the beginning of the OVA file:

```
`define inc
`include "$VCS HOME/etc/ova/inc u.ova.4state"
```

If you need to only the inc template, the two lines becomes:

<sup>`</sup>define inc

<sup>`</sup>include "\$VCS HOME/etc/ova/inc.ova.4state"

## Index

| A a_multiport_fifo 87 always evaluates to true 164 arbiter 12 arith_overflow 18 assert_always 164 assert_always_on_edge 166 assert_change 169 assert_cycle_sequence 172 assert_decrement 174 assert_delta 175                                                                                                               | assert_quiescent_state 201 assert_range 202 assert_time 203 assert_transition 205 assert_unchange 206 assert_width 210 assert_win_change 211 assert_win_unchange 212 assert_window 213 assert_zero_one_hot 215 asserted 21 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| assert_even_parity 176 assert_fifo_index 179 assert_frame 180 assert_handshake 182 assert_implication 184 assert_increment 185 assert_never 186 assert_next 187 assert_no_overflow 189 assert_no_transition 190 assert_no_underflow 192 assert_odd_parity 193 assert_one_cold 195 assert_one_hot 198 assert_proposition 160 | B bits 23  C change values 169 check_bool 26 Checker Library 1, 157, 219 conventions 2 functional groups 8 ova_arbiter 12 ova_arith_overflow 18 ova_asserted 21 ova_bits 23 ova_check_bool 26                              |

| ova_code_distance 27               | conventions, Checker Library 2            |
|------------------------------------|-------------------------------------------|
| ova_const 30                       | converting from a Verilog OVL library 157 |
| ova_cover_bool 32                  | cover_bool 32                             |
| ova_data_used 33                   | 00 701_0001 02                            |
| ova_deasserted 36                  |                                           |
| ova_dec 38                         | D                                         |
| ova_delta 40                       | _                                         |
| ova_driven 42                      | data_used 33                              |
| ova_dual_clk_fifo 44               | deasserted 36                             |
| ova_even_parity 50                 | dec 38                                    |
| ova_fifo 52                        | delta 40                                  |
| ova_follows 59                     |                                           |
| ova_forbid_bool 62<br>ova_hold 64  | dickery 2, 158                            |
| ova_hold_value 67                  | driven 42                                 |
| ova_noid_value 67<br>ova_inc 70    | dual_clk_fifo 44                          |
| ova_memory 72                      |                                           |
| ova_memory_async 81                |                                           |
| ova_multiport_fifo 87              | E                                         |
| ova_mutex 87                       | _                                         |
| ova_next_state 94                  | even_parity 50                            |
| ova_no_contention 98               |                                           |
| ova_odd_parity 101                 | Г                                         |
| ova_one_cold 103                   | F                                         |
| ova_one_hot 105                    | fifo 52                                   |
| ova_overflow 107                   | follows 59                                |
| ova_quiescent_state 109            |                                           |
| ova_range 111                      | forbid_bool 62                            |
| ova_reg_loaded 113                 | Four-state checkers 219                   |
| ova_req_requires 119               | functional groups, Checker Library 8      |
| ova_req_resp 122                   |                                           |
| ova_sequence 125                   |                                           |
| ova_stack 128                      | G                                         |
| ova_timeout 134                    | groups, Checker Library 8                 |
| ova_tri_state 136                  | groups, offection Library o               |
| ova_underflow 138                  |                                           |
| ova_valid_id 140                   | Н                                         |
| ova_value 145                      | 1.1                                       |
| ova_window 148 protocol group 11   | hickory 1, 158                            |
| state integrity group 10           | hold 64                                   |
| temporal sequence group 10         | hold_value 67                             |
| value integrity group 9            | 11014_14140 01                            |
|                                    |                                           |
| checkers, four-state 219           | I                                         |
| code_distance 27                   |                                           |
| combining OVA and OVL checkers 160 | inc 70                                    |
| const 30                           | integrity, state group 10                 |
|                                    |                                           |

| intogrity value group 0                  | ava dual alk fife 44                      |
|------------------------------------------|-------------------------------------------|
| integrity, value group 9                 | ova_dual_clk_fifo 44                      |
|                                          | ova_even_parity 50                        |
| L                                        | ova_fifo 52                               |
| library 1, 157, 219                      | ova_follows 59                            |
| morary 1, 107, 213                       | ova_forbid_bool 62                        |
|                                          | ova_hold 64                               |
| M                                        | ova_hold_value 67                         |
| memory 72                                | ova_inc 70                                |
| memory_async 81                          | ova_memory 72                             |
| multiport_fifo 87                        | ova_memory_async 81                       |
| mutex 87                                 | ova_multiport_fifo 87                     |
|                                          | ova_mutex 87                              |
|                                          | ova_next_state 94                         |
| N                                        | ova_no_contention 98                      |
| next_state 94                            | ova_odd_parity 101                        |
| no_contention 98                         | ova_one_cold 103                          |
|                                          | ova_one_hot 105                           |
|                                          | ova_overflow 107                          |
| 0                                        | ova_quiescent_state 109                   |
| odd_parity 101                           | ova_range 111                             |
| one_cold 103                             | ova_reg_loaded 113                        |
| one_hot 105                              | ova_req_requires 119                      |
| Open Verification Library (OVL) checkers | ova_req_resp 122                          |
| 157                                      | ova_sequence 125                          |
| OVA checkers                             | ova_stack 128                             |
| assert_next 187                          | ova_timeout 134                           |
| ova_arbiter 12                           | ova_tri_state 136                         |
| ova_arith_overflow 18                    | ova_underflow 138                         |
| ova_asserted 21                          | ova_valid_id 140                          |
| ova_bits 23                              | ova_value 145                             |
| ova_check_bool 26                        | ova_window 148                            |
| ova_code_distance 27                     | overflow 107                              |
| ova_const 30                             | OVL checkers                              |
| ova_cover_bool 32                        | assert_always 164, 166, 169, 172, 174     |
| ova_data_used 33                         | assert_delta 175, 176                     |
| ova_deasserted 36                        | assert_fifo_index 179<br>assert_frame 180 |
| ova_dec 38                               | assert handshake 182                      |
| ova_delta 40                             | assert_implication 184                    |
| ova driven 42                            | assert increment 185                      |

| assert_never 186<br>assert_no_overflow 189                                                           | restrictions, OVL 160                                          |
|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| assert_no_transition 190                                                                             |                                                                |
| assert_no_underflow 192                                                                              | S                                                              |
| assert_one_cold 195                                                                                  | sequence 125                                                   |
| assert_one_hot 198 assert_quiescent_state 201 assert_range 202 assert_time 203 assert_transition 205 | sequence, temporal group 10 stack 128 state integrity group 10 |
| assert_unchange 206 assert_width 210 assert_win_change 211 assert_win_unchange 212 assert_window 213 | T templates 1, 157, 219                                        |
| assert_zero_one_hot 215 OVL checkersassert_odd_parity 193                                            | temporal sequence group 10<br>timeout 134<br>tri_state 136     |
| P                                                                                                    | 1.1                                                            |
| protocol group 11                                                                                    | U<br>underflow 138<br>units 1, 157, 219                        |
| Q                                                                                                    | units 1, 137, 219                                              |
| quiescent_state 109                                                                                  | V                                                              |
| R                                                                                                    | valid_id 140<br>value 145                                      |
| range 111<br>reg_loaded 113                                                                          | value integrity group 9                                        |
| req_requires 119                                                                                     | W                                                              |
| req_resp 122                                                                                         | window 148                                                     |