## OpenVera Assertions Quick Reference

G-2012.09 September 2012

Comments?
E-mail your comments about VCS documentation to vcs\_support@synopsys.com



# Copyright Notice and Proprietary Information

Copyright © 20012 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

## **Right to Copy Documentation**

The license agreement with Synopsys permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any. Licensee must assign sequential numbers to all copies. These copies shall contain the following legend on the cover page:

| "This document is duplicated with the permission of<br>Synopsys, Inc., for the exclusive use of |     |         |
|-------------------------------------------------------------------------------------------------|-----|---------|
|                                                                                                 |     | and its |
| employees. This is copy number                                                                  | .,, |         |

## **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

## Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

## Registered Trademarks (®)

Synopsys, AMPS, Cadabra, CATS, CRITIC, CSim, Design Compiler, DesignPower, DesignWare, EPIC, Formality, HSIM, HSPICE, iN-Phase, in-Sync, Leda, MAST, ModelTools, NanoSim, OpenVera, PathMill, Photolynx, Physical Compiler, PrimeTime, SiVL, SNUG, SolvNet, System Compiler, TetraMAX, VCS, and Vera are registered trademarks of Synopsys, Inc.

## Trademarks (TM)

Active Parasitics, AFGen, Apollo, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanTestchip, AvanWaves, BOA, BRT, ChipPlanner, Circuit Analysis, Columbia, Columbia-CE, Comet 3D, Cosmos, CosmosEnterprise, CosmosLe, CosmosScope, CosmosSE, Cyclelink, DC Expert, DC Professional, DC Ultra, Design Advisor, Design Analyzer, Design Vision, DesignerHDL, DesignTime, Direct RTL, Direct Silicon Access, Discovery, Dynamic-Macromodeling, Dynamic Model Switcher, EDAnavigator, Encore, Encore PQ, Evaccess,

ExpressModel, Formal Model Checker, FoundryModel, Frame Compiler, Galaxy, Gatran, HANEX, HDL Advisor, HDL Compiler, Hercules, Hercules-II, Hierarchical Optimization Technology, High Performance Option, HotPlace, HSIMplus, HSPICE-Link, iN-Tandem. Integrator, Interactive Waveform Viewer, i-Virtual Stepper, Jupiter. Jupiter-DP, JupiterXT, JupiterXT-ASIC, JVXtreme, Liberty, Libra-Passport, Library Compiler, Libra-Visa, Magellan, Mars, Mars-Rail, Mars-Xtalk, Medici, Metacapture, Milkyway, ModelSource, Module Compiler, Nova-ExploreRTL, Nova-Trans, Nova-VeriLint, Orion\_ec, Parasitic View, Passport, Planet, Planet-PL, Planet-RTL, Polaris, Power Compiler, PowerCODE, PowerGate, ProFPGA, ProGen, Prospector, Raphael, Raphael-NES, Saturn, ScanBand, Schematic Compiler, Scirocco, Scirocco-i, Shadow Debugger, Silicon Blueprint, Silicon Early Access, SinglePass-SoC, Smart Extraction, SmartLicense, Softwire, Source-Level Design, Star-RCXT, Star-SimXT, Taurus, TimeSlice, TimeTracker, Timing Annotator, TopoPlace, TopoRoute, Trace-On-Demand, True-Hspice, TSUPREM-4, TymeWare, VCS Express, VCSi, Verification Portal, VFormal, VHDL Compiler, VHDL System Simulator, VirSim, and VMC are trademarks of Synopsys, Inc.

## Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license.

ARM and AMBA are registered trademarks of ARM Limited. Saber is a registered trademark of SabreMark Limited Partnership and is used under license.

All other product or company names may be trademarks of their espective owners.

Document Order Number hard copy not available VCS/VCSi Quick Reference, Version X-2006.06 Beta

| Contents                                              |      |
|-------------------------------------------------------|------|
| Guide Conventions                                     | 8    |
| Section 1: Getting Started                            | . 9  |
| Temporal Assertion File Example                       |      |
| Defining the Unit and Assertion                       |      |
| Binding the Unit                                      |      |
| Inlining the Unit                                     | 9    |
| OVA Compile Options                                   |      |
| Runtime Options That Are Always Available             |      |
| Runtime Options for Reporting                         |      |
| Runtime Options for Functional Coverage               |      |
| Section 2: Defining Simple Expressions and Assertions | 12   |
| Specifying Edge Events and Clocks                     |      |
| Edge Events                                           |      |
| Clocks                                                |      |
| Specifying Time Shift Relationships                   |      |
| Defining Expressions                                  |      |
| Specifying Temporal Assertions                        |      |
| Packing Assertions for Use                            |      |
| Declaring Units                                       |      |
| Instantiating Units                                   |      |
| Binding Units to the Design                           |      |
| Name Resolution                                       |      |
| Section 3: Constructing Complex Sequences             | 14   |
| Specifying Composite Sequences                        |      |
| Logically ANDing Sequences                            |      |
| Logically ORing Sequences                             |      |
| Specifying Conditional Sequence Matching              |      |
| Matching Repetition of Sequences                      |      |
| Specifying Conditions Over Sequences                  |      |
| Specifying an Unconditional True                      |      |
| Manipulating and Checking Data                        |      |
| Grouping Assertions as a Library                      |      |
| For Loops                                             |      |
| Building Expressions Iteratively                      | . 15 |
| Inlining OVA in Verilog                               |      |
| Section 4: Checker Library                            | 16   |
| Conventions                                           |      |
| Coverage Properties                                   |      |
| Shared Syntax                                         |      |
|                                                       |      |

|     | Macro Symbols        | 17 |
|-----|----------------------|----|
|     | Parameters and Ports | 17 |
| Che | ckers                | 18 |
|     | ova_arbiter          | 18 |
|     | ova_arith_overflow   | 20 |
|     | ova_asserted         | 21 |
|     | ova_bits             | 21 |
|     | ova_check_bool       | 22 |
|     | ova_code_distance    | 22 |
|     | ova_const            | 23 |
|     | ova_cover_bool       | 23 |
|     | ova_data_used        | 24 |
|     | ova_deasserted       | 25 |
|     | ova_dec              | 25 |
|     | ova_delta            | 26 |
|     | ova_driven           | 26 |
|     | ova_dual_clk_fifo    |    |
|     | ova_even_parity      | 28 |
|     | ova_fifo             | 28 |
|     | ova_follows          | 30 |
|     | ova_forbid_bool      |    |
|     | ova_hold             | 31 |
|     | ova_hold_value       | 31 |
|     | ova_inc              | 32 |
|     | ova_inc              | 32 |
|     | ova_memory           |    |
|     | ova_memory_async     |    |
|     | ova_multiport_fifo   | 36 |
|     | ova_mutex            | 37 |
|     | ova_next_state       | 38 |
|     | ova_no_contention    | 39 |
|     | ova_odd_parity       | 39 |
|     | ova_one_cold         | 40 |
|     | ova_one_hot          | 40 |
|     | ova_overflow         |    |
|     | ova_quiescent_state  |    |
|     | ova_range            |    |
|     | ova_reg_loaded       |    |
|     | ova_req_ack_unique   |    |
|     | ova_req_requires     |    |
|     | ova_req_resp         |    |
|     | ova_sequence         |    |
|     | ova_stack            |    |
|     | ova_timeout          |    |
|     | ova_tri_state        |    |
|     | ova_underflow        |    |
|     | ova_valid_id         | 50 |

| ova_value                                           | 50   |
|-----------------------------------------------------|------|
| ova_window                                          | 51   |
| Section 5: OVL-Equivalent Checkers                  | . 56 |
| Converting from a Verilog OVL Library to OVA        | 56   |
| Single Line Replacement                             |      |
| Multiple Line Replacement                           |      |
| Combining OVA and OVL Checkers in the Same Design . | 57   |
| Restrictions                                        |      |
| Inlining OVA Units in a Verilog Wrapper Module      | 58   |
| Using OVL-Equivalent Checkers with VHDL Designs     | 58   |
| Descriptions of OVL-Equivalent OVA Checkers         | 58   |
| assert_always                                       |      |
| assert_always_on_edge                               | 59   |
| assert_change                                       | 60   |
| assert_cycle_sequence                               | 61   |
| assert_decrement                                    | 62   |
| assert_delta                                        | 62   |
| assert_even_parity                                  |      |
| assert_fifo_index                                   | 63   |
| assert_frame                                        | 64   |
| assert_handshake                                    | 65   |
| assert_implication                                  | 66   |
| assert_increment                                    | 66   |
| assert_never                                        | 67   |
| assert_next                                         | 67   |
| assert_no_overflow                                  |      |
| assert_no_transition                                | 69   |
| assert_no_underflow                                 | 70   |
| assert_odd_parity                                   | 70   |
| assert_one_cold                                     | 71   |
| assert_one_hot                                      | 72   |
| assert_quiescent_state                              |      |
| assert_range                                        | 73   |
| assert_time                                         | 73   |
| assert_transition                                   | 74   |
| assert_unchange                                     | 75   |
| assert_width                                        | 76   |
| assert_win_change                                   | 76   |
| assert_win_unchange                                 | 77   |
| assert_window                                       | 77   |
| assert_zero_one_hot                                 | 78   |
| Section 6: System Tasks                             | . 80 |
| Calls from within Code                              |      |
| Task Invocation from CLI                            |      |
|                                                     | 50   |

| Section 7: Additional OpenVera Assertions Features | 82   |
|----------------------------------------------------|------|
| Compatibility with Verilog Logical Expression      | . 82 |
| Verilog Operators                                  | . 82 |
| Precedence of Binary Operators                     | . 83 |
| Verilog Compiler Directives                        | . 83 |
| Index                                              | 81   |

## **Guide Conventions**

This guide is a convenient quick reference for OpenVera Assertions (OVA), a high-level assertions language. For additional information, see the *OpenVera Assertions Language Reference Manual*.

The following conventions are used in this guide:

| Convention     | Description                                                                                                                                                                       |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Courier        | Indicates syntax.                                                                                                                                                                 |
| Courier italic | Indicates a user-defined value such as object_name.                                                                                                                               |
| Courier bold   | Indicates keywords.                                                                                                                                                               |
| [ ]            | Denotes optional parameters, such as pin1 [pin2 pinN]                                                                                                                             |
|                | Indicates a choice among alternatives, such as low   medium   high. (This example indicates that you can enter one of three possible values for an option: low, medium, or high.) |

## Section 1: Getting Started

This chapter shows an example .ova file, and compile and runtime options for using OVA with Synopsys verification tools.

## **Temporal Assertion File Example**

## **Defining the Unit and Assertion**

Define a unit with expressions and assertions (or select one from the Checker Library).

```
unit 4step
  #(parameter integer s0 = 0) // Define parameters
  (logic en, logic clk, // Define ports
  logic [7:0] result);
  // Define a clock to synchronize attempts:
  clock posedge (clk)
    // Define expressions:
    event t_0 : (result == s0);
event t_1 : (result == 6);
    event t_2: (result == 9);
    event t_3: (result == 3);
    event t_normal_s:
      // Define a precondition to limit reports:
      if (en) then
        (t_0 #1 t_1 #1 t_2 #1 t_3);
  }
  // Define an assertion:
  assert c normal s : check(t normal s,
    "Missed a step.");
```

endunit

## **Binding the Unit**

Bind the unit to one or more instances in the design.

## **Inlining the Unit**

Or add the unit directly to the design as an inline pragma:

## **OVA Compile Options**

| Option                         | Description                                                                                                                                                                                                    |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ova_cov                       | Required to view results with functional coverage.                                                                                                                                                             |
| -ova_cov_events                | Enables coverage reporting of expressions.                                                                                                                                                                     |
| -ova_cov_hier<br>filename      | Limits functional coverage to the module instances specified in <i>filename</i> . Specify the instances using the same format as VCM. If this option is not used, coverage is implemented on the whole design. |
| -ova_debug  <br>-ova_debug_vpd | Required to view results with VirSim.                                                                                                                                                                          |
| -ova_file<br>filename          | Identifies <i>filename</i> as an assertion file. Not required if the file name ends with .ova. For multiple assertion files, repeat this option with each file.                                                |
| ova_filter_past                | Ignores assertion subsequences containing past operators that have not yet eclipsed the history threshold.                                                                                                     |
| -ova_dir pathname              | Specifies an alternative name and location for the Verification Database directory.                                                                                                                            |
| -ova_enable_diag               | Enables further control of result reporting with runtime options. See Table , "Runtime Options for Reporting," on page 11.                                                                                     |
| -ova_inline                    | Enables compiling of OVA code that is written inline with a Verilog design.                                                                                                                                    |
| -vera                          | Required if using assertions with a Vera testbench that uses static signal binding.                                                                                                                            |
| -vera_dbind                    | Required if using assertions with a Vera testbench that uses dynamic signal binding.                                                                                                                           |

## Runtime Options That Are Always Available

| -                      | •                                                                                                                                                                                                      |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Option                 | Description                                                                                                                                                                                            |
| -ova_quiet [1]         | Disables printing results on screen. The report file is not affected. With the 1 argument, only a summary is printed on screen.                                                                        |
| -ova_report [filename] | Generates a report file in addition to printing results<br>on screen. Specifying the full path name of the<br>report file overrides the default report name and<br>location.                           |
| -ova_verbose           | Adds more information to the end of the report including assertions that never triggered and attempts that did not finish, and a summary with the number of assertions present, attempted, and failed. |

## **Runtime Options for Reporting**

Enabled only if compiled with -ova\_enable\_diag.

| Option                        | Description                                                                                                                                                                                                                                                                      |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ova_filter                   | Blocks reporting of trivial if-then successes. These happen when an if-then construct registers a success only because the if portion is false (and so the then portion is not checked). With this option, reporting only shows successes in which the whole expression matched. |
| -ova_max_fail N               | Limits the number of failures for each assertion to <i>N</i> . When the limit is reached, the assertion is disabled. <i>N</i> must be supplied, otherwise no limit is set.                                                                                                       |
| -ova_max_success              | Limits the total number of reported successes to <i>N</i> . <i>N</i> must be supplied, otherwise no limit is set. The monitoring of assertions continues, even after the limit is reached.                                                                                       |
| -<br>ova_simend_max_fail<br>N | Terminates the simulation if the number of failures for any assertion reaches <i>N</i> . <i>N</i> must be supplied, otherwise no limit is set.                                                                                                                                   |
| -ova_success                  | Enables reporting of successful matches in addition to failures. The default is to report only failures.                                                                                                                                                                         |

## **Runtime Options for Functional Coverage**

Enabled only if compiled with -ova\_cov.

| Option                           | Description                                                                                                                                                                                                                                            |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ova_cov                         | Enables functional coverage reporting.                                                                                                                                                                                                                 |
| -ova_cov_name<br>filename        | Specifies the file name or the full path name of the functional coverage report file. This option overrides the default report name and location. If only a file name is given, the default location is used resulting in: /simv.vdb/fcov/filename.db. |
| -ova_cov_db<br>executablename.db | Specifies the path name of the initial coverage file. The initial coverage file is needed to set up the data base. By default, an empty coverage file is loaded from simv.vdb/snps/fcov/executablename.db.                                             |

## Section 2: Defining Simple Expressions and Assertions

This chapter describes the language for expressing simple timing relationships between design objects. Using this language, you can specify one or more expressions, their functional and timing relationships, and a set of criteria for the relationships to fail or succeed.

## Specifying Edge Events and Clocks

## **Edge Events**

```
posedge | negedge | edge bit_vector_expr
matched event_name
ended event_name
```

#### Clocks

```
clock edge_expr
{
   statements other than clock
}
```

## Specifying Time Shift Relationships

```
# int | [int .. int] | [int ..]
->>
```

## **Defining Expressions**

```
bool name [(param1, ..., paramN)] : boolean_expr;
event name [[index]] [(param1, ..., paramN)] :
    sequence_expr ;
```

## **Specifying Temporal Assertions**

```
assert [name] [[index]] : check | forbid
  (sequence_expr | event_name [, message]);
```

## Packing Assertions for Use

## **Declaring Units**

```
unit name
[#(parameter_list1; ...; parameter_listN)]
(port1, ..., portN);
  assert, clock, and bool statements
  template and unit instances
endunit
```

```
parameter_list:
parameter [integer | real | string]
  name1 = const_expr1, ..., nameN = const_exprN
port:
logic [[msb:lsb]] name [[i:j]...]
```

## **Instantiating Units**

```
unit_name [instance_name]
  [#(parameter1, ..., parameterN)]
  [(port1, ..., portN)];
```

## **Binding Units to the Design**

```
bind module module_name : unit_instance;
bind instances instance1, ..., instanceN :
   unit_instance;
```

## Name Resolution

v'name to denote a design variable

## **Constructing Complex Sequences**

This chapter describes the language for combining expressions into complex sequences. This chapter also describes adding variables to expressions and combining expressions and assertions into reusable libraries.

## **Specifying Composite Sequences**

## Logically ANDing Sequences

sequence\_expr && sequence\_expr

## **Logically ORing Sequences**

```
sequence expr || sequence expr
```

## **Specifying Conditional Sequence Matching**

```
if boolean_expr then sequence_expr
[else sequence_expr]
```

## Matching Repetition of Sequences

```
sequence_expr * [int] | [int .. int] | [int .. ]
```

## **Specifying Conditions Over Sequences**

```
cond spec1, ..., cond specN in sequence expr
```

With cond spec being either of:

- istrue boolean\_expr
- length [int] | [int .. int] | [int .. ]

## Specifying an Unconditional True

any

## **Manipulating and Checking Data**

```
var [[int:int]] name = initial_const_value;
or
init var_name_ref = initial_const_value;
var_name_ref <= bit_vector_expr;
past(name [, number_of_ticks])
count(bit vector expr)</pre>
```

```
Grouping Assertions as a Library
```

```
template name [(formal param1,
formal paramN)] :
  template body
With formal param being:
name [= boolean_expr | sequence_expr]
A template is instantiated with the following syntax:
name [ins name] [(actual param1,
actual paramN)];
For Loops
for (name = expr; term_expr; name = incr_expr)
  for_loop_body
With term_expr being:
name op1 expr
expr op1 name
The op1 operator can be: ==, !=, >, >=, <, or <=.
With incr_expr being:
name op2 expr
```

## The op2 operator can be: + or -.

**Building Expressions Iteratively** 

```
expr [index] : sequence_expr ;
```

## **Inlining OVA in Verilog**

```
/* ova unit_name [instance_name]
  [#(parameter1, ..., parameterN)]
  [(port1, ..., portN)];
*/
```

## Section 4: Checker Library

The OpenVera Assertions Checker Library is a collection of temporal expressions and assertions for a variety of commonly needed tests. Using these checkers will speed coding of your own temporal assertions.

#### **Conventions**

All of the checkers described in this chapter are available in both unit and template form. The two forms have identical functions. Use the unit form to bind checkers to a design. Use the template form to build more complex checkers inside your own units.

A few of the arguments are common to almost all of the checkers.

en

If 1, enables the start of a check. Default = 1.

edge expr

The active edge for the c1k signal in unit syntax. Use the following values to specify the edge type:

• posedge: 0 (the default)

negedge: 1edge: 2

clk

The clock signal on which inputs are sampled and the checks are performed.

msg

The message reported if the assertion fails. Default = "assertion triggered".

severity

Specifies the severity level of the assertion (default is 0). This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/disable individual or groups of assertions.

category

Specifies the category of the assertion (default is 0). This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/disable individual or groups of assertions.

In the unit form, all parameters are integers except for *msg*, which is a quoted string. All ports are the logic type. Port widths are 1 bit unless otherwise indicated.

## **Coverage Properties**

The checkers contain OVA assertions used in verification of the intended behavior (the original purpose of the checkers), and a large number of them also contain coverage properties that can be used to

detect the occurrence of events related to the behavior, in particular such as triggering conditions and corner cases.

The coverage can be controlled globally by a macro symbol OVA\_COVER\_ON and locally on a per-instance basis using a parameter coverage level.

## Shared Syntax

## Macro Symbols

The way checkers are used, whether for checking by assertions or coverage gathering or both, can be selected using two global 'define symbols:

- OVA\_ASSERT\_OFF: When the symbol is **defined**, all assertions are removed from the checker. That is, when left undefined the behavior is backward compatible with earlier versions of the library.
- OVA\_COVER\_ON: When the symbol is **defined**, the cover statements in the checkers are **included**.

## **Parameters and Ports**

The following are shared ports and parameters of all the checkers.

- en: Used as a guard expression (port), this expression enables the start of a check. Default = 1 (if en is not specified, it defaults to true).
- en: Specifies the active edge for the clock signal (clk) in unit syntax. Use the following parameter values to specify the edge type:
  - posedge: 0 (the default)
  - · negedge: 1
  - edge: 2
- clk: Specifies the clock signal (port) on which inputs are sampled and the checks are performed.
- msg: severity: Specifies the severity level (parameter) of the assertion, default is 0. This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/disable individual or groups of assertions.
- category: Specifies the category of the assertion, default is 0. This parameter can be used to group assertions used for a similar purpose, and provide a selection/filtering mechanism to enable/disable individual or groups of assertions.
  - All standard OVA checkers described in this chapter have severity, category, and coverage\_level (if present at all) parameters as the last items on the unit parameter list and the template argument list. Note that coverage properties are not available in the template form of the checkers.

coverage\_level: Specifies which coverage levels should be enabled (provided that the symbol COVER\_ON is defined.) The following levels are supported (default is 2):

Level 1: Basic coverage, implemented using cover statements. Used by simulation and Magellan.

Level 1 is enabled by setting bit 0 of coverage\_level to 1. Example: The number of Enqueues and Dequeues in a FIFO.

**Level 2:** This level is intended mainly for data coverage using cover groups in System Verilog. Since OVA does not support such constructs this level is absent in all but a few checkers where it is implemented using cover (property) statements.

Level 2 is enabled setting bit 1 of coverage\_level to 1. This is the default level selected by this parameter (for compatibility with SVA checkers.)

Example: Individual bits in a vector asserted at-least once.

Level 3: Mostly cover statements for specific corner points as specified by parameters of the checker. Used primarily by formal tools as goals, but can be enabled in simulation too. These coverage items ensure that the corner case condition of the RTL/design block are verified during testing.

Level 3 is enabled setting bit 2 of coverage\_level to 1.

Examples: The number of times FIFO reached HIGH water mark. The number of times ACK was received at the next clock after REQ was issued. The number of times the specified Min latency value was reached.

#### Checkers

#### ova arbiter

Ensures that a resource arbiter provides grants to corresponding requests between the specified minimum and maximum number of clock cycles between a request and a grant.

#### Unit Syntax:

```
ova_arbiter
#(no_chn1, bw_prio, grant_one_chk, fairness_chk,
priority_chk, fifo_chk, min_lat, max_lat,
edge_expr, msg, severity, category,
coverage_level)
instance_name (en, clk, requests, priority,
qrants);
```

#### Template Syntax:

```
arbiter(en, clk, requests, priority, bw_prio,
grants, no_chnl, grant_one_chk, fairness_chk,
priority_chk, fifo_chk, min_lat, max_lat, msg,
severity, category);
```

## Arguments

no\_chn1: The number of channels (bits) in requests and grants.

Default = 2.

- bw prio: The number of bits in *priority* values. Default = 1.
- grant\_one\_chk: If 1, checks that only one grant is issued per clock cycle. Default = 1.
- fairness chk, req priority chk, and fifo chk:

Indicate which arbitration scheme is to be verified. These must be compile-time constants. If no arbitration scheme is asserted, no checks will be performed to verify the arbitration scheme.

- fairness\_chk: If true, then this unit will ensure that no channel will be issued more than one grant while other channels have requests pending except if this is the only request at the highest req\_priority when req\_priority\_chk is asserted. Default = 0.
- req\_priority\_chk: If true, then this checker will ensure that
  grants are issued according to the priority indicated in the
  req\_priority vector.

If 0 (disabled), then req\_priority is not taken into account in any of the other checks. However, the argument req\_priority must still have the correct dimension even though the actual values do not matter (e.g., pass vector of 0's). The req\_priority vector may be a design vector (i.e., not a constant array). However, while a request is being processed the req\_priority should not change, otherwise certain checks may produce incorrect results (success or failure). Default = 0.

- fifo\_chk: If true, then this unit will ensure that grants are issued according to the order that their requests were received unless req\_priority\_chk is asserted which means that the fifo check is performed only on requests of the current highest req\_priority. Default = 0.
- $min_lat:$  The minimum global grant latency. Default = 1.

If 0, then the grant is expected starting the same cycle as the request (i.e., combinational arbiter is possible with  $max\_lat = 0$ ). If priority arbitration check is enabled, then  $min\_\overline{lat}$  should be 0 or 1 only.

max\_lat: If max\_lat>0, it specifies the maximum global grant latency regardless of the selection criterion. That is, a persistent request must be granted within <max\_lat> clock cycles. The check is useful in systems where a request must be granted within a certain latency even in the presence of other requests.

If  $max_lat = 0$ , the global latency check is disabled. Default = 0.

requests: Requests signals as vectors.

Vector of size [no\_chnl-1:0] where the bits correspond to the corresponding channels in reqs. req is assumed to be 1 when active.

priority

A [bw\_prio\*no\_chnl-1 : 0] bitvector of bw\_prio\*no\_chnl bits formed by concatenating non-negative integer req\_priority values corresponding to the request lines. The right-most bw\_prio bits in req\_priority corresponds to channel 0, etc. The req\_priority value 0 is the lowest req\_priority.

For the assertions in the checker to operate correctly, the priority

assignments to the requests should remain constant over time. Otherwise, the assertions may report unwanted failures.

grants Grants signals as vectors. Vector of size [no chnl-1:0] where the bits correspond to the corresponding channels in regs. Assumed to be 1 when active.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover\_arbiter\_req\_granted counts the number of granted requests, for each channel

Cover cover abandoned reg counts the number of abandoned request, for each channel

Level\_3 (bit 2 set in coverage\_level) : Cover cover req granted exactly after min lat indicates how many times the req-to-grant latency was exactly equal to the specified min lat value.

Cover cover req granted exactly after max lat indicates how many times the req-to-grant latency was exactly equal to the specified max lat value.

Coverage Level 1 enabled by default in the unit instance.

## ova arith overflow

Checks that the value of a signal does not overflow the range of a specified target signal.

Note: You can use a four-state version of this checker. See Appendix A. Four-State OVA Checkers.

#### Unit Syntax:

```
ova arith overflow
#(target_bw, exp_bw, edge_expr, msg, severity,
category)
instance name (en, clk, target, exp);
```

#### Template Syntax:

```
arith overflow(en, clk, target, target_bw, exp,
exp bw, msg, severity, category);
```

#### Arguments

target bw: Number of bits in the specified target signal (target). Default = 1.

target: Signal that receives the signal of interest (exp).

exp: Signal of interest whose value is compared against the target signal (target).

## ova\_asserted

Once the specified start expression (*start*) evaluates as true, this checker makes sure that the signal under test (*exp*) is asserted (1 or true) until the stop expression (*stop*) evaluates true.

## Unit Syntax:

```
ova_asserted
#(delay, edge_expr, msg, severity, category,
coverage_level)
instance_name (en, clk, exp, start, stop);
```

## Template Syntax:

```
asserted(en, clk, exp, start, stop, delay, msg,
severity, category);
```

#### Arguments

delay: The number of clock cycles after the start signal (start)
 is true and before the signal under test (exp) is asserted. Default =
 0.

exp: Signal being tested.

start: Signal that marks the start of the window.

stop: Signal that marks the end of the window.

## Coverage Modes

Level\_1 (bit 0 set in coverage\_level): Cover
 cover\_num\_of\_start\_events indicates how many times start
 occurred.

Cover cover\_num\_of\_matches indicates how many times exp remained true within the required interval from start plus delay to stop.

## ova\_bits

Checks that the value of the signal being tested (exp) falls between the specified minimum (min) and maximum (max) number of bits (inclusive) that are asserted or deasserted as indicated by the deasserted flag.

## Unit Syntax:

```
ova_bits
#(min, max, deasserted, exp_bw, edge_expr, msg,
severity, category, coverage_level)
instance_name (en, clk, exp);
```

#### Template Syntax:

```
bits(en, clk, exp, min, max, deasserted, msg,
severity, category);
```

#### Arguments

min: Minimum number of bits asserted or deasserted. Default = 1.

max: Maximum number of bits asserted or deasserted. Default = 1.

deasserted: If 1, checks for deasserted (0) bits. If 0, checks for asserted (1) bits. Default = 0.

exp\_bw: The number of bits in exp. Default = 2.

exp: Signal being tested.

## Coverage Modes

Level\_1 (bit 0 set in coverage\_level): Cover cover\_bits\_exp\_change indicates how many times exp changed value.

Cover cover\_bits indicates how many times the required behavior was matched on a change of exp value.

Level\_3 (bit 2 set in coverage\_level): Cover cover\_max\_bits\_asserted indicates how many times the max number of bits was (de)asserted on a change of exp value.

Cover cover\_min\_bits\_asserted indicates how many times the min number of bits was (de)asserted on a change of exp value.

Covers cover\_bits\_asserted[i] indicate how many times bit exp[i] was (de)asserted on a change of exp value.

## ova\_check\_bool

Verifies that the specified expression is always true.

```
ova_check_bool
#(edge_expr, msg, severity, category)
instance_name (expr, clk);
```

#### Template syntax:

check\_bool(expr, msg, severity, category, clk);
Arquments

expr: Signal being tested.

#### ova code distance

Checks that when the specified signal (exp) changes, the number of bits that are different compared to exp2 fall within the specified minimum (min) and maximum (max) number of bits.

## Unit Syntax:

```
ova_code_distance
#(min, max, bw, edge_expr, msg, severity,
category, coverage_level)
instance_name (en, clk, exp, exp2);
```

## Template Syntax:

```
code_distance(en, clk, exp, exp2, min, max, msg,
severity, category);
```

## Arguments

min: The minimum number of bits that are different. Default = 1.

max: The maximum number of bits that are different. Default = 1.

bw: The number of bits in exp and exp2. Default = 2.

exp: Signal being tested.

exp2: Signal that the signal under test (exp) is compared to.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover exp change indicates how many times exp value changed.

Cover cover\_code\_distance\_match indicates how many time the code distance matched the requirements.

Level\_3 (bit 2 set in coverage\_level) : Cover cover code distance eq to min indicates how many times the code distance was exactly min bits.

Cover cover code distance eq to max indicates how many times the code distance was exactly max bits.

## ova const

Checks that the value of the signal being tested (exp) is always constant.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## Unit Syntax:

```
ova const
#(bw, edge_expr, msg, severity, category)
instance name (en, clk, exp);
```

#### Template Syntax:

```
const(en, clk, exp, msq, severity, category);
```

#### Arguments

bw: The number of bits in the signal being tested (exp). Default = 1. exp: Signal being tested.

#### ova cover bool

Collects information about when the mandatory argument *expr* is high, low, posedge or negedge as selected by the parameter cover kind and sampled by the clock.

## Unit Syntax:

```
ova cover bool
#(edge expr, msg, cover kind, severity, category)
instan\overline{c}e name (expr, c\overline{l}k)
```

#### Template Syntax:

```
cover bool (expr, msg, clk, cover kind, severity,
category);
```

#### Arguments

expr: Signal being tested.

```
cover kind
```

Specifies value at which to test expr.

```
cover kind
```

## Expression covered

```
0
              expr == 1'b0
1
              expr == 1'b1 (default)
2
              posedge expr
3
              negedge expr
```

## ova\_data\_used

Checks that data from the source signal (src[sleft:sright]) appears in the destination signal (dest[dleft:dright]) within the specified window.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

### Unit Syntax:

```
ova_data_used
#(sleft, sright, dleft, dright, start, finish,
edge_expr, msg, severity, category)
instance name (en, clk, trigger, src, dest);
```

## Template Syntax:

```
data used(en, clk, trigger, src, sleft, sright,
dest, dleft, dright, start, finish, msg,
severity, category);
```

#### Arguments

sleft: The most significant bit of the source signal's (src) bit slice. Default = 1.

sright: The least significant bit of the source signal's (src) bit slice. Default = 0.

dleft: The most significant bit of the destination signal's (dest) bit slice. Default = 1.

dright: The least significant bit of the destination signal's (dest) bit slice. Default = 0.

start: The number of cycles after the trigger signal (trigger) asserts to start the window. Default = 1.

finish: The number of cycles after the trigger signal (trigger) asserts to stop the window. Default = 1.

trigger: Signal that is part of starting the window.

src: Source signal.

dest: Destination signal.

## ova\_deasserted

Once the start expression (start) evaluates true, this checker makes sure that the signal being tested (exp) is deasserted (0 or false) until the stop expression (stop) evaluates true (excluding the clock tick when stop is true).

## Unit Syntax:

```
ova deasserted
#(delay, edge expr, msg, severity, category)
instance name (en, clk, exp, start, stop);
```

#### Template Syntax:

```
deasserted(en, clk, exp, start, stop, delay, msg,
severity, category);
```

#### Arguments

delay: The number of clock cycles after the start signal (start) goes true before the signal being tested (exp) is deasserted. Default = 0.

exp: Signal being tested.

start: Signal that marks the start of the window.

stop: Signal that marks the end of the window.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover num of start events indicates how many times start occurred.

Cover cover num of matches indicates how many times exp remained deasserted within the required interval from start plus delay to stop.

## ova dec

Checks that when the signal being tested (exp) changes value, the new value is always between the specified minimum (min) and maximum (max) less than the previous value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## Unit Syntax:

```
ova dec
#(min, max, bw, edge_expr, msg, severity,
category)
instance name (en, clk, exp);
Template Syntax:
```

```
dec(en, clk, exp, min, max, msg, severity,
category);
```

#### Arguments

```
min: The minimum change in value. Default = 1.
```

max: The maximum change in value. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2. exp: Signal being tested.

## ova\_delta

Checks that when the signal being tested (exp) changes value, the new value is  $\pm$  the specified minimum (min) to maximum (max) change of the previous value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

## Unit Syntax:

```
ova delta
#(min, max, bw, edge expr, msg, severity,
category)
instance name (en, clk, exp);
Template Syntax:
delta(en, clk, exp, min, max, msg, severity,
category);
```

## Arguments

min: The minimum change in value. Default = 1.

max: The maximum change in value. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

#### ova driven

Checks that all bits are driven (none are floating Z or X).

## Unit Syntax:

```
ova driven
#(bw, edge expr, msq, severity, category,
coverage_level)
instance_name (en, clk, exp);
```

#### Template Syntax:

```
driven(en, clk, exp, msg, severity, category);
```

#### Arguments

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover exp not x or z indicates the number of times exp was neither x nor z. Not usable with Magellan.

## ova\_dual\_clk\_fifo

Implements a checker for a dual-clock, single in- and single out-port queue.

## Unit Syntax:

```
ova dual clk fifo
#(depth, elem_sz, hi_water_mark, enq lat,
deq_lat, oflow_chk, uflow_chk, value_chk,
enq_edge_expr, deq_edge_expr, msg, severity,
category, coverage level)
instance name (reset, enq clk, enq, enq data,
deq clk, deq, deq data);
```

## Template syntax:

```
dual clk_fifo(reset, depth, hi_water_mark,
elem_sz, enq_clk, enq, enq_lat, enq_data,
deq_clk, deq, deq_lat, deq_data, oflow_chk,
uflow_chk, value_chk, msg, severity, category);
```

#### Arguments

- depth: The maximum number of elements in the queue. Default = 2. The specified
- depthelem sz: The size of queue elements in bits. Default = 1.
- hi water mark: IIf positive, then the depth of the queue after enqueue will be checked to see if hi\_water\_mark is reached. Default = 0.
- eng lat: The number of specified cycles (eng clk) between eng being asserted 1 and eng data being valid. Default = 0.
- deg lat: The number of deg clk cycles between deg being asserted 1 and deq data being valid. Default = 0.
- oflow chk: If 1, checks that queue does not overflow the maximum size given by the depth specification. Default = 1.
- uflow chk: If 1, checks that queue is not empty before dequeuing data.  $\overline{D}$ efault = 1.
- value chk: If 1, checks that deq data matches the data at the head of the queue. Default = 1.
- enq\_edge\_expr: The active clock edge of enq\_clk. Default = 0.
- deq edge expr: The active clock edge of deg clk. Default =
- reset: Initializes the queue to empty when set : enq clk: Clock signal for enqueue side.
- enq: Set to 1 when data is being enqueued.
- eng data: Data being enqueued.
- deg clk: Clock signal for dequeue side.
- deq: Set to 1 when data is being dequeued.
- deg data: Data being dequeued.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover number of engs indicates the number an enqueues.

Cover cover number of degs indicates the number of dequeues.

Cover cover eng followed eventually by degindicates the number of times an enqueue was followed later by a dequeue.

Level\_3 (bit 2 set in coverage\_level) : Cover cover fifo hi water chk indicates how many times the high water mark was reached on an enqueue.

Cover cover\_number\_of\_empty indicates how many times empty was reached on dequeue.

Cover cover number of full indicates how many times full was reached on enqueue.

 Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 5).

#### ova even parity

Checks that the value of the signal being tested (exp) always has an even number of bits set to 1.

### Unit Syntax:

```
ova even_parity
#(bw, edge expr, msg, severity, category)
instance name (en, clk, exp);
```

#### Template Syntax:

```
even parity(en, clk, exp, msq, severity,
category);
```

#### Arguments

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover exp change indicates how many times exp changed value.

#### ova fifo

Implements a checker for a single-clock, single in- and single out-port queue. The width of the fifo elements is set using the parameter elem sz, and the width of the head and tail pointers is set using ptr width.

## Unit Syntax:

```
ova fifo
\#(d\overline{e}pth, elem sz, hi water mark, eng lat,
deg lat, oflow chk, uflow chk, value chk,
pass_thru, edge_expr, msg, severity, category,
```

coverage\_level, ptr\_widthl)
instance\_name (reset, clk, enq, enq\_data, deq,
deq data);

## Template Syntax:

fifo(reset, clk, depth, hi\_water\_mark, elem\_sz,
enq, enq\_lat, enq\_data, deq, deq\_lat, deq\_data,
oflow\_chk, uflow\_chk, value\_chk, pass\_thru, msg,
severity, category, ptr\_width);

## Arguments

- depth: The maximum size of the queue. Default = 2. The specified depth
- elem sz: The size of queue elements in bits. Default = 1.
- hi\_water\_mark: If positive, then the depth of the queue after enqueue will be checked to see if hi\_water\_mark is reached. Default = 0.
- enq\_lat: The number of enq\_clk cycles between enq being asserted 1 and enq data being valid. Default = 0.
- deq\_latv: The number of deq\_clk cycles between deq being asserted 1 and deq\_data\_being valid. Default = 0.
- oflow\_chk: If 1, checks that queue does not overflow the maximum size given in depth. Default = 1.
- uflow\_chk: If 1, checks that queue is not empty before dequeuing data. Default = 1.
- value\_chk: If 1, checks that deq\_data matches the data at the head of the queue. Default = 1.
- pass\_thru: Specifies behavior when enqueue and dequeue operations happen at the same time with an empty queue. If 0, dequeue happens first, triggering an underflow. If 1, enqueue happens first and the data is passed through. Default = 0.
- reset: Initializes the queue to empty when set to 1.
- enq: Set to 1 when data is being enqueued.
- enq data: Data being enqueued.
- deq: Set to 1 when data is being dequeued.
- deq\_data: Data being dequeued.
- ptr width: Width of the pointer. Default = 16..

#### Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover cover\_number\_of\_enqs indicates the number of enqueue operations.

Cover cover\_number\_of\_deqs indicates the number of dequeue operations.

Cover cover\_simultaneous\_enq\_deq indicates the number of simultaneous enqueue and dequeue operations.

Cover cover\_enq\_followed\_eventually\_by\_deq matches whenever there is an enqueue followed eventually by a dequeue.

Level 3 (bit 2 set in coverage level) : Cover cover fifo hi water chk indicates how many time the high water mark was reached on an enqueue.

Cover cover simultaneous enq deq when empty indicates how many times there were simultaneous enqueue and dequeue operations on an empty queue.

Cover cover simultaneous enq deq when full indicates how many times there were simultaneous enqueue and dequeue operations on a full queue.

Cover cover number of empty indicates how many times empty is reached on dequeue.

Cover cover number of full indicates how many times empty is reached on enqueue.

Coverage Levels 1 and 3 are enabled (coverage level = 5).

## ova follows

Checks that the follower expression (follower) evaluates true within the specified minimum min lat and maximum max lat latency period once the leader expression (*leader*) evaluates true.

## Unit Syntax:

```
ova follows
#(min_lat, max_lat, edge_expr, msg, severity,
category, coverage_level)
instance name (en, clk, leader, follower);
```

## Template Syntax:

```
follows(en, clk, leader, follower, min lat,
max lat, msg, severity, category);
```

#### Arguments

min\_lat: Number of clock cycles between the leader signal (*leader*) going true and the beginning of the latency period. Default = 0.

max lat: Number of clock cycles between leader signal (leader) going true and the end of the latency period. Default = 0.

leader: Signal that precedes the follower signal (follower). follower: Signal that follows the leader signal (leader).

## ova forbid bool

Checks that the expression is never true

## Unit Syntax:

```
ova_forbid_bool
#(edge_expr, msg, severity, category)
instance name (expr, clk);
```

#### Template Syntax:

forbid bool(expr, msg, severity, category, clk);

#### Arguments

expr: Signal being tested.

#### ova hold

Checks that the value of the signal being tested (exp) remains constant for the minimum (min + 1) to maximum (max) number of cycles.

#### Unit Syntax:

```
ova hold
#(min, max, bw, edge expr, msg, severity,
category)
instance name (en, clk, exp);
Template Syntax:
hold(en, clk, exp, min, max, msg, severity,
```

## category); Arguments

min: The minimum number of clock cycles (minus one) to hold the value. Default = 0.

max: The maximum number of clock cycles (minus one) to hold the value. Default = 0.

bw: The number of bits in the signal being tested (exp). Default = 1.

exp: Signal being tested.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover num of exp changes indicates the number of times exp changed value.

Cover cover num of matches indicates the number of matches of exp changing value within the specified interval.

Level 3 (bit 2 set in coverage level) : Cover cover\_num\_of\_matches\_exactly\_on\_min indicates the number of times exp changed exactly min clock cycles.

Cover cover num of matches exactly on max indicates the number of times exp changed exactly max clock cycles.

#### ova hold value

Checks that the signal being tested (exp) remains the value to hold (value) from the specified minimum (min) to maximum (max) number of cycles.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers

#### Unit Syntax:

```
ova hold value
#(min, max, bw, edge expr, msg, severity,
category, coverage_level)
instance name (en, clk, exp, value);
```

### Template Syntax:

```
hold value (en, clk, exp, value, min, max, msg,
severity, category);
```

#### Arguments

min: Minimum number of clock cycles to hold the value. Default =

max: Maximum number of clock cycles to hold the value. Default =

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

value: Value to hold.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover\_exp\_change indicates the number of times exp changed to value.

Cover cover num of matches indicates the number of matches of exp holding value within the specified interval.

```
Level_3 (bit 2 set in coverage_level) : ova_inc
```

Checks that when the signal being tested (exp) changes value, the new value is always between the specified minimum (min) and maximum (max) more than the previous value.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

```
ova inc
#(min, max, bw, edge expr, msgseverity,
category)
(en, clk, exp);
```

severity, categorymin: The minimum change in value. Default = 1.

max: The maximum change in value. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

#### ova inc

Checks that when the signal being tested (exp) changes value, the new value is always between the specified minimum (min) and maximum (max) more than the previous value.

Note: You can use a four-state version of this checker. See Appendix A. Four-State OVA Checkers

```
Unit Syntax:
```

```
ova inc
#(min, max, bw, edge_expr, msg, severity,
category)
instance name (en, clk, exp);
```

## Template Syntax:

```
inc(en, clk, exp, min, max, msg, severity,
category);
```

#### Arguments

min: The minimum change in value. Default = 1.

max: The maximum change in value. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

#### ova memory

Checks the integrity of synchronous memory contents and accesses.

## Unit Syntax:

```
ova memory
\#(d\overline{a}ta\_bits, addr\_bits, mem\_sz, addr\_chk,
init c\overline{h}k, conflict_chk, pass_thru, read1_chk,
write1 chk, value_chk, w_edge_expr, r_edge_expr,
msg, severity, category, coverage_level)
instance_name (start_addr, end_addr, ren, raddr,
rclk, rdata, wen, waddr, wclk, wdata);
```

## Template Syntax:

```
memory(data bits, addr bits, start addr,
end addr, mem sz, ren, raddr, rclk, rdata, wen,
waddr, wclk, wdata, addr_chk, init_chk,
conflict_chk, pass_thru, read1_chk, write1_chk,
value chk, msq, severity, category);
```

#### Arguments

data bits: Number of bits in the data. Default = 1.

addr bits: Number of bits in the addresses. Default = 1.

mem sz: The number of words in the memory. Default = 2.

addr chk: If 1, checks that address is valid. Default = 1.

init chk: If 1, checks that addresses read have been previously written. Default = 1.

conflict chk: If 1, checks that simultaneous reading and writing of the same address does not occur. Default = 0.

pass\_thru: Specifies behavior when read and write happen at the same time on the same address. If 0, read gets the old data before the write. If 1, read gets the new data after the write. Default = 0.

read1 chk: If 1, checks that an address has at most one read between writes. Default = 0.

write1 chk: If 1, checks that an address is read at least once before  $\overline{i}t$  is over-written. Default = 0.

value chk: If 1, checks that the value read from an address is the value that was written to that address. Default = 0.

w edge expr: The active clock edge of wclk. Default = 0.

r edge expr: The active clock edge of rclk. Default = 0.

start addr: Starting address of the memory.

end addr: Ending address of the memory.

ren: Read enable.

raddr: Read address.

rclk: Read clock.

rdata: Read data.

wen: Write enable.

waddr: Write address.

wclk: Write clock. wdata: Write data.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover number of reads indicates the number of read operations to any address.

Cover cover\_number\_of\_writes indicates the number of write operations to any address.

Cover write followed by read indicates how many times a write was followed by a read to the same address.

Level 3 (bit 2 set in coverage level): Cover cover two or more writes without intervening read indicates how many times two writes occurred to the same (any) address without an intervening read operation to that address.

cover two or more reads without intervening write indicates how many times two reads occurred to the same (any) address without an intervening write operation to that address.

Cover simultaneous read and write to same addr indicates how many times (quasi)simultaneous read and write operations occurred to the same (any) address as seen by the read clock rclk.

Cover simultaneous read and write to different addr how many times (quasi)simultaneous read and write operations occurred to the different addresses as seen by the read clock rclk.

Cover read\_to\_start\_addr indicates how many read operations occurred to the address start addr.

Cover write to start addr indicates how many write operations occurred to the address start addr.

Cover read\_to\_end\_addr indicates how many read operations occurred to the address end addr.

Cover write to end addr indicates how many write operations occurred to the address end addr.

Cover write\_followed\_by\_read\_to\_start\_addr indicates how many write operations were followed by a read to the address start addr.

Cover write\_followed\_by\_read\_to\_end\_addr indicates how many write operations were followed by a read to the address end addr.

Coverage Levels 1 and 3 are enabled in the unit instance (coverage level = 5).

## ova\_memory\_async

Checks the integrity of asynchronous memory contents and accesses.

## Unit Syntax:

```
ova_memory_async
#(data_bits, addr_bits, mem_sz, addr_chk,
init_chk, readl_chk, writel_chk, value_chk, msg,
severity, category)
instance_name(start_addr_end_addr_ren_raddr_
instance_name(start_addr_end_addr_ren_raddr_
```

instance\_name (start\_addr, end\_addr, ren, raddr,
rdata, wen, waddr, wdata);

#### Template Syntax:

```
memory_async(data_bits, addr_bits, start_addr,
end_addr, mem_sz, ren, raddr, rdata, wen, waddr,
wdata, addr_chk, init_chk, read1_chk,
write1_chk, value_chk, msg, severity, category);
```

### Arguments

 $data\_bits: Number of bits in the data. Default = 1.$ 

addr\_bits: Number of bits in the addresses. Default = 1.

 $mem_sz$ : The number of words in the memory. Default = 2.

addr chk: If 1, checks that address is valid. Default = 1.

init\_chk: If 1, checks that addresses read have been previously
written. Default = 1.

read1\_chk: If 1, checks that an address has at most one read between writes. Default = 0.

writel\_chk: If 1, checks that an address is read at least once before it is over-written. Default = 0.

value\_chk: If 1, checks that the value read from an address is the value that was written to that address. Default = 0.

start addr: Starting address of the memory.

end addr: Ending address of the memory.

ren: Read enable.

raddr: Read address.

rdata: Read data.

wen: Write enable.

waddr: Write address.

wdata: Write data.

## ova\_multiport\_fifo

Implements a checker for a single-clock, multi-port in- and multi-port out queue.

## Unit Syntax:

```
ova_multiport_fifo
#(depth, elem_sz, no_ports, hi_water_mark,
enq_lat, deq_lat, oflow_chk, uflow_chk,
value_chk, pass_thru, edge_expr, msg, severity,
category)
instance_name (reset, clk, enq, enq_data, deq,
deq_data);
```

## Template Syntax:

```
multiport_fifo(reset, clk, depth,
hi_water_mark, elem_sz, no_ports, enq, enq_lat,
enq_data, deq, deq_lat, deq_data, oflow_chk,
uflow_chk, value_chk, pass_thru, msg, severity,
category);
```

## Arguments

- reset: Asserted 1 initializes the queue to empty. All operations are synchronous to c1k ticks, including reset.
- enq and deq: Bit vectors of equal size no\_ports.
- enq\_data: A 2-D array of data. It is assumed that it is
  dimensioned as [elem\_size-1:0] enq\_data [0:no\_ports1].
- enq\_lat: A compile-time, non-negative integer constant that indicates the number of cycles between enq being asserted 1 and enq\_data being valid in the corresponding position.
- oflow\_chk: When a enq is asserted 1: If oflow\_chk evaluates true, ensures that queue does not overflow the maximum size given in depth. The depth can be at most 2\*\*16.
- hi\_water\_mark: If positive value, then the level of fill of the queue after enqueue will be checked to see if hi\_water\_mark is reacched. Once high water has been reached once, this check is disabled until the FIFO size falls below the mark again. If hi\_water\_mark = 0 then the high-water mark check is disabled and only overflow is checked, i.e. when the depth of the queue is exceeded (provided that oflow chk = 1).
- deq\_data: A 2-D array of data. It is assumed that it is
   dimensioned as [elem\_size-1:0] deq\_data [0:no\_ports1].
- deq\_lat: A compile-time non-negative integer constant that
   indicates the number of cycles between when deq is asserted and
   deq\_data is valid.
- uflow\_chk: If this evaluates true, it ensures that the queue is not empty (underflow) when a deq bit is asserted. If a dequeue on empty is detected then the check is disabled until the next enqueue operation.

value chk: If this evaluates true, it ensures deg data as selected by the same position as the highest priority The  $\overline{deq}$  bit is the same as that at the head of the queue.

pass thru: If an enqueue and dequeue operation happens simultaneously on an empty queue, then the behavior depends on the pass thru argument to the checker instance (it must be a compile-time constant).

If pass thru = 0 then the dequeue happens before enqueue, hence the empty condition is detected and reported, and an underflow (provided that uflow chk = 1). If value chk = 1 then the value check fails.

If pass thru = 1 then it is assumed that enqueue happens first and the data is immediately dequeued and compared with deg data if value chk is enabled. Also, there is no underflow error reported.

If an enqueue and dequeue operation happens simultaneously on a full queue then no overflow is reported and the new element is enqueued while the element at the head of the queue is dequeued without changing the size of the queue.

#### ova mutex

Checks that the specified signals (a) and (b) never evaluate true at the same time.

### Unit Syntax:

```
ova mutex
#(edge expr, msg, severity, category,
coverage level)
instance name (en, clk, a, b);
```

## Template Syntax:

mutex(en, clk, a, b, msg, severity, category);

#### Arguments

- a: First signal being tested.
- b: Second signal being tested.

signal being tested.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover changes on a indicates how many times a changed value.

Cover cover changes on b indicates how many times b changed value.

### ova\_next\_state

Checks that when the signal being tested (exp) is in the specified current state (cs) it will transition to one of the specified legal next states.

### Unit Syntax:

```
ova next state
#(no ns, width, min hold, max hold, disallow,
edge expr, msg,
                severity, category,
coverage level)
instance name (en, clk, exp, cs, ns);
```

### Template Syntax:

```
next state(en, clk, exp, cs, no ns, ns, min hold,
max hold, disallow, msq, severity, category);
```

### Arguments

- no ns: The number of legal next states possible from the specified current state (cs). Default = 1.
- width: The number of bits in the signal being tested (exp), the current state (cs), and each element of a bitvector of the concatenated legal state values (ns). The vector is ns[width \* o\_ns-1:0]. Default = 1.
- min hold: The minimum number of clock ticks the signal being tested (exp) must hold at the current state (cs) value. Default = 1.
- max hold: The maximum number of clock ticks the signal being tested (exp) can hold at the current state (cs) value. Default = 0.
- disallow: If 1, checks that the signal being tested (exp) does not transition to any of the values in a specified array of legal states (ns). Default = 0.
- exp: Signal being tested.
- cs: The current state. The check starts when exp = cs.
- ns: A bitvecor of concatenated legal states that exp can transition to from cs.

#### Coverage Modes

```
Level 1 (bit 0 set in coverage level): When
 disallow == 0:
```

Cover cover exp state transitions indicates how many times a valid transition to a state in ns occurred.

```
When disallow == 1:
```

Cover cover exp state transitions indicates how many times a transition to a state other than those in ns occurred.

```
Level 3 (bit 2 set in coverage level)
Exists only when disallow == 0: Cover
  cover exp changes to ns[i] indicates how many times there
  was a transition from state cs to state ns[i].
```

### ova no contention

Checks that bus signal being tested (bus) always has a single active driver and that there is no X or Z on the bus when driven.

### Unit Syntax:

```
ova no contention
#(min quiet, max quiet, bw en, bw bus,
edge expr, msg, severity, category,
coverage level)
instance name (en, clk, en vector, bus);
```

### Template Syntax:

```
no_contention(en, en_vector, clk, bus,
min quiet, max quiet, msg, severity, category);
```

### Arguments

min quiet: The minimum number of clock cycles between bus  $\overline{\text{transactions.}}$  Default = 0.

max guiet: The maximum number of clock cycles between bus transactions. Default = 0.

bw en: The number of bits in en vector. Default = 2.

bw bus: The number of bits in the bus signal being tested (bus).  $\overline{D}$ efault = 2.

en vector: Enable signals for bus drivers as a vector.

bus: Bus signal being tested.

#### Coverage Modes

```
Level 1 (bit 0 set in coverage level) : Cover
  cover_driver_enable indicates how many times bit
  en vector[i] was set to 1 (enabled).
```

Level 3 (bit 2 set in coverage level) : Cover cover\_no\_contention\_quiet\_time\_equal\_to\_min\_quiet indicates how many times the observed quiet time is exactly equal to the specified min value.

#### Cover

cover no contention quiet time equal to max quiet indicates how many times the observed quiet time is exactly equal to the specified max value.

## ova odd parity

Checks that the value of the signal being tested (exp) always has an odd number of bits set to 1.

### Unit Syntax:

```
ova odd parity
#(bw, edge_expr, msg, severity, category)
instance name (en, clk, exp);
```

#### Template Syntax:

```
odd parity(en, clk, exp, msg, severity,
category);
```

### Arguments

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

### ova one cold

Checks that only one bit is set to zero or, optionally, that all bits are set to 1 in the state value.

### Unit Syntax:

```
ova_one_cold
\#(s\overline{t}ric\overline{t}, bw, edge expr, msg, severity,
category)
instance name (en, clk, state);
```

### Template Syntax:

```
one cold(en, clk, state, strict, msq, severity,
category);
```

### Arguments

strict: If 1, checks for a strict one-cold state encoding. Default =

bw: The number of bits in the signal being tested (state). Default

state: Signal being tested.

## ova\_one\_hot

Checks that only one bit is set to one or, optionally, that all bits are set to zero in the state value.

### Unit Syntax:

```
ova one hot
#(strict, bw, edge expr, msg, severity,
category)
instance name (en, clk, state);
```

#### Template Syntax:

```
one hot(en, clk, state, strict, msg, severity,
category);
```

#### Arguments

strict: If 1, checks for a strict one-hot state encoding. Default = 0.

bw: The number of bits in the signal being tested (state). Default

state: Signal being tested.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover state change indicates how many times test\_expr changed value.

Level\_3 (bit 2 set in coverage level) : Cover cover state bit is 1[i] indicates how many times bit i was 1 after a change of value of state[i].

### ova overflow

Checks that the signal being tested (exp) does not transition from  $\geq$  $max to \leq min.$ 

## Unit Syntax:

```
ova overflow
#(min, max, bw, edge expr, msg, severity,
category, coverage level)
instance name (en, clk, exp);
```

### Template Syntax:

```
overflow(en, clk, exp, min, max, msg, severity,
category);
```

### Arguments

min: The minimum value allowed. Default = 0.

max: The maximum value allowed. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2.

eexp: Signal being tested.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover exp change indicates how many times exp changed value.

Level 3 (bit 2 set in coverage level) : Cover cover exp reached min indicates how many times exp reached the min value.

Cover cover exp reached max indicates how many times exp reached the max value.

## ova\_quiescent\_state

Checks that when eos exp evaluates true, exp has value of fstate.

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

### Unit Syntax:

```
ova quiescent state
#(bw, edge_expr, msg, severity, category)
instance name (en, clk, exp, fstate, eos_exp);
```

#### Template Syntax:

```
quiescent state(en, clk, exp, fstate, eos exp,
msg, severity, category);
```

### Arguments

bw: The number of bits in the signal being tested (exp) and the state to match (fstate). Default = 2.

exp: Signal being tested.

fstate: State to match.

eos exp: When true, signals that the state to match (exp) is in the

state.

### ova range

Checks that the signal being tested greater than or equal to the specified minimum value (min), and less than or equal to the specified maximum value (max).

### Unit Syntax:

```
ova range
#(bw, edge expr, msq, severity, category,
coverage_level)
instance name (en, clk, exp, min, max);
```

### Template Syntax:

```
range(en, clk, exp, min, max, msg, severity,
category);
```

### Arguments

bw: The number of bits in the signal being tested (exp), the minimum value allowed (min), and the maximum value allowed (max). Default = 1.

exp: Signal being tested.

min: The minimum value allowed.

max: The maximum value allowed.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover exp change indicates how many times exp changed value.

Level 3 (bit 2 set in coverage\_level) : Cover cover\_exp\_reached\_min indicates how many times exp reached the min value.

Cover cover exp reached max indicates how many times exp reached the max value.

## ova reg loaded

Checks that the register being tested (reg) is loaded with source data

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

#### Unit Syntax:

```
ova reg loaded
#(delay, end_cycle, bw, edge_expr, msg,
severity, category)
instance name (en, clk, trigger, src, dst reg,
stop);
```

### Template Syntax:

```
reg loaded(en, clk, trigger, src, reg, delay,
end cycle, stop, bw, msg, severity, category);
```

### Arguments

delay: The number of cycles after the trigger signal (trigger) goes true to start the window. Default = 1.

end cycle: The number cycles after the trigger signal (trigger) goes true to end the window. Default = 1.

bw: The number of bits in the source date (src) and the register under test (reg). Default = 2.

trigger: Signal that is part of starting the window.

src: Data loaded into the register.

reg: Register being tested.

stop: Signal that stops the check.

## ova reg ack unique

Verifies that each req receives an ack within the specified interval min time and max time clock clk ticks. Note that acks are attributed to regs in a fifo manner.

### Unit Syntax:

```
ova req ack unique
#( min_time, max_time, max_time log 2,
 edge expr, msg, version severity, category, ,
coverage level)
instance name (reset, clk, reg, ack): :
```

min time: Defines the minimum time separation between a req and an ack (default is 1).

```
max time
```

Defines the maximum time separation between a req and an ack (default is 15).

```
max_time_log_2
```

Specifies the superior integer of log2 of max time, used to dimension the data structures. The default is  $\overline{4}$  (= sup(log2(15))).

version: This parameter specifies two versions of the checker: •0 — Selects a version that is suitable for max\_time <= 15. It uses IDs to identify requests and then generates as many assertions as the max time clock ticks.

1 — Selects a version that is suitable for max time > 15. It uses a time stamp computed mod  $2 \max_{\underline{time}} \underline{time}$  to mark the requests, the time stamp is enqueued. When an ack arrives it verifies that the time stamp at the head of the queue satisfies the timing requirements.

reset: Synchronous reset, active high (1), initializes all request history to nill.

req and ack: The signals of interest.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover number of req indicates how many times req was asserted.

Cover cover number of ack indicates how many times ack was asserted.

NOTE: Coverage at Level 3 is only available with version = 1.

Level 3 (bit 2 set in coverage level) : Cover cover ack with exact min lat indicates how many time the observed latency was exactly equal to the specified min value.

Cover cover\_ack\_with\_exact\_max lat indicates how many time the observed latency was exactly equal to the specified max value.

### ova reg requires

Checks that if the first expression in a sequence (trig req) evaluates true, then the second (follow\_req) and third (follow resp) expressions in the sequence evaluate true before the last expression (trig resp) evaluates true.

### Unit Syntax:

```
ova_req_requires
#(min_lat, max_lat, edge_expr, msg, severity,
category, coverage_level)
instance_name (en, clk, trig_req, follow_req,
follow_resp, trig_resp);
```

#### Template Syntax:

req\_requires(en, clk, trig\_req, follow\_req, follow resp, trig resp, min lat, max lat, msg, severity, category);

#### Arguments

- min lat: Minimum number of clock cycles between the first expression in a sequence (trig\_req) going true and the last expression in the same sequence (trig resp) going true. Default =1.
- max lat: Maximum number of clock cycles between the first expression in a sequence (trig\_req) going true and the last expression in the same sequence (trig\_resp) going true. Default = 0.

triq req: First signal in the sequence.

follow req: Second signal in the sequence.

follow resp: Third signal in the sequence.

trig resp: Last signal in the sequence.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover no of trig regs indicates the number of times trig reg was asserted.

Cover cover cover reg requires indicates how many times the specified sequence occurred.

Level 2 (bit 1 set in coverage level) : Cover cover\_trig\_req\_follow\_req indicates how many times there was a a follow req after a trig req.

Cover cover trig req follow req follow respindicates how many times there was a follow reg after a trig reg and then followed by follow resp.

Level\_3 (bit 2 set in coverage\_level) : Cover cover trig resp exactly on min lat indicates how many times the observed latency between trig reg and trig resp was exactly equal to the min value.

Cover cover\_trig\_resp\_exactly\_on\_max\_lat indicates how many times the observed latency between trig req and trig resp was exactly equal to the max value.

Note:

Coverage is collected correctly only when the transactions delimited by trig req and trig resp asserted do not overlap, i.e., there is no new assertion of trig req while such a transaction is in progress.

### ova\_req\_resp

Checks that the rising edge of a bit in the vector of a request signal (req) is followed by a single rising edge of the corresponding bit of the vector of a response signal (resp) within the latency response window specified by the minimum (min lat) and maximum number of clock cycles (max lat).

#### Unit Syntax:

```
ova req_resp
#(no chnl, min lat, max lat, resp cycles,
no regaresp, reg till resp,
req drop after resp, edge expr, msg, severity,
category)
instance name (en, clk, req, resp);
```

#### Template Syntax:

```
req_resp(en, clk, req, resp, no_chnl, min_lat,
max_lat, resp_cycles, no_req4resp,
req_till_resp, req_drop_after_resp, msg,
severity, category, severity, category);
```

#### Arguments

- no chnl: The number of bits in the vector of the request signal (req) and the vector of the response signal (resp.) Default = 1.
- min lat: Minimum number of clock cycles between a bit in the specified vector of a request signal (req) going true and a bit in the vector of a response signal (resp) going true. Default = 1.
- max lat: Maximum number of clock cycles between a bit in the specified vector of a request signal (req) going true and a bit in the vector of a response signal (resp) going true. Default = 1.
- resp cycles: Number of clock cycles that the vector of a response signal (resp) must stay asserted. Default = 0.

- no regardesp: If 1, checks that each response has a corresponding request. Default = 0.
- req till resp: If 1, checks that the request remains asserted until the response is received. Default = 0.
- req\_drop\_after\_resp: Number of cycles after the response is deasserted that the request must be deasserted. Default = 0.

req: Vector of 1-bit request signals.

resp: Vector of 1-bit response signals.

#### ova\_sequence

Ensure that exp takes on values in the order implied by their sequence in the vals bitvector. bw is the number of bits in exp and in each of the required values.

### Unit Syntax:

```
ova sequence
\# (no vals, min hold, max_hold, bw, disallow,
edge, exp, msg, severity, category);
(en, clk, exp, vals);
```

#### Template Syntax:

```
sequence (en, clk, exp, no vals, vals, min hold,
max hold, disallow, bw, msg, severity, category)
```

### Arguments

no vals: An integer value indicating the number of values in the sequence. For example, if bw = 3,  $no\_vals = 2$ , and the values are 3'b000 and 3'b110 (to be reached in that order) then the value bound to the *vals* port is  $6'b110_000$ . Default = 2.

```
min hold
```

The minimum number of clock ticks exp must hold for each value. Default = 1.

max hold: The maximum number of clock ticks exp must hold  $\overline{\text{for each value. Default}} = 1.$ 

bw: Number of bits in exp and in each of the required values.

disallow: If 1, checks that the sequence is forbidden. Default = 0, sequence is required.

exp: The assertion will check the sequence whenever exp takes on the first value in the sequence and *en* evaluates true.

vals: The constant bitvector is formed by concatenating the bitvectors of each of the required values in the sequence, such as., vals has bw \* no vals bits.

#### ova stack

Checks operations on a stack.

### Unit Syntax:

```
ova stack
```

#(depth, elem\_sz, hi\_water\_mark, push\_lat, pop\_lat, value\_chk, push\_pop\_chk, edge\_expr, msg, severity, category, coverage\_level) instance name (reset, clk, push, push data, pop, pop data);

## Template Syntax:

stack(reset, clk, depth, elem sz, hi water mark, push, push\_lat, push\_data, pop, pop\_lat, pop data, value chk, push pop chk, msq, severity, category);

### Arguments

depth: The maximum size of the stack. Default = 2.

elem sz: The size of data elements in bits. Default = 1.

hi water mark: If positive, then the depth of the queue after enqueue will be checked to see if hi water mark is reached. Default = 0.

push lat: The number of enq clk cycles between push being asserted 1 and push data being valid. Default = 0.

pop lat: The number of deq clk cycles between pop being asserted 1 and pop data being valid. Default = 1.

value chk: If 1, checks that pop data matches the data at the top of the stack. Default = 1.

push pop chk: If 1, checks that push and pop operations do not occur simultaneously. Default = 1.

reset: Initializes the stack to empty when set to 1.

push: Set to 1 when data is being pushed.

push data: Data being pushed.

pop: Set to 1 when data is being popped.

pop data: Data being popped.

#### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover number of pushes indicates how many times there was a push operation.

Cover cover\_number\_of\_pops indicates how many times there was a pop operation.

Cover cover push followed eventually by pop indicates how many times a push was followed eventually by a pop without an intervening push.

Level 3 (bit 2 set in coverage level): Cover cover simultaneous push pop indicates how many times there were simultaneous push and pop operations.

Cover cover simultaneous push pop when empty indicates how many times there were simultaneous push and pop operations while the stack was empty.

Cover cover simultaneous push pop when full indicates how many times there were simultaneous push and pop operations while the stack was full.

Cover cover stack hi water chk indicates how many times the high water mark was reached.

Cover cover number of full indicates how many times the stack became full after a push.

Cover cover number of empty indicates how many times the stack became empty after a pop.

 Levels 1 and 3 are enabled in the unit instance (coverage level = 6).

### ova timeout

Checks that the value of the signal being tested (exp), a bit vector, changes within the specified number of cycles (period).

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

### Unit Syntax:

```
ova timeout
#(period, bw, edge_expr, msg, severity,
category, coverage level)
instance name (en, clk, exp);
```

#### Template Syntax:

```
timeout(en, clk, exp, period, msg, severity,
category);
```

#### Arguments

period: The maximum number of clock cycles before the specified signal (exp) changes. Default = 1.

bw: The number of bits in the specified signal (exp). Default = 1.

exp: Signal being tested.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover property exp change indicates how many times exp changed value.

Cover property cover\_exp\_changes\_within\_period indicates how many times the change occurred within the required period.

Level 3 (bit 2 set in coverage level) : Cover property cover exp changes exactly at period clks indicates how many times exp changed exactly at period clock cycles.

### ova tri state

Checks that the tri-states of the specified input and output signals are equal (inp = outp) at the start of the assertion (en is 1).

Note: You can use a four-state version of this checker. See Appendix A, Four-State OVA Checkers.

### Unit Syntax:

```
ova_tri_state
#(bw, edge_expr, msg, severity, category)
instance_name (en, clk, inp, outp);
```

### Template Syntax:

```
tri_state(en, clk, inp, outp, msg, severity,
category);
```

### Arguments

bw: The number of bits in input (inp) and output (outp) signals. Default = 1.

einp: Input signal.
outp: Output signal.

### ova\_underflow

Checks that the signal being tested (exp) does not transition between the specified minimum (min) and maximum (max) values.

### Unit Syntax:

```
ova_underflow
#(min, max, bw, edge_expr, msg, severity,
category)
instance_name (en, clk, exp);
```

#### Template Syntax:

underflow(en, clk, exp, min, max, msg, severity,
category);

#### Arguments

min: The minimum value allowed. Default = 0.

max: The maximum value allowed. Default = 1.

bw: The number of bits in the signal being tested (exp). Default = 2.

exp: Signal being tested.

### ova valid id

Checks that IDS are issued and returned.

### Unit Syntax:

```
ova valid id
\#(i\overline{d}\_bw, max\_ids, max\_out\_ids, max\_out\_per\_id,
min lat, max lat, edge expr, msg, severity,
```

category) instance name (en, clk, issued sig, issued id, ret sig, ret id, reset sig, reset id);

## Template Syntax:

valid\_id(en, clk, id\_bw, max\_ids, max\_out\_ids, max out per id, issued sig, issued id, ret sig, ret id, reset sig, reset id, min lat, max lat, msq, severity, category);

### Arguments

id bw: The number of bits in issued id, ret id, and reset id. Default = 2.

max ids: The maximum number of IDs. Default = 4.

max out ids: The maximum number of IDs that can be outstanding. Default = 1.

max out per id: The maximum number of issues outstanding per ID.  $\overline{D}$ efault = 1.

min lat: Minimum number of clock cycles between an ID being issued and returned. Default = 1.

max lat: Maximum number of clock cycles between an ID being issued and returned. Default = 0.

issued sig: If 1, issued id has a valid value.

issued id: The ID being issued.

ret sig: If 1, ret id has a valid value.

ret id: The ID being returned.

reset sig: If 1, reset id has a valid value.

reset id: The ID whose outstanding count is being reset.

#### ova value

Checks that the signal being tested (exp) is only one of the specified values.

#### Unit Syntax:

```
ova value
#(no_vals, disallow, bw, edge_expr,
                                     msg,
severity, category, coverage_level)
instance_name (en, clk, exp, vals);
```

#### Template Syntax:

value(en, clk, exp, no\_vals, vals, disallow, bw, msg, severity, category);

### Arguments

no vals: The number of entries in the vals specification.  $\overline{D}$ efault = 1.

disallow: If 1, checks that the signal being tested (exp) does not match any of the values in the specified array of values (val). Default = 0.

bw: Number of bits in the signal being tested (exp) and each element of the specified array of values (val). Default = 2.

expv: Signal being tested.

vals: A bitvector of concatenated values that the signal being tested (exp) must evaluate to (logic [bw\*no vals-1:0] vals)

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover cover\_exp\_change indicates how many times exp changed value.

When disallow == 0:

Cover cover value indicates how many times a valid value from vals occurred.

When disallow == 1:

Cover cover exp state transitions indicates how many times a value other than those in vals occurred.

Level 3 (bit 2 set in coverage level) Exists only when disallow == 0: Cover cover\_exp\_changes\_to\_value[i] indicates how many times exp was equal to the value vals[i].

### ova\_window

Checks that individual bits in the bitvector signal (assert vector) are asserted or deasserted either within or outside the window.

#### Unit Syntax:

```
ova window
\#(c\overline{h}eck\_type, delay, win\_time, bw, edge\_expr,
msg, severity, category, coverage_level)
instance name (en, clk, start_sig, stop_sig,
assert vector);
```

### Template Syntax:

```
window(en, clk, start sig, delay, stop sig,
win_time, assert_vector, bw, check_type, msg,
severity, category);
```

#### Arguments

check type: The type of check. Default = 0.

- 0: Each bit must be asserted at some time during the window, but not necessarily at the same time.
- 1: Each bit must be asserted at least once outside the window.
- 2: Each bit must be de-asserted during the entire length of the window.

- 3: Each bit must be de-asserted on every <clk> outside the window.
- delay: The number of cycles after the start signal (start sig) evaluates true to the beginning of the window. Default = 0.
- win time: The maximum length of the window in clock cycles.  $\overline{\text{Default}} = 1.$
- bw: The number of bits in the assert vector specification. Default = 1.
- start\_sig: Signal that is part of starting the window.
- stop sig: Signal that marks the end of the window.
- assert vector: Signal being tested.

#### .Coverage Modes

- Check\_type = 0 (asserted inside): Level\_1 (bit 0 set in coverage level) : Covercover asserted in indicates how many times there was a match within the window.
- Level\_3 (bit 2 set in coverage\_level) : Cover
   cover\_num\_of\_times\_bit\_asserted\_just\_after\_start\_s ig plus delay[i] indicates how many times bit assert vector[i] was set to 1 exactly delay cycles after start sig was asserted.

#### Cover

cover num of times bit asserted just at stop sig[i ] indicates how many times bit assert vector[i] as set to 1 exactly when stop sig occurred.

#### Cover

cover num of times bit asserted just at win time e xpires[i] indicates how many times bit assert vector[i] as set to 1 exactly when win time expired.

#### Cover

cover num of times all bits asserted just after st art sig plus delay indicates how many times all bits were asserted at the same time delay cycles after start sig was asserted.

#### Cover

cover num of times all bits asserted just at stop sig indicates how many times all bits were asserted at the same time when stop sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_at\_win\_t ime expires indicates how many times all bits were asserted at the same time when win time expired.

- Check type = 1 (asserted outside): Level 1 (bit  $\overline{0}$  set in coverage\_level) : Cover cover asserted out indicates how many times there was a match outside the window.
- Level\_3 (bit 2 set in coverage\_level) : Cover cover\_num\_of\_times\_bit\_asserted\_just\_at\_start\_sig\_ plus delay[i] indicates how many times bit

assert vector[i] was set to 1 exactly delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_bit\_asserted\_just\_after\_stop\_si g[i] indicates how many times bit assert vector[i] as set to 1 just after stop sig occurred.

#### Cover

cover num of times bit asserted just after win tim e expires[i] indicates how many times bit assert vector[i] as set to 1 just after win time expired.

cover num of times all bits asserted just at start sig plus delay indicates how many times all bits were asserted at the same time at delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_after\_st op\_sig indicates how many times all bits were asserted at the same time just after stop sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_asserted\_just\_after\_wi n time expires indicates how many times all bits were asserted at the same time just after win time expired.

Check\_type = 2 (deasserted inside): Level\_1
(bit 0 set in coverage\_level) : Cover cover deasserted in indicates how many times there was a match within the window.

Level\_3 (bit 2 set in coverage\_level) : Cover
cover\_num\_of\_times\_bit\_deasserted\_just\_after\_start sig plus delay[i] indicates how many times bit assert vector[i] as set to 1 exactly delay cycles after start sig was asserted.

#### Cover

cover num of times bit reasserted just after stop sig[i] indicates how many times bit assert vector[i] rose right after stop sig occurred.

#### Cover

cover num of times bit reasserted just after win t ime expires [i] indicates how many times bit assert vector[i] rose right after win time expired.

### Cover

cover num of times all bits deasserted just after start\_sig\_plus\_delay indicates how many times all bits were deasserted at the same time just after delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_reasserted\_just\_after\_ stop sig indicates how many times all bits were reasserted at the same time just after stop sig was asserted.

### Cover

cover num of times all bits reasserted just after

win\_time\_expires indicates how many times all bits were reasserted at the same time just after win time expired.

Check\_type = 3 (deasserted outside): Level\_1
(bit 0 set in coverage\_level) : Cover
 cover\_deasserted\_out indicates how many times there was a match
 outside the window.

Level\_3 (bit 2 set in coverage\_level) : Cover
 cover\_num\_of\_times\_bit\_reasserted\_just\_after\_start
 \_sig\_plus\_delay[i] indicates how many times bit
 assert\_vector[i] rose just after delay cycles after start\_sig was
 asserted.

#### Cover

cover\_num\_of\_times\_bit\_deasserted\_just\_after\_stop\_ sig[i] indicates how many times bit assert\_vector[i] fell just after stop\_sig occurred.

#### Cover

cover\_num\_of\_times\_bit\_deasserted\_just\_after\_win\_t
ime\_expires[i] indicates how many times bit
assert\_vector[i] fell just after win\_time expired.

#### Cover

cover\_num\_of\_times\_all\_bits\_reasserted\_just\_after\_ start\_sig\_plus\_delay indicates how many times all bits were reasserted at the same time just after delay cycles after start sig was asserted.

#### Cover

cover\_num\_of\_times\_all\_bits\_deasserted\_just\_after\_ stop\_sig indicates how many times all bits were deasserted at the same time just after stop\_sig was asserted.

#### Cover

rvmLIMIT3cover\_num\_of\_times\_all\_bits\_deasserted\_ju st\_after\_win\_time\_expires indicates how many times all bits were deasserted at the same time just after win\_time expired.

Coverage Levels 1 and 3 are selected (coverage level = 5).

## Section 5: OVL-Equivalent Checkers

This chapter describes OVA checkers that verify the same behavior as checkers available in Accellera's proposed "Open Verification Library", Version 02.09.24.

This chapter covers the following topics:

- · Converting from a Verilog OVL Library to OVA
- · Descriptions of OVL-Equivalent OVA Checkers

## Converting from a Verilog OVL Library to OVA

There are several methods you can use to convert OVL Verilog checker instances in a Verilog model to equivalent inlined OVA checkers:

- · Single Line Replacement
- Multiple Line Replacement
- Combining OVA and OVL Checkers in the Same Design

This section describes each of these methods.

## Single Line Replacement

If the OVL module instance extends over only one line of code, you only need to place the prefix "//ova bind " in front of the original OVL instance.

For example, suppose you want to replace the following OVL module instance:

```
assert_always my_inst (clk, reset_n,
expression);
```

The equivalent OVA is as follows:

```
//ova bind assert_always my_inst (clk, reset_n,
expression);
```

## **Multiple Line Replacement**

If the OVL module instance extends over multiple lines, you can use either of the following two multi-line specification techniques:

#### Technique #1:

- 1. Insert a line "/\* ova bind" before the instance.
- 2. insert a line with "\*/" after the instance.

#### Technique #2:

- 1. Insert a line with "//ova begin" before the instance.
- 2. Prefix the OVL instance with "bind".
- 3. Insert a line with "//ova end" after the instance.

For example, suppose you want to replace the following OVL instance with an equivalent OVA checker.

```
assert always #(1, 0, "my message")
my always instance (clk, reset n, expression);
```

The following example shows a valid forms of specifying OVA inlined checkers:

```
/* ova bind
assert always #(1, 0, "my message")
my always instance (clk, reset n, expression);
* /
or
ova begin bind
assert always #(1, 0, "my message")
my_always_instance (clk, reset_n, expression);
ova end
```

## Combining OVA and OVL Checkers in the Same Design

You can use original OVL checkers and new OVA-based checkers in the same design. Using the 'define macro, you can select which checker to use in which situation (e.g., use OVA to get functional coverage information).

## For example:

```
`ifdef OVA
//ova bind assert_always #(,,"message-OVA")
my_AG_instance (clk, rst_n, expr); 
elsif
assert_always #(,,"message-OVL") my_AG_instance (clk,
rst n,
      expr);
endif
```

#### Restrictions

Note the following restrictions when using OVL-equivalent checkers:

- The OVL checker assert proposition is not available in OVA because it is an asynchronous checker that does not require variable sampling.
- · Unit parameters that control the extent of synchronous delays (number of clock ticks) and assertion variants in a checker must be compile-time constants — they must not be specified using design parameters. This restriction concerns the following checkers and parameters:

```
Checker
                       Parameters
assert always on edge edge type
assert change
                       num cks, flag
assert cycle sequence necessary condition,
                       num cks
```

assert\_frame min cks, max cks, flag

assert handshake min ack cycle,

max ack cycle, req drop,

deassert count, max ack length

num cks, assert next

check overlapping, only\_if

inactive assert one cold

assert time num cks, flag assert unchange num\_cks, flag

assert width min cks, max cks

## Inlining OVA Units in a Verilog Wrapper Module

Many of the OVA units described in this chapter can be inlined in a Verilog wrapper module, which then can be instantiated in the design (Note: Of the 30 available checkers, 20 can be used for inlining; exceptions are described in the "Restrictions" section below). The compile command must include the "-ova\_inline" option to indicate that the OVA checkers should be processed.

To change from an original OVL checker to a OVA-based checker, you must do the following:

- 1. Remove any reference to the original OVL library.
- 2. Compile with the -ova\_inline option.

# Using OVL-Equivalent Checkers with VHDL Designs

OVA assertions and checkers cannot yet be inlined in VHDL designs. Therefore, the only way to add the checkers to such designs is by creating an external OVA file that contains the appropriate OVA bind statements.

# Descriptions of OVL-Equivalent OVA Checkers

This section provides descriptions of OVL-equivalent checkers:

Note: The severity and category parameters for these

checkers can take default values as specified by the set severity and set category OVA commands.

## assert\_always

This checker continuously monitors test\_expr at every positive edge of clock, clk. It verifies that test expr will always evaluate TRUE. If test\_expr evaluates to FALSE, the assertion will fire.

```
Syntax
```

```
assert_always
[#(severity_level, options, msg, category,
coverage_level)]
instance_name (clk, reset_n, test_expr);
```

### Arguments

severity\_level: Severity of the failure (default is 0).

options: Currently, the only supported option is options=1, which defines the assertion as an assumption for formal tools. The default is 0 (no options specified).

msg: Error message printed when the checker fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset\_n: Signal indicating completed initialization.

test\_expr: Expression being verified at the posedge of clk.

### Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover property cover\_always indicates the number of times test\_expr was asserted when enabled by reset n.

## assert\_always\_on\_edge

This checker continuously monitors the test\_expr at every specified edge of the sampling\_event that coincides with the positive edge of clock, clk. The test\_expr should always evaluate TRUE at the sampling\_event. If test\_expr evaluates to FALSE, the assertion will fire.

#### Syntax

```
assert_always_on_edge
[#(severity_level, edge_type, options, msg,
category, coverage_level)]
instance_name (clk, reset_n, sampling_event,
test_expr);
```

#### Arguments

severity\_level: Severity of the failure (default is 0.)

edge\_type: Selects the transition for sampling\_event:

- 0 no edge (default)
- 1 positive edge
- 2 negative edge
- 3 any edge

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: The error message that will be printed if the assertion fires.

category: Checker type (default is 0).

- clk: Triggering or clocking event that monitors the assertion.
- reset n: Signal indicating completed initialization.
- sampling\_event: Expression defines when to evaluate test\_expr. Transition of sampling\_event are selected by edge\_type.
- test\_expr: Expression being verified at the positive edge of clk, AND if sampling\_event matches transition selected by edge\_type.

### Coverage Modes

Level\_1 (bit 0 set in coverage\_level): Cover
property cover\_always\_on\_edge indicates the number of times
test\_expr was asserted on the specified edge of
sampling event.

### assert\_change

This checker continuously monitors the start\_event at every positive edge of the clock. When start\_event is TRUE, the checker ensures that the expression, test\_expr, changes values on a clock edge at some point within the next num\_cks number of clocks. This assertion will fire upon a violation.

### Syntax

```
assert_change
[#(severity_level, width, num_cks, flag,
options, msg, category, coverage_level)]
instance_name (clk, reset_n, start_event,
test_expr);
```

### Arguments

severity level: Severity of the failure (default is 0).

width: Width of the expression, test\_expr (default is 1.

- num\_cks: Number of clocks for test\_expr to change its value
  before an error is triggered after start\_event is asserted (default
  is 1).
- flag: 0 Ignore any start\_event assertion after the first one has been detected.
  - 1 Restart the monitoring test\_expr, if start\_event is asserted in any subsequent clock while monitoring test\_expr.
  - 2 Issue an error if an asserted start\_event occurs in any clock cycle while monitoring test\_expr.
- options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.
  - msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal that indicates a completed initialization.

start event: Starting event that triggers monitoring of the test expr.

test expr: Expression or variable being verified at the positive edge of clk.

## Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover property cover change indicates the number of times exp changed within num cks.

Cover property cover start event indicates the number of times start event occurred.

Level\_3 (bit 2 set in coverage\_level) : Cover property cover overlapping start events indicates how many times start event occurred while there was another evaluation attempt in progress.

Cover property cover\_change\_after\_1\_clk indicates the number of time test expr changed value at num clks clock ticks after start event.

Cover property cover change after num cks indicates the number of time test expr changed value at the next clock ticks after start event.

### assert\_cycle\_sequence

This checker verifies the following conditions:

- When necessary condition = 0, if all num cks-1 first events of a sequence (event sequence [num cks-1:1]) are TRUE, the last sequence (event sequence [0]) should follow.
- When necessary\_condition = 1, if the first event of a sequence (event sequence [num cks-1]) is TRUE, then all the remaining event sequence[num cks-2:0] events should follow.

#### Syntax

```
assert cycle sequence
[#(severity level, num cks, necessary condition,
options, \overline{msg}, category)]
instance name (clk, reset n, event sequence);
Arguments
```

severity\_level: Severity of the failure (default is 0).

num cks: The length of the event sequence (number of clock cycles of the event sequence) that must be valid. Otherwise, the checker will fire.

necessary\_condition: Either 1 or 0 (default 0).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

event\_sequence: A Verilog concatenation expression, where each bit represents an event.

### assert decrement

This checker continuously monitors the test\_expr at every positive edge of the clock signal, clk. It checks that the test\_expr will never decrease by anything other than the value specified by value.

### Syntax

```
assert_decrement
[#(severity_level, width, value, options, msg,
category)]
instance_name (clk, reset_n, test_expr);
Arguments
```

severity\_level: Severity of the failure (default 0).

width: Width of test\_expr (default is 1).

value: Maximum decrement value allowed for test\_expr
 (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset\_n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

### assert delta

This checker continuously monitors the test\_expr at every positive edge of clock signal, clk. It verifies that test\_expr will never change value by anything less than "min" and anything more than "max" value.

#### Syntax

```
assert_delta
[#(severity_level, width, min, max, options,
msg, category)]
instance_name (clk, reset_n, start_event,
test_expr);
```

#### Arguments

```
severity level: Severity of the failure (default is 0).
```

```
width: Width of test expr (default is 1).
```

min: Minimum changed value allowed for test\_expr in two consecutive clocks of clk (default is 1).

max: Maximum changed value allowed for test\_expr in two
consecutive clocks of clk (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset\_n: Signal indicating completed initialization.

test\_expr: Expression being verified at the positive edge of clk.

## assert\_even\_parity

This checker continuously monitors the test\_expr at every positive edge of the clock signal, clk. It verifies that test\_expr will always have an even number of bits asserted.

#### Syntax

```
assert_even_parity
[#(severity_level, width, options, msg,
category, coverage_level)]
instance_name (clk, reset_n, test_expr);
```

### Arguments

severity\_level: Severity of the failure (default is 0).

width: Width of test\_expr (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

### Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover property cover\_test\_expr\_change indicates how many times test expr changed value.

#### assert fifo index

This checker ensures that the FIFO element:

- · Never overflows and underflows
- Allows/disallows simultaneous push and pop.

#### Syntax

```
assert_fifo_index
[#(severity_level, depth, push_width, pop_width,
options, msg, category)]
instance_name (clk, reset_n, push, pop);
```

### Arguments

severity level: Severity of the failure (default is 0).

depth: Depth of the FIFO (default is 1). It should never be set to 0, otherwise an assertion will fire.

push\_width: Width of the PUSH signal (default is 1).

pop width: Width of the POP signal (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

push: FIFO PUSH/enqueue signal.

pop: FIFO POP/dequeue signal.

### assert frame

This checker validates proper cycle timing relationships between two events in the design. When a start\_event evaluates TRUE, then the test\_expr must evaluate TRUE within a minimum and maximum number of clock cycles.

#### Syntax

```
assert_frame
[#(severity_level, min_cks, max_cks, flag,
options, msg, category)]
instance_name (clk, reset_n, start_event,
test_expr);
```

#### Arguments

severity level: Severity of the failure (default is 0).

- min\_cks: Minimum number of clock cycles, within which the test\_expr should not become TRUE. When min\_cks is 0, then test\_expr can occur at the same time as start\_event or after, as controlled by max cks. Default is 0.
- max\_cks: Maximum number of clock cycles, before which
   test\_expr must become TRUE. This check will be disabled
   when max\_cks is not specified. If both min\_cks and max\_cks
   are 0 then test\_expr must occur at the same time as there is a 0 to
   1 transition on start event. The default is 0.
- flag: 0 Ignores any asserted start\_event after the first one has been detected (default).
  - 1 Restart monitoring test\_expr if start\_event is asserted in any subsequent clock while monitoring test expr.
  - 2 Issue an error if an asserted start\_event occurs in any clock cycle while monitoring test\_expr.
- options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0)

clk: Triggering or clocking sampling event for assertion.

reset n: Signal indicating completed initialization.

start event

Starting event that triggers monitoring of the test expr. The start event is a cycle transition from 0 to 1.

test expr: Expression being verified at the positive edge of clk.

### assert handshake

This checker continuously monitors the req and ack signals at every positive edge of the clock clk. Note that both req and ack must go inactive prior to starting a new cycle.

To activate one or more checks in the checker, the following parameters should be specified with a non-zero value:

- min ack cycle: When this parameter is greater than 0, the assertion will ensure that an ack does not occur before min ack cycle clock ticks.
- max ack cycle: When this parameter is greater than 0, the assertion will ensure that an ack does not occur after max ack cycle clock ticks.
- req drop: When this parameter is greater than 0, the assertion will ensure that reg remains active until an ack occurs.
- deassert count: When this parameter is greater than 0, the assertion  $\overline{\text{will}}$  ensure that req becomes inactive (0) within deassert count clock ticks after an ack.
- max ack length: When this parameter is greater than 0, the assertion will ensure that ack is not asserted for greater than max ack length clock cycles and does not become inactive (0) within deassert count clocks after ack is asserted (that is, check for ack stuck active).

Note that if you do not specify a parameter with a non-zero value, the corresponding check will not be active.

#### Syntax

```
assert handshake
[#(severity_level, min_ack_cycle,
max_ack_cycle, req_drop, deassert_count,
max ack length, options, msg, category)]
instance name (clk, reset n, req, ack);
```

## Arguments

severity level: Severity of the failure (default is 0).

min ack cycle: Activate min ack cycle check if greater than 0.

max\_ack\_cycle: Activate max\_ack\_cycle check if greater than 0.

reg drop: Activate reg drop check if greater than 0.

deassert count: Activate deassert count if greater than 0.

max ack length: Activate max\_ack\_length check if greater than 0.

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type, default 0.

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

## assert\_implication

This checker continuously monitors antecedent expr. If it evaluates to TRUE, then this checker will verify that consequent expr is TRUE.

When antecedent expr is evaluated to FALSE, then consequent expression will not be checked at all and the implication is satisfied.

#### Syntax

assert implication [#(severity level, options, msg, category)] instance\_name (clk, reset\_n, antecedent\_expr, consequent\_expr);

### Arguments

severity level: Severity of the failure, default 0.

msg: Error message that will be printed when the assertion fires.

category: Checker type, default 0.

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

antecedent expr: Expression verified at the positive edge of the clock, clk.

consequent expr: Expression verified at the positive edge of the clock, clk.

#### assert increment

This checker continuously monitors test\_expr at every positive edge of the clock, clk. It verifies that test\_expr will never increase by anything other than the value specified by value. The test expr can be any valid Verilog expression. The check will not start until the first clock after the reset n is asserted.

### Syntax

```
assert increment
[#(severity_level, width, value, options, msg,
category) ]
instance_name (clk, reset_n, test_expr);
```

Arguments

severity level: Severity of the failure (default is 0).

width: Width of test expr (default is 1).

value: Maximum increment value allowed for test expr (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

### assert never

This checker continuously monitors test expr at every positive edge of clock, clk. It verifies that test expr will never evaluate TRUE. The test expr can be any valid Verilog expression. When test expr evaluates TRUE, this checker will fail.

#### Syntax

```
assert never
[#(severity_level, options, msg, category)]
instance_name (clk, reset_n, test_expr);
```

### Arguments

severity level: Severity of the failure (default is 0).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type, default 0.

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

### assert next

This checker verifies the proper cycle timing relationship between two events in the design at every posedge of the clock, clk. When a start event evaluates TRUE, then test expr must evaluate TRUE exactly num cks number of clock cycles later.

This checker supports overlapping sequences. For example, if you assert that test\_expr will evaluate TRUE exactly four cycles after start\_event, it is not necessary to wait until the sequence finishes before another sequence can begin.

#### Syntax

```
assert_next [#(severity_level, num_cks,
check_overlapping, only_if, options, msg,
category)]
instance_name (clk, reset_n, start_event,
test expr);
```

### Arguments

severity level: Severity of the failure (default is 0).

num\_cks: Number of clocks for the test\_expr to become TRUE
after start\_event is asserted (default is 0).

check\_overlapping: If set to 1, permits overlapping
 sequences. In other words, a new start\_event can occur
 (starting a new sequence in parallel) while the previous sequence
 continues. (Default is 1.)

only\_if: If set to 1, a test\_expr can only evaluate TRUE if preceded num\_cks earlier by a start\_event. If test\_expr occurs without a start\_event, then an error is reported. Default 0.

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the assertion on posedge clk.

reset n: Signal indicating completed initialization.

start\_event: Starting event that triggers monitoring of the
 test\_expr.

test\_expr: Expression or variable being verified at the positive edge of clk.

#### assert no overflow

This checker ensures that the expr, from 'max' value, never goes to a value that is less than or equal to 'min' and greater than 'max', at every posedge of the clock, clk.

#### Syntax

```
assert_no_overflow
[#(severity_level, width, min, max, options,
msg, category)]
instance_name (clk, reset_n, expr);
```

#### Arguments

severity level: Severity of the failure (default is 0).

width: Width of the monitored expression, expr (default is 1).

min: Minimum value limit for the expr at clock tick t+1 when expr == max at clock tick 't' (This value is excluded from the acceptable range). Default is 0.

max: Maximum value limit for the expr at clock tick t+1 when expr == max at clock tick 't' (This value is included in the acceptable range). Default is 1.

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type, default 0.

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

expr: Expression being verified at the positive edge of clk.

### assert\_no\_transition

This checker ensures that, when the state variable test expr reaches a value specified by start state, it does not transit to a state/value specified by next state. All variables are sampled at posedge of the clock, clk.

#### Syntax

```
assert no transition
[#(severity_level, width, options, msg,
category)]
instance name (clk, reset n, test expr,
start state, next state);
```

### Arguments

severity level: Severity of the failure (default is 0.)

width: Width of test expr, start state, and next state signals (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

start state: State value at the start. When test expr equals this  $\overline{\text{value}}$ , the evaluation starts.

next state: Next state value. Once test\_expr matches with test expr should not transit to this value at start state, the next clock tick.

### assert no underflow

This checker ensures that test\_expr never changes from 'min' value to a value that is less than 'min' and greater than or equal to 'max'.

#### Syntax

```
assert_no_underflow
[#(severity_level, width, min, max, options,
msg, category)]
instance_name (clk, reset_n, test_expr);
Arguments
```

severity level: Severity of the failure (default is 0).

width: Width of the monitored expression, test\_expr. Currently, this value is limited to 32 bits due to a Verilog limitation on the number of bits in a parameter. Default 1.

min: Minimum value limit for the test\_expr at clock tick t+1 when test\_expr == max at clock tick 't' (this value is included in the acceptable range).

max: Maximum value limit for the test\_expr at clock tick t+1 when test\_expr == max at clock tick 't' (This value is excluded from the acceptable range).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

## assert\_odd\_parity

This checker monitors for odd number of '1's in test\_expr at every positive edge of the clock, clk.

#### Syntax

```
assert_odd_parity
[#(severity_level, width, options, msg,
category, coverage_level)]
instance_name (clk, reset_n, test_expr);
```

#### Arguments

 ${\tt severity\_level:} \ \ Severity \ of \ the \ failure \ (default \ is \ 0).$ 

width: Width of test\_expr (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: The sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at every positive edge of clk.

### Coverage Modes

Level 1 (bit 0 set in coverage level) : Cover property cover test expr change indicates how many times test expr changed.

### assert one cold

This checker ensures that the variable, test expr, has only one bit low at any positive clock edge when the checker is configured for no inactive states.

The checker can also be configured to accept all bits equal to either 0 or 1 as the inactive level.

#### Svntax

```
assert one cold
[#(severity_level, width, inactive, options,
msg, category, coverage_level)]
instance name (clk, reset n, test expr);
Arguments
```

severity level: Severity of the failure (default is 0).

width: Width of test expr (default is 32).

inactive: Specifies the inactive state of test expr:

inactive = 0 allows the inactive state of test expr to be all zeros.

inactive = 1 allows the inactive state of test expr to be all ones.

inactive = 2 (default) specifies that no inactive state is allowed.

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: The sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression to be verified for "one cold" at the positive edge of clk.

#### Coverage Modes

Level 1 (bit 0 set in coverage level): Cover property cover test expr change indicates how many times test expr changed value.

Level\_2 (bit 1 set in coverage\_level) : Cover property cover\_test\_expr\_with\_all\_1 indicates how many times test expr was all 1s. Enabled when inactive == 1.

Cover property cover\_test\_expr\_with\_all\_0 indicates how many times test\_expr was all 0s. Enabled when inactive == 0.

### assert one hot

This checker ensures that the variable, test\_expr, has only one bit high at any positive clock edge.

### Syntax

```
assert_one_hot
[#(severity_level, width, options, msg,
category, coverage_level)]
instance_name (clk, reset_n, test_expr);
```

### Arguments

severity level: Severity of the failure (default is 0).

width: Width of test\_expr (default is 32).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: The sampling clock of the checker.

reset\_n: Signal indicating completed initialization.

test\_expr: Expression to be verified for "one hot" at the positive edge of clk.

Level\_3 (bit 2 set in coverage\_level) : Cover property cover\_test\_expr\_bit\_is\_0[i] indicates how many times bit i of test expr was 0 when test expr changed value.

#### Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover property cover\_test\_expr\_change indicates how many times test expr changed value.

Level\_3 (bit 2 set in coverage\_level) : Cover property cover\_test\_expr\_bit\_is\_1[i] indicates how many times bit i of test expr was 1 when test expr changes value.

### assert\_quiescent\_state

This checker verifies that the value in the variable state\_expr, is equal to the value specified by check\_value when a sampled positive edge is detected on sample event.

#### Syntax

```
assert_quiescent_state
[#(severity_level, width, options, msg,
category)]
instance_name (clk, reset_n, state_expr,
check value, sample event);
```

### Arguments

severity level: Severity of the failure (default is 0).

width: Width of state\_expr and check\_value signals (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

state\_expr: Variable to be checked at every posedge of clk.

check\_value: Signal that holds the value to be compared with state expr when sample event is asserted.

sample event: Sampling trigger signal.

#### assert\_range

This checker ensures that the value of test\_expr will always be within the 'min' and 'max' value range.

#### Syntax

```
assert_range
[#(severity_level, width, min, max, options,
msg, category)]
instance_name (clk, reset_n, test_expr);
```

#### Arguments

severity level: Severity of the failure (default is 0).

width: Width of test expr (default is 1).

min: Minimum value allowed for range check (default is 0).

max: Maximum value allowed for range check. (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression being verified at the positive edge of clk.

### assert\_time

This checker continuously monitors the start\_event at every positive edge of the clock, clk. When start\_event is TRUE, the checker ensures that the expression, test\_expr, is TRUE up to num\_cks number of clock ticks.

## Syntax

```
assert time
[#(severity_level, num_cks, flag, options, msg,
category) ]
instance_name (clk, reset_n, start_event,
test expr);
```

## Arguments

severity level: Severity of the failure (default is 0).

num cks: Number of clock ticks for test\_expr to remain TRUE after start event is asserted.

Flag: 0 - Ignores any asserted start\_event after the first one has been detected.

- 1 Restart monitoring test expr, if start\_event is asserted in any subsequent clock cycle while monitoring test expr.
- 2 Issue an error if an asserted start event occurs in any clock cycle while monitoring test\_expr.

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the assertion.

reset n: Signal indicating completed initialization.

start event: Starting event that triggers monitoring of test expr.

test expr: One-bit variable verified at the positive edge of clk.

#### assert transition

This checker ensures that, when the state variable test expr reaches the value specified by start state, it does transit to a state/value specified by next state.

#### Svntax

```
assert transition
[#(severity_level, width, options, msg,
category)]
instance name (clk, reset n, test expr,
start state, next state);
```

## Arguments

severity level: Severity of the failure (default is 0).

width: Width of test\_expr, start\_state, and next\_state signals (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression verified at the positive edge of clk.

start state: Start value of test expr. When test expr equals this value, the verification begins.

next state: Next value. Once test expr matches with start\_state, test\_expr should transit to this next value (or hold at start state).

## assert\_unchange

This checker monitors the start event at every positive edge of the clock, clk. When start event is TRUE, the checker ensures that the expression, test expr does not change its value within num cks clocks.

## Syntax

assert unchange [#(severity level, width, num cks, flag, options, msg, category, coverage\_level)]
instance\_name (clk, reset\_n, start\_event, test expr);

# Arguments

severity level: Severity of the failure (default is 0).

Width: Width of test expr (default is 1).

Num cks: Number of clock ticks for test expr to remain unchanged after start event is asserted.

0 - Ignores any asserted start event after the first one been detected.

- 1 Re-start monitoring test expr if start\_event is asserted in any subsequent clock while monitoring test expr.
- 2 Issue an error if an asserted start event occurs in any clock cycles while monitoring test\_expr.

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

start event: Starting event that triggers monitoring of test expr.

test expr: Expression verified at the positive edge of clk.

Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover
property cover\_start\_event indicates how many times
start\_event was asserted.

Cover property cover\_unchange indicates how many times test expr remained stable the required time interval.

Level\_3 (bit 2 set in coverage\_level): Cover property cover\_overlapping\_start\_events indicates how many times a start\_event occurred while a previously triggered evaluation attempt was still in progress.

# assert\_width

This checker ensures that, when test\_expr becomes TRUE it should remain TRUE at least for 'min' number of clock cycles and at most 'max' number of clock cycles. It should never remain TRUE beyond that limit.

#### Syntax

```
assert_width
[#(severity_level, min_cks, max_cks, options,
msg, category)]
instance_name (clk, reset_n, test_expr);
```

# Arguments

severity\_level: Severity of the failure (default is 0).

min\_cks: test\_expr should be held TRUE at least for min\_cks
 n umber of clocks (default is 1).

max\_cks: test\_expr should not be held TRUE for more than
max cks number of clocks (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test expr: Expression verified at every positive edge of clk.

# assert\_win\_change

This checker ensures that test\_expr changes its value at least once between the assertions of start\_event and end\_event.

## Syntax

```
assert_win_change
[#(severity_level, width, options, msg,
category)]
instance_name (clk, reset_n, start_event,
test_expr, end_event);
```

#### Arguments

severity level: Severity of the failure (default is 0).

width: Width of the monitored expression, test\_expr. (default is 1).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type, (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

start event: Start of the window.

test expr: Expression verified at the positive edge of clk.

end event: End of the window.

# assert\_win\_unchange

This checker ensures that the test\_expr never changes its value between the assertions of start\_event and end\_event.

#### Syntax

```
assert_win_unchange
[#(severity_level, width, options, msg,
category)]
instance_name (clk, reset_n, start_event,
test_expr, end_event);
```

## Arguments

severity level: Severity of the failure (default is 0).

width: Width of the monitored expression, test\_expr (default is 1).

options: Currently, the only supported option is options=1, which defines that the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

start event: Start of the window.

test expr: Expression being verified at the positive edge of clk.

end event: End of the window.

#### assert window

This checker ensures that test\_expr is asserted 1 as long as the window is open. Window open and close events are signaled by start\_event and end\_event expressions. The verification starts on the next clock tick following start\_event.

## Syntax

```
assert_window
[#(severity_level, options, msg, category)]
instance_name (clk, reset_n, start_event,
test_expr, end_event);
```

# Arguments

severity\_level: Severity of the failure (default is 0).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msg: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

start event: Start of the window.

test\_expr: Signal being verified at the positive edge of clk.

end event: End of the window.

## assert zero one hot

This checker ensures that the variable, test\_expr, has only one bit 1 or all bits 0 at any positive edge of the clock, clk.

## Syntax

```
assert_zero_one_hot
[#(severity_level, width, options, msg,
category, coverage_level)]
instance_name (clk, reset_n, test_expr);
```

#### Arguments

severity level: Severity of the failure (default is 0).

width: Width of test expr (default is 32).

options: Currently, the only supported option is options=1, which defines the assertion is an assumption for formal tools.

msq: Error message that will be printed when the assertion fires.

category: Checker type (default is 0).

clk: Sampling clock of the checker.

reset n: Signal indicating completed initialization.

test\_expr: Expression to be verified for "one hot or all bits 0" at the positive edge of clk.

# Coverage Modes

Level\_1 (bit 0 set in coverage\_level) : Cover
property cover\_test\_expr\_change indicates how many times
test expr changed value.

Level\_2 (bit 1 set in coverage\_level) : Cover property cover\_test\_expr\_with\_all\_0 indicates how many times the all 0 value occurred when test\_expr changed value.

Level\_3 (bit 2 set in coverage\_level) : Cover property cover\_test\_expr\_bit\_is\_1[i] indicates how many times bit test\_expr[i] was 1 after a change of value.

# Section 6: System Tasks

This chapter describes OVA system tasks.

#### Calls from within Code

```
To start monitoring:
```

```
$ova_start[(levels [, module, entity, or scope
arguments])];
```

# To stop monitoring:

```
$ova_stop[(levels [, module, entity, or scope
arguments])];
```

To control category and severity-based assertion monitoring

```
$ova category start(category)
```

Starts all assertions associated with the specified category level (an unsigned integer from 0 to  $2^{24}$ – 1).

```
$ova_category_stop(category)
```

Stops all assertions associated with the specified category.

```
$ova_severity_start(severity)
```

Starts all assertions associated with the specified severity level (an unsigned integer from 0 to 255).

```
$ova_severity_stop(severity)
```

Stops all assertions associated with the specified severity level.

To specify the response to an assertion failure:

```
$ova_severity_action(level, action);
$ova severity action(level, action);
```

Where action can be specified as continue, stop or finish.

## Task Invocation from CLI

```
$ova_stop levels
$ova_start levels modname
$ova_category_start(category)
$ova_category_stop(category)
$ova_category_action level "action"
$ova_severity_start(severity)
$ova_severity_stop(severity)
$ova_severity_action level "action"
```

# **Debug Control Tasks**

```
$ovadumpoff;
$ovadumpon;
```

# Section 7: Additional OpenVera Assertions Features

This section lists some additional features.

# Compatibility with Verilog Logical Expression

# **Verilog Operators**

| Operator   | Description                |  |
|------------|----------------------------|--|
| {}, {{}}   | Concatenation, replication |  |
| + - * / ** | Arithmetic                 |  |
| %          | Modulus                    |  |
| >>=<<=     | Relational                 |  |
| !          | Logical negation           |  |
| &&         | Logical and                |  |
|            | Logical or                 |  |
| ==         | Logical equality           |  |
| ! =        | Logical inequality         |  |
| ===        | Case equality              |  |
| !==        | Case inequality            |  |
| ~          | Bit-wise negation          |  |
| &          | Bit-wise and               |  |
|            | Bit-wise inclusive or      |  |
| ^          | Bit-wise exclusive or      |  |
| ^~ or ~ ^  | Bit-wise equivalence       |  |
| &          | Reduction and              |  |
|            | Reduction or               |  |
| ~          | Reduction nor              |  |
| ^          | Reduction exclusive or     |  |
| ~^ or ^~   | Reduction xnor             |  |
| <<         | Left shift                 |  |
| >>         | Right shift                |  |
| <<<        | Arithmetic left shift      |  |
| >>>        | Arithmetic right shift     |  |
| ?:         | Conditional                |  |

# **Precedence of Binary Operators**

| . 1                       |                    |  |
|---------------------------|--------------------|--|
| [:]                       | Highest precedence |  |
| + - ! ~                   |                    |  |
| **                        |                    |  |
| * / %                     |                    |  |
| + - (binary)              |                    |  |
| << >> <<< >>>             |                    |  |
| < <= > >=                 |                    |  |
| == != === !==             |                    |  |
| & ~&                      |                    |  |
| ^ ^~ ~^                   |                    |  |
| ~                         |                    |  |
| &&                        |                    |  |
|                           |                    |  |
| ?: (conditional operator) |                    |  |
| *[]                       |                    |  |
| ->> #                     |                    |  |
| length in istrue in       |                    |  |
|                           | <b>,</b>           |  |
| ended matched             | Lowest precedence  |  |

# **Verilog Compiler Directives**

```
`include "filename"
`ifdef text_macro_name
  first_group_of_lines
  [ `else
    second_group_of_lines
]
`endif
`define text_macro_name macro_text
`undef text_macro_name
```

# Appendix A Four-State OVA Checkers

Checkers in the OVA Checker Library, except ova\_driven, ova\_forbid\_bool, and ova\_no\_contention, use boolean equality (==, !=) in their underlying assertions. While the checkers may be used in four-state simulation, they do not detect equality or inequality on x and z (a check of x == y will be false if any operand has an x or z, even if it is in the same bit position).

The following come in two versions. The default one uses boolean equality while another version, also available in the library under a different name, supports case equality (===). The latter checkers in both unit and template forms are located in files having the postfix .4state in the OVA Checker Library. Note that most formal tools, supports only synthesizable assertions, and so for use with such tools, only the default checkers should be used (case equality (===) as in all .4state checkers is not synthesizable, whereas boolean equality is).

.

| ova | arith | overflow | ova | hold | value |
|-----|-------|----------|-----|------|-------|
|     |       |          |     |      |       |

ova\_const ova\_inc

ova\_data\_used ova\_quiescent\_state

ova\_dec ova\_reg\_loaded

ova\_delta ova\_tri-state ova\_hold ova\_timeout

To use the 4-state checkers, you define a macro of the same name as the checker in the OVA file, and then `include the checker file.

For example, to use four-state version of the std unit ova\_inc, add the following two lines at the beginning of the OVA file:

If you need only the inc template, the two lines become:

<sup>`</sup>define inc

<sup>`</sup>include "\$VCS\_HOME/etc/ova/inc\_u.ova.4state"

<sup>`</sup>define inc

<sup>`</sup>include "\$VCS HOME/etc/ova/inc.ova.4state"

## Index

**Symbols** 

| -ova_dir 10 -ova_filter_past 10 # 12 \$ova_severity_action 80 \$ova_start 80 \$ova_stop 80 && 14 * 14 /* ova 15 | assert_width 75 assert_win_change 76 assert_win_unchange 77 assert_window 77 assert_zero_one_hot 78 asserted 21 assertion pragmas 15 assertions 12, 15 |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| // ova 15                                                                                                       | В                                                                                                                                                      |
| ->> 12                                                                                                          | Backus-Naur Form 83                                                                                                                                    |
| `define 83                                                                                                      | bind 13                                                                                                                                                |
| `else 83                                                                                                        | binding units 13                                                                                                                                       |
| `endif 83                                                                                                       | bits 21                                                                                                                                                |
| `ifdef 83                                                                                                       | BNF 83                                                                                                                                                 |
| `undef 83                                                                                                       | bool 12                                                                                                                                                |
| 14                                                                                                              | boolean, unconditional true 14                                                                                                                         |
| 'include 83                                                                                                     | building expressions iteratively<br>15                                                                                                                 |
| A                                                                                                               | -                                                                                                                                                      |
| always evaluates to true 58                                                                                     | $\mathbf{C}$                                                                                                                                           |
| always true 14                                                                                                  | change values 60                                                                                                                                       |
| AND 14                                                                                                          | check 12                                                                                                                                               |
| any 14                                                                                                          | check_bool 22                                                                                                                                          |
| arbiter 18                                                                                                      | Checker Library 16, 56, 85                                                                                                                             |
| arith_overflow 20                                                                                               | conventions 16                                                                                                                                         |
| assert 12                                                                                                       | ova_arbiter 18                                                                                                                                         |
| assert_always 58                                                                                                | ova_arith_overflow 20                                                                                                                                  |
| assert_always_on_edge 59                                                                                        | ova_asserted 21                                                                                                                                        |
| assert_change 60                                                                                                | ova_bits 21                                                                                                                                            |
| assert_cycle_sequence 61                                                                                        | ova_check_bool 22                                                                                                                                      |
| assert_dete 62                                                                                                  | ova_code_distance 22                                                                                                                                   |
| assert_delta 62                                                                                                 | ova_const 23                                                                                                                                           |
| assert_even_parity 63<br>assert_fifo_index 63                                                                   | ova_cover_bool 23                                                                                                                                      |
| assert_frame 64                                                                                                 | ova_data_used 24                                                                                                                                       |
| assert_handshake 65                                                                                             | ova_deasserted 25<br>ova_dec 25                                                                                                                        |
| assert_implication 66                                                                                           | ova_delta 26                                                                                                                                           |
| assert_increment 66                                                                                             | ova_driven 26                                                                                                                                          |
| assert_never 67                                                                                                 | ova_dual_clk_fifo 27                                                                                                                                   |
| assert_next 67                                                                                                  | ova_even_parity 28                                                                                                                                     |
| assert_no_overflow 68                                                                                           | ova_fifo 28                                                                                                                                            |
|                                                                                                                 | C 11 CO                                                                                                                                                |

assert\_unchange 75

ova\_follows 30

ova\_hold 31

ova\_inc 32

ova\_forbid\_bool 30

ova\_hold\_value 31

ova\_memory\_async 35 ova\_mutex 37

ova\_no\_contention 38

ova\_memory 33

ova\_next\_state 37

assert\_width 75

assert\_no\_transition 69

assert\_no\_underflow 70

assert\_odd\_parity 70

assert\_proposition 57

assert\_transition 74

assert\_quiescent\_state 71

assert\_one\_cold 71

assert\_one\_hot 72

assert\_range 73 assert\_time 73

| enable 16 ended 12 endunit 12 even_parity 28 event 12 events, edge 12 example temporal assertion file 9 expressions 15 expressions, defining 12 expressions, Verilog logical 82 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F fifo 28 follows 30 for loops 15 forbid 12 forbid_bool 30 functional coverage 11                                                                                               |
| G grouping assertions 15 guard expression 16                                                                                                                                    |
| H<br>hold 31<br>hold_value 31                                                                                                                                                   |
| I if then 14 if then else 14 inc 32 inlining 15 instantiating units 13 istrue in 14 iteration, building expressions 15                                                          |
| L<br>length in 14<br>library 15, 16, 56, 85<br>logical expressions, Verilog 82<br>loops, for 15                                                                                 |
| M matched 12 matching 14 matching conditional sequences 14 memory 33 memory_async 35 mutex 37                                                                                   |
|                                                                                                                                                                                 |

|                                       | ova mamory 22                                    |
|---------------------------------------|--------------------------------------------------|
| N                                     | ova_memory 33<br>ova_memory_async 35             |
| name resolution 13                    | ova mutex 37                                     |
| negedge 12                            | ova_next_state 37                                |
| next_state 37                         | ova_no_contention 38                             |
| no_contention 38                      | ova_odd_parity 39                                |
|                                       | ova_one_cold 40                                  |
|                                       | ova_one_hot 40                                   |
| 0                                     | ova_overflow 41                                  |
| odd_parity 39                         | ova_quiescent_state 41                           |
| one_cold 40                           | -ova_quiet 10                                    |
| one_hot 40                            | ova_range 42                                     |
| Open Verification Library             | ova_reg_loaded 42                                |
| (OVL) checkers 56                     | -ova_report 10                                   |
| operator precedence 83                | ova_req_requires 44                              |
| options, compile 10                   | ova_req_resp 45                                  |
| options, runtime 10<br>OR 14          | ova_sequence 46                                  |
| /* ova 15                             | \$ova_severity_action 80 -ova_simend_max_fail 11 |
| // ova 15                             | ova_stack 47                                     |
| OVA checkers                          | \$ova_stack 47<br>\$ova_start 80                 |
| assert_next 67                        | \$ova_start 80<br>\$ova_stop 80                  |
| ova_arbiter 18                        | -ova_success 11                                  |
| ova_arith_overflow 20                 | ova_timeout 47                                   |
| ova_asserted 21                       | ova tri state 49                                 |
| ova_bits 21                           | ova_underflow 49                                 |
| ova_check_bool 22                     | ova_valid_id 50                                  |
| ova_code_distance 22                  | ova_value 50                                     |
| ova_const 23                          | -ova_verbose 10                                  |
| -ova_cov 10, 11                       | ova_window 51                                    |
| -ova_cov_db 11                        | overflow 41                                      |
| -ova_cov_events 10                    | OVL checkers                                     |
| -ova_cov_hier 10                      | assert_always 58, 59, 60,                        |
| -ova_cov_name 11                      | 61, 62                                           |
| ova_cover_bool 23<br>ova_data_used 24 | assert_delta 62, 63<br>assert_fifo_index 63      |
| ova_deasserted 25                     | assert_frame 64                                  |
| -ova_debug 10                         | assert_handshake 65                              |
| -ova_debug_vpd 10                     | assert_implication 66                            |
| ova_dec 25                            | assert_increment 66                              |
| ova_delta 26                          | assert_never 67                                  |
| -ova_dir 10                           | assert_no_overflow 68                            |
| ova_driven 26                         | assert_no_transition 69                          |
| ova_dual_clk_fifo 27                  | assert_no_underflow 70                           |
| -ova_enable_diag 10, 11               | assert_one_cold 71                               |
| ova_even_parity 28                    | assert_one_hot 72                                |
| ova_fifo 28                           | assert_quiescent_state 71                        |
| -ova_file 10                          | assert_range 73                                  |
| -ova_filter 11                        | assert_time 73                                   |
| -ova_filter_past 10                   | assert_transition 74                             |
| ova_follows 30<br>ova_forbid_bool 30  | assert_unchange 75                               |
| ova_hold 31                           | assert_width 75<br>assert_win_change 76          |
| ova_hold_value 31                     | assert_win_unchange 77                           |
| ova_inc 32                            | assert_win_unchange // assert window 77          |
| -ova_inline 10                        | assert_zero_one_hot 78                           |
| -ova_max_fail 11                      | OVL checkersassert_odd_parity                    |
| -ova max success 11                   | 70                                               |

# P

posedge 12 pragmas 15 precedence, operator 83

# Q

quiescent\_state 41

#### R

range 42
reg\_loaded 42
relationships, time shift 12
repetition of sequences 14
reporting 11
req\_requires 44
req\_resp 45
resolution, name 13
restrictions, OVL 57
runtime options 10

# S

sequence 46
sequences
complex 14
composite 14
conditional 14
conditions over 14
repetition 14
shifting time 12
stack 47
system tasks 80

## Т

tasks 80
tasks, debug control 80
template 15
templates 16, 56, 85
temporal assertions 12
time shift relationships 12
timeout 47
tri\_state 49
true, unconditional 14

## Ū

unconditional true boolean 14 underflow 49 unit 12 units 12, 16, 56, 85

# V

v' 13 valid\_id 50 value 50 -vera 10 -vera\_dbind 10 Verilog 83 Verilog logical expressions 82

## W

window 51