# 112-1 SoC Design Laboratory

## Lab3

112061573 王語卉

## I. Block diagram

In this lab, we're going to use Verilog code to implement the FIR system. The following is the <u>block diagram</u> of the whole FIR system:



The blocks are for readability. There're actually no submodules in fir.v

The input and output port have been defined. I use **bram11** for tap RAM and data RAM. There're an FSM, a multiplier and an adder, address generator and some registers in my design.

### • The FSM:



I use four states in the FSM. The **COEF** state is used for the tap RAM to store the coefficient and to read out the coefficient. The **FIRR** state is used to read data in, to store data, to read the data and coefficient out and to perform multiply and add operation. The **IDLE2** state is used to check the ap\_done and ap\_idle.

## • The datapath and the control counter:





| state   | COEF | FIRR | FIRR | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR   | FIRR | FIRR  | FIRR  |
|---------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|------|-------|-------|
| count   |      | 0    | 1    | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 0 1    |      | 2     | 3 4   |
| count_a |      | 0    | 0    | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10 0   | )    | 1     | 2 3   |
| count_x |      | 0    | 0    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9 10   | )    | 0     | 1 2   |
| y       | X    | X    | d0   | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8 | d0~d9 | d0~d10 | d0   | d0~d1 | d0~d2 |
| n_y     | 0    | 0    | d0   | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8 | d0~d9 | 0      | d0   | d0~d1 | d0~d2 |
| рге_у   | Х    | 0    | 0    | d0    | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8 | d0~d9  | 0    | d0    | d0~d1 |

I use **count**, **count\_a** (for counting RAM address) and **count\_x** (for counting accumulations) to control the datapath, the address and the output control.



## • The registers:



The registers are used to store the engine's current situation. Ap\_done will last until ap\_idle become 1. Ap\_idle will become 1 after sending the ap\_done signal out.

## • The control signals:



```
Arready = 1
Awready = wready = 1
```

Since the bram will output the data in the next cycle after given an address, I use one register to delay rvalid signal. Except for the COEF state that rvalid and rdata are being used to send the coefficient, they're sending ap\_start/ap\_done/ap\_idle in other time.

The <u>tap RAM</u> and <u>data RAM</u> operations will be described in the next section.

## II. Operations

The overall flow of the FIR engine is like below:

| Control  | State | Flow                | <b>Detail operations</b>               |
|----------|-------|---------------------|----------------------------------------|
|          | IDLE  | none                |                                        |
|          | COEF  | Step1. Write        | Write coefficient into tap RAM         |
|          |       |                     | Write 0 into data RAM                  |
|          |       | Step2. Read         | Read coefficient from tap RAM          |
| ap_start | FIRR  | Every cycle         | Read coefficient from tap RAM          |
|          |       |                     | Read data from data RAM                |
|          |       | Every 11 cycle      | Load new data x                        |
|          |       |                     | Write new data into data RAM           |
|          |       |                     | Send the result $y$ to the output port |
|          |       |                     | Update the address flag                |
| ap_done  | IDLE2 | Step1. send ap_done |                                        |
|          |       | Step2. send ap_idle |                                        |

### In COEF:

• In COEF state, **tap RAM** have two conditions: (1) awvalid & waddr[7] (write) (2) arvalid & raddr[7] (read).

I use **waddr[6:0]** and **raddr[6:0]** for the tap RAM address in (1) and (2) respectively.

In (1), the tap\_EN and tap\_WE are **wready** which means the data exchange (wready & wvalid). In (2), tap\_EN is **out\_rvalid** which means the output data is prepared.

• Since the **data RAM** is not initialized, I use the same address, EN and WE as tap RAM to initialize data RAM in this state.

### In FIRR:

- We always need to access the RAM to get the coefficient and the data.
   Therefore, both of the EN are always on. The address of the tap RAM is the count a. The WE of the tap RAM is 0.
- In FIR system, the data order changes every 11 cycles. Therefore, I use an additional register as **address\_flag** to store the starting address of the data RAM for every 11 cycles.
- The newest data will store in the address that "address\_flag 1" points to. The table represents the change of the flag and the red word means the newest data.

| flag    |         | 1     | 2    | .3 | 4     | . 5   |       | 5 5   | 7     | 8     | 9 10   | ) (     | 1       | 2       |         | 4       |         |
|---------|---------|-------|------|----|-------|-------|-------|-------|-------|-------|--------|---------|---------|---------|---------|---------|---------|
|         | 0~10    | 11~21 | 22~3 | 2  | 33~43 | 44~54 | 55~65 | 66~76 | 77~87 | 88~98 | 99~109 | 110~120 | 121~131 | 132~142 | 143~153 | 154~164 | 165~175 |
| address | x(data) |       |      |    |       |       |       |       |       |       |        |         |         |         |         |         |         |
| 0       | D0      | D0    | D0   |    | D0     | D0      | D11     | D11     | D11     | D11     | D11     |
| 1       |         | 0 D1  | D1   |    | D1     | D1      | D1      | D12     | D12     | D12     | D12     |
| 2       |         | 0     | 0 D2 |    | D2     | D2      | D2      | D2      | D13     | D13     | D13     |
| 3       |         | 0     | 0    | 0  | D3     | D3      | D3      | D3      | D3      | D14     | D14     |
| 4       |         | 0     | 0    | 0  | 0     | D4    | D4    | D4    | D4    | D4    | D4     | D4      | D4      | D4      | D4      | D4      | D15     |
| 5       |         | 0     | 0    | 0  | 0     | 0     | D5    | D5    | D5    | D5    | D5     | D5      | D5      | D5      | D5      | D5      | D5      |
| 6       |         | 0     | 0    | 0  | 0     | 0     | (     | D6    | D6    | D6    | D6     | D6      | D6      | D6      | D6      | D6      | D6      |
| 7       |         | 0     | 0    | 0  | 0     | 0     | (     | ) (   | D7    | D7    | D7     | D7      | D7      | D7      | D7      | D7      | D7      |
| 8       |         | 0     | 0    | 0  | 0     | 0     | (     | ) (   | )     | 0 D8  | D8     | D8      | D8      | D8      | D8      | D8      | D8      |
| 9       |         | 0     | 0    | 0  | 0     | ) 0   | (     | ) (   | )     | 0     | 0 D9   | D9      | D9      | D9      | D9      | D9      | D9      |
| 10      |         | 0     | 0    | 0  | (     | ) 0   | (     | ) (   | )     | 0     | 0 (    | D10     | D10     | D10     | D10     | D10     | D10     |

• The data order in every 11 cycles is represented in the next table. I use count\_a to calculate the address.

#### Count\_a

| flag    |      |           | 1    | :   | 2    |    | 3    |      | 4   |      |           | 5    |    | 6    |                  | 7 |      |    | 8   | 9    | 9 1    | 0 0     | ) 1     | 2       | 3       | 4       | 5       |
|---------|------|-----------|------|-----|------|----|------|------|-----|------|-----------|------|----|------|------------------|---|------|----|-----|------|--------|---------|---------|---------|---------|---------|---------|
| cycle   | 0~1  | .0        | 11~2 | 21  | 22~  | 32 | 33   | ~43  | 4   | 14~5 | 54        | 55~  | 65 | 66   | ~76              |   | 77~8 | 37 | 88  | 3~98 | 99~109 | 110~120 | 121~131 | 132~142 | 143~153 | 154~164 | 165~175 |
| address | x(da | ata)      |      |     |      |    |      |      |     |      |           |      |    |      |                  |   |      |    |     |      |        |         |         |         |         |         |         |
| 0       | D0   | <b>10</b> | D0   | 9   | D0   | 8  | DO   | 7    | ]   | D0   | 6         | D0   | 5  | DC   | 4                |   | D0   | 3  | D   | 0    | D0     | D0      | D11     | D11     | D11     | D11     | D11     |
| 1       |      | 0         | 0 D1 | 10  | D1   | 9  | D1   | l 8  | ]   | D1   | 7         | D1   | 6  | D1   | . 5              |   | D1   | 4  | D.  | 1    | D1     | D1      | D1      | D12     | D12     | D12     | D12     |
| 2       |      | 1         | 0    | 0 ( | 0 D2 | 10 | D2   | 9    | ]   | D2   | 8         | D2   | 7  | D2   | 6                |   | D2   | 5  | D.  | 2    | D2     | D2      | D2      | D2      | D13     | D13     | D13     |
| 3       |      | 2         | 0    | 1 ( | 0    | 0  | 0 D3 | 3 10 | ) ] | D3   | 9         | D3   | 8  | D3   | ; <mark>7</mark> |   | D3   | 6  | D.  | 3    | D3     | D3      | D3      | D3      | D3      | D14     | D14     |
| 4       |      | 3         | 0    | 2 ( | 0    | 1  | 0    | 0    | 0   | D4   | <b>10</b> | D4   | 9  | D4   | . 8              |   | D4   | 7  | D   | 4    | D4     | D4      | D4      | D4      | D4      | D4      | D15     |
| 5       |      | 4         | 0    | 3 ( | 0    | 2  | 0    | 1    | 0   |      | 0         | 0 D5 | 10 | D5   | 5 9              |   | D5   | 8  | D.  | 5    | D5     | D5      | D5      | D5      | D5      | D5      | D5      |
| 6       |      | 5         | 0    | 4 ( | 0    | 3  | 0    | 2    | 0   |      | 1         | 0    | 0  | 0 D6 | 10               |   | D6   | 9  | D   | 5    | D6     | D6      | D6      | D6      | D6      | D6      | D6      |
| 7       |      | 6         | 0    | 5 ( | 0    | 4  | 0    | 3    | 0   |      | 2         | 0    | 1  | 0    | 0                | 0 | D7   | 10 | D'  | 7    | D7     | D7      | D7      | D7      | D7      | D7      | D7      |
| 8       |      | 7         | 0    | 6   | 0    | 5  | 0    | 4    | 0   |      | 3         | 0    | 2  | 0    | 1                | 0 |      | 0  | 0 D | 3    | D8     | D8      | D8      | D8      | D8      | D8      | D8      |
| 9       |      | 8         | 0    | 7 ( | 0    | 6  | 0    | 5    | 0   |      | 4         | 0    | 3  | 0    | 2                | 0 |      | 1  | 0   | (    | D9     | D9      | D9      | D9      | D9      | D9      | D9      |
| 10      |      | 9         | 0    | 8 ( | 0    | 7  | 0    | 6    | 0   |      | 5         | 0    | 4  | 0    | 3                | 0 |      | 2  | 0   | (    | )      | 0 D10   | D10     | D10     | D10     | D10     | D10     |

If "count\_a + flag <= 10", then address is "count\_a + flag".

If "count\_a + flag > 10", then address is "count\_a + flag - 11".

• When the address comes to "address\_flag – 1", i.e., the last address in every 11 cycles, I set ss\_tready to 1 to receive the new data. At the same time, data\_WE is also set to 1 to write the new data into data RAM. Therefore, the new data will be read out in the next cycle to perform the last accumulation in these 11 cycles. Moreover, since the next cycle will start the new 11 cycles,

the address\_flag, i.e., the starting address, will be updated in this cycle, too.

| state         | COEF | FIRR | FIRR | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR  | FIRR        | FIRR       | FIRR        | FIRR      | FIRR  |   |
|---------------|------|------|------|-------|-------|-------|-------|-------|-------|-------|-------|-------------|------------|-------------|-----------|-------|---|
| count         |      | ) .  | 1 :  | 2     | 3     | 4 .   | 5     | 6     | 7     | 8     | 9 10  | 0           | 1          |             | 2         | 3     | 4 |
| count_a       |      | ) (  | ) .  | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8 9   | 10          | 0          |             | 1         | 2     | 3 |
| count_x       |      | ) (  | ) (  | )     | 1     | 2 .   | 3     | 4     | 5     | 6     | 7 8   | 9           | 10         |             | О         | 1     | 2 |
| y             | X    | X    | d0   | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8 | d0~d9       | d0~d10     | d0          | d0~d1     | d0~d2 |   |
| n_y           | 0    | 0    | d0   | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8 | d0~d9       | 0          | d0          | d0~d1     | d0~d2 |   |
| pre_y         | X    | 0    | 0    | d0    | d0~d1 | d0~d2 | d0~d3 | d0~d4 | d0~d5 | d0~d6 | d0~d7 | d0~d8       | d0~d9      | 0           | d0        | d0~d1 |   |
| address       |      | ζ    | 1 :  | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9 10  | 0           | 2          |             | 3         | 4     | 5 |
| flag          |      | 1    | 1 .  | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |             | 2          |             | 2 .       | 2     | 2 |
| data_WE       |      | ) (  | ) (  | )     | 0     | 0     | 0     | 0     | 0     | 0     | 0 (   | 1           | 0          |             | o .       | 0     | 0 |
| out_ss_tready |      | ) (  | ) (  | )     | 0     | 0     | 0     | 0     | 0     | 0     | 0 :   | . 0         | 0          |             | 0         | 0     | 0 |
| ss_tready     |      | ) (  | ) (  | )     | 0     | 0     | 0     | 0     | 0     | 0     | 0 (   | 1           | 0          |             | o .       | )     | 0 |
|               |      |      |      |       |       |       |       |       |       |       |       | write D1 to | addr 0     |             |           |       |   |
|               |      |      |      |       |       |       |       |       |       |       |       |             | D1 is read | out to calc | ulate d10 |       |   |
|               |      |      |      |       |       |       |       |       |       |       |       | Update the  | flag       |             |           |       |   |
|               |      |      |      |       |       |       |       |       |       |       |       |             |            |             |           |       |   |

• If count\_x == 10, then we output the result y, and out\_sm\_tvalid will be 1. If the last\_flag is 1, out\_sm\_tlast will be 1. When sm\_tlast become 1, then ap\_done will become 1.

# III. Resource usage

| 1. Slice Logic        |                  |             |                        |                       |                      |
|-----------------------|------------------|-------------|------------------------|-----------------------|----------------------|
| +                     | +<br>  Used<br>+ | <br>  Fixed | +<br>  Prohibited<br>+ | +<br>  Available<br>+ | ++<br>  Util%  <br>+ |
| Slice LUTs*           | 142              |             | 0                      | 53200                 | 0.27                 |
| LUT as Logic          | 142              | 0           | 0                      | 53200                 | 0.27                 |
| LUT as Memory         | 0                | 0           | 0                      | 17400                 | 0.00                 |
| Slice Registers       | 122              | 0           | 0                      | 106400                | 0.11                 |
| Register as Flip Flop | 122              | 0           | 0                      | 106400                | 0.11                 |
| Register as Latch     | 0                | 0           | 0                      | 106400                | 0.00                 |
| F7 Muxes              | 0                | 0           | 0                      | 26600                 | 0.00                 |
| F8 Muxes              | 0                | 0           | 0                      | 13300                 | 0.00                 |
| +                     | +                | +           | +                      | +                     | ++                   |

| 2. Memory      |      |   |       |            |           |       |
|----------------|------|---|-------|------------|-----------|-------|
|                |      |   |       |            |           |       |
| +              | +    | + | +     |            | +         | +     |
| Site Type      | Used | Ī | Fixed | Prohibited | Available | Util% |
| +              |      |   |       |            |           |       |
| Block RAM Tile | 0    | Т | 0     | 0          | 140       | 0.00  |
| RAMB36/FIFO*   | 0    | 1 | 0     | 0          | 140       | 0.00  |
| RAMB18         | 0    | Т | 0     | 0          | 280       | 0.00  |
| +              | +    | + | +     |            | +         | +     |

There're no bram in my design.

## IV. Timing report

Phase Error

(PE):

0.000ns

```
Clock Waveform(ns) Period(ns) Frequency(MHz)
axis_clk {0.000 7.500}
                                                                                66.667
                                                  15.000
From Clock: axis_clk
   To Clock: axis_clk
Setup:0 Failing Endpoints, Worst Slack0.477ns, Total ViolationHold:0 Failing Endpoints, Worst Slack0.140ns, Total ViolationPW:0 Failing Endpoints, Worst Slack7.000ns, Total Violation
                                                                                                                                                                   0.000ns
                                                                                                                                                                     0.000ns
                                                                                                                                                                   0.000ns
Max Delay Paths
 \begin{array}{lll} \mbox{Slack (MET)} : & \mbox{0.477ns (required time - arrival time)} \\ \mbox{Source:} & \mbox{araddr[7]} \end{array} 
  (input port clocked by axis_clk {rise@0.000ns fall@7.500n data_A[5] (output port clocked by axis_clk {rise@0.000ns fall@7.500 axis_clk axis_clk Path Group: Max at Slow Process Corner Requirement: 15.000ns (axis_clk rise@15.000ns - axis_clk rise@0.000ns) at Path Delay: 6.988ns (logic 3.978ns (56.932%) route 3.009ns (43.068%)) Logic Levels: 5 (IBUF=1 LUT3=1 LUT6=2 OBUF=1) Input Delay: 3.750ns Output Delay: 3.750ns
                                              (input port clocked by axis_clk {rise@0.000ns fall@7.500ns period=15.000ns})
                                             (output port clocked by axis_clk {rise@0.000ns fall@7.500ns period=15.000ns})
   Output Delay:
                                           3.750ns
   Clock Uncertainty:
      lock Uncertainty: 0.035ns ((TSJ^2 + TIJ^2)^1/2 + DJ) / 2 + PE
Total System Jitter (TSJ): 0.071ns
Total Input Jitter (TIJ): 0.000ns
      Discrete Jitter
                                                (DJ):
                                                               0.000ns
```

| Location | Delay type                                 | Incr(ns) | Path(ns) | Netlist Resource(s)                                 |
|----------|--------------------------------------------|----------|----------|-----------------------------------------------------|
|          | (clock axis_clk rise edge)                 | )        |          |                                                     |
|          |                                            | 0.000    | 0.000 r  |                                                     |
|          | input delay                                | 3.750    | 3.750    |                                                     |
|          |                                            | 0.000    | 3.750 r  | araddr[7] (IN)                                      |
|          | net (fo=0)                                 | 0.000    | 3.750    | araddr[7]                                           |
|          |                                            |          |          | araddr_IBUF[7]_inst/I                               |
|          | IBUF (Prop_ibuf_I_0)                       |          |          | araddr_IBUF[7]_inst/0                               |
|          | net (fo=34, unplaced)                      | 0.800    |          | _ : ;                                               |
|          |                                            |          |          | out_rvalid_reg_i_1/I2                               |
|          | LUT3 (Prop_lut3_I2_0)                      | 0.124    |          | out_rvalid_reg_i_1/0                                |
|          | net (fo=12, unplaced)                      | 0.497    |          | out_rvalid_pre                                      |
|          | LUTS (D. 1.6 TO 0)                         | 0.404    |          | tap_A_OBUF[5]_inst_i_1/I3                           |
|          | LUT6 (Prop_lut6_I3_0)                      | 0.124    |          | tap_A_OBUF[5]_inst_i_1/0                            |
|          | net (fo=2, unplaced)                       | 0.913    |          | tap_A_OBUF[5]                                       |
|          | LUTE (Door lute TO O)                      | 0.124    |          | data_A_OBUF[5]_inst_i_1/IO                          |
|          | LUT6 (Prop_lut6_I0_0) net (fo=1, unplaced) | 0.124    |          | <pre>data_A_OBUF[5]_inst_i_1/0 data A OBUF[5]</pre> |
|          | net (+0-1, unplaced)                       | 0.000    |          | data_A_OBUF[5]<br>data A OBUF[5] inst/I             |
|          | OBUF (Prop obuf I 0)                       | 2.634    |          |                                                     |
|          | net (fo=0)                                 | 0.000    |          |                                                     |
|          | 1100 (100)                                 | 0.000    |          | data_A[5]<br>data_A[5] (OUT)                        |
|          |                                            |          | · ·      |                                                     |
|          |                                            |          |          |                                                     |
|          | <pre>(clock axis_clk rise edge)</pre>      | )        |          |                                                     |
|          |                                            | 15.000   |          |                                                     |
|          | clock pessimism                            | 0.000    |          |                                                     |
|          | clock uncertainty                          | -0.035   |          |                                                     |
|          | output delay                               | -3.750   | 11.215   |                                                     |
|          | required time                              |          | 11.215   |                                                     |
|          | arrival time                               |          | -10.738  |                                                     |
|          |                                            |          |          |                                                     |
|          | slack                                      |          | 0.477    |                                                     |

### V. Simulation waveform





