



Timed Functional Simulation and Interference Analysis of Mixed-Criticality Applications





Kim Grüttner, Philipp Ittershagen, Frank Oppenheimer

kim.gruettner@offis.de

OFFIS – Institute for Information Technology Hardware/Software Design Methodology Group R&D Division Transportation

December, 9th 2014 EMC<sup>2</sup> WP2/WP4 Meeting





#### 1 HW/SW Communication and Partitioning Motivation



- Communication between Tasks is a critical part of the development of concurrent embedded systems
- Mapping of components (Hard-/Software) is often subject to changes
  - but require expensive design changes
- Goal: Enable inexpensive HW/SW (re-)partitioning
  - ► transparent tool-based support of communication across HW/SW boundaries
- provision of generic HW/SW interface implementation





#### 2 Outline

- 1 Previous Work
- 2 Planned Extensions in EMC<sup>2</sup>
- 3 Conclusion







#### 3 Outline

#### **Previous Work**

- 1 Previous Work
  - OSSS Oldenburg System Synthesis Subset
  - Introduction to rmi4linux
- 2 Planned Extensions in EMC<sup>2</sup>
- 3 Conclusion







### 4 Properties of OSSS

**Previous Work** 

- OSSS: Extension of SystemC
- Offers homogeneous Modeling- and Refinement Methodology, for describing HW and SW components
  - ▶ Hardware Module
  - Software Task
  - Shared Object
- Shared Object: Communication objects between HW modules and SW tasks
  - Synthesis/Mapping in dedicated HW or Memory





#### 5 Application and Virtual Target Architecture Layer Previous Work



- Initial model: Application Layer
  - Concurrent Tasks, communicating through Method Calls on Shared Objects





#### 5 Application and Virtual Target Architecture Layer Previous Work



- Initial model: Application Layer
  - ► Concurrent Tasks, communicating through Method Calls on Shared Objects
- ► Refinement: Virtual Target Architecture (VTA) Layer





#### 5 Application and Virtual Target Architecture Layer Previous Work



- Initial model: Application Layer
  - ► Concurrent Tasks, communicating through Method Calls on Shared Objects
- ► Refinement: Virtual Target Architecture (VTA) Layer
  - ► Shared Objects can be mapped to HW Blocks and Memories





# 6 Shared Objects

**Previous Work** 

- Shared Objects offer method-based interface (Service) for tasks
- Concurrently accessing tasks (clients) are synchronized transparently
- Services can have logical pre-conditions (Guards)
  - based on inner state of Shared Object
  - can block service call until Guard is fulfilled
  - a blocked service call can only be released by another unblocked service, changing the Shared Object's inner state





# 6 Shared Objects

**Previous Work** 

- Shared Objects offer method-based interface (Service) for tasks
- Concurrently accessing tasks (clients) are synchronized transparently
- Services can have logical pre-conditions (Guards)
  - based on inner state of Shared Object
  - can block service call until Guard is fulfilled
  - a blocked service call can only be released by another unblocked service, changing the Shared Object's inner state

| FIFO-Method              | Guard  |
|--------------------------|--------|
| <pre>put(int item)</pre> | !full  |
| <pre>int get()</pre>     | !empty |

Table: Example for using Guards





# 7 Example

#### **Previous Work**





### Unscheduled







# 7 Example

#### **Previous Work**





#### No preemption, Suspended







### 7 Example

#### **Previous Work**





# Priority Inheritance, Suspended







# 8 Main requirements for rmi4linux

**Previous Work** 

The driver framework rmi4linux shall

- offer an abstract interface to Shared Objects,
   independent from their mappings (Hardware, Memory, and Processor)
- reduce interferences between Client and (Hardware) Shared Object through asynchronous protocol
- separate platform specific information from implementation to ease Porting between different platforms
- allow execution of multiple Clients on a CPU
  - Problem: Serialization of concurrent access and possible blocking by Guard conditions: Multi-Level Lock





- HW Shared Object has its own Scheduler for arbitrating multiple requests, that could be blocked by Guards
- Communication of SW Tasks with HW Shared Objects through Remote Method Invocation (RMI)





- HW Shared Object has its own Scheduler for arbitrating multiple requests, that could be blocked by Guards
- Communication of SW Tasks with HW Shared Objects through Remote Method Invocation (RMI)
- Method arguments are serialized
  - Shared Object is notified about requested call:
    - Client sends Client ID and Method ID
    - Shared Object Scheduler calculates Guard mask, performs arbitration, and might grant requested service call
- Method arguments are received and de-serialized by Shared Object for executing Service Call
- If service call generates return value, these steps are performed in reverse order





































- Methods/Services are executed from within the context of the task
- Modification of inner state requires exclusive access
- Usage of dedicated memory location (SW-Register) for locking access across different CPUs
- Can be relaxed in a single CPU case since Lock can be mapped to OS mechanisms (Semaphore)





# 12 Integration with Linux

**Previous Work** 

- Kernel Module and Driver Library
- Transfer of Service Arguments and Return data using dedicated mapped address space
- Platform information statically available in device tree
  - Monitoring of Shared Object State
    - waiting for Guard Condition
    - waiting for completion of Service Call







#### ▶ 13 Outline

#### Planned Extensions in EMC<sup>2</sup>

- 1 Previous Work
- 2 Planned Extensions in EMC<sup>2</sup>
  - Representation of Mixed-Criticality
  - Targeted Hardware Platform
- 3 Conclusion







# ▶ 14 Extension of Virtual Target Architecture Model

Planned Extensions in EMC<sup>2</sup>



- Support for
  - Data and Instruction Cache
  - Memory Management Unit (MMU)
  - Shared Instruction and Data Memory
  - Shared Cache
  - Symmetric Multi-Processing (SMP)

- Provision of
  - hierarchical bus/x-bar interconnect
  - unpredictable bus arbitration
  - predictable (e.g. TDMA) bus arbitration





#### 15 Extensions of Application Layer Model

Planned Extensions in EMC<sup>2</sup>



#### Mixed-Criticality Model

- ► Finite set of Applications *A<sub>i</sub>* with
  - criticality level L<sub>i</sub>
  - with set of Tasks T<sub>i</sub>
  - ▶ with set of Shared Objects S<sub>i</sub>
- ► Each Task  $t_i \in T_i$  is defined by  $(P_i, D_i, C_i, SI_i, L_i)$  with
  - period (minimum arrival time) P
  - deadline D
  - workload and memory access graph C
  - ▶ ports to Shared Object Interfaces  $SI \in Si.I$
  - criticality level L
- Each Shared Object Si consists of
  - a set of Interfaces  $I_i$  with methods  $m_j \in I_k \in I_i$  (let  $M_i$  be the union of all methods in  $I_i$ )
  - a set of side effect free Guards G<sub>i</sub>
  - a set of guarded methods GM<sub>i</sub> ∈ M<sub>i</sub> × G<sub>i</sub> implementing all interfaces methods M<sub>i</sub>
  - a shared resource access arbitration policy





#### 16 Extensions of OSSS Runtime

#### Planned Extensions in EMC<sup>2</sup>



- ► Hierarchical Scheduling, e.g.
  - ring-based scheduling with different scheduler per ring
  - ► tree-based scheduling
  - **...**



RS<sub>0</sub>, RS<sub>1</sub>: Runtime System Scheduler

t<sub>0,0</sub>, t<sub>0,1</sub>: Tasks of RS<sub>0</sub>

 $t_{1,0}, t_{1,1}, t_{1,2}$ : Tasks of RS<sub>1</sub>

 $S_{\scriptscriptstyle 0},\,S_{\scriptscriptstyle 1}$  : Shared Objects of  $RS_{\scriptscriptstyle 0}$ 





#### 17 Targeted Hardware Platform

Planned Extensions in EMC<sup>2</sup>







### ► 18 Outline Conclusion

- 1 Previous Work
- 2 Planned Extensions in EMC<sup>2</sup>
- 3 Conclusion







# 19 Summary and Future Work

Conclusion

- OSSS offers...
  - homogeneous Modeling- and Refinement Methodology
  - and executable model for parallel HW/SW SoCs
- Driver framework rmi4linux...
  - offers homogeneous interface of OSSS SW Tasks for accessing Shared Objects under Linux
  - abstracts Shared Object specific mapping (CPU-local, -global and HW)
- Outlook:
  - Representation of different criticalities at Application Layer
  - Support for hierarchical scheduling to support mixed-criticality scheduling
  - Extension of Virtual Target Architecture Layer to support Xilinx Zynq





**20** 

Thank you very much for your attention!

Questions?





# 21 Bibliography (I)

#### Conclusion



P. A. Hartmann, K. Grüttner, P. Ittershagen, and A. Rettberg.

A framework for generic HW/SW communication using remote method invocation.

In Electronic System Level Synthesis Conference (ESLsyn), 2011, pages 1–6, June 2011.



P. A. Hartmann, K. Grüttner, A. Rettberg, and I. Podolski.

Distributed Resource-Aware Scheduling for Multi-core Architectures with SystemC.

In Mike Hinchey, Bernd Kleinjohann, Lisa Kleinjohann, Peter A. Lindsay, Franz J. Rammig, Jon Timmis, and Marilyn Wolf, editors, *Distributed, Parallel and Biologically Inspired Systems*, volume 329 of *IFIP Advances in Information and Communication Technology*, pages 181–192. Springer Berlin Heidelberg, 2010.





# 22 Bibliography (II)

#### Conclusion



P. A. Hartmann, H. Kleen, P. Reinkemeier, and W. Nebel.

Efficient Modelling and Simulation of Embedded Software Multi-Tasking using SystemC and OSSS.

In Specification, Verification and Design Languages, 2008. FDL 2008. Forum on, pages 19–24, Sept 2008.



P. Ittershagen, P. A. Hartmann, K. Grüttner, and A. Rettberg.

Hierarchical Real-Time Scheduling in the Multi-Core Era – An Overview.

In Object/Component/Service-Oriented Real-Time Distributed Computing (ISORC), 2013 IEEE 16th International Symposium on, pages 1–10, June 2013.



P. Reinkemeier, P. Ittershagen, I. Stierand, P. A. Hartmann, S. Henkler, and K. Grüttner. Seamless Segregation for Multi-Core Systems.

Technical report, OFFIS, 9 2013.