## HD CSE 2<sup>nd</sup> Semester (110) ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC)

Department of Computer Science and Engineering (CSE)

SEMESTER EXAMINATION

SUMMER SEMESTER, 2016-2017

RATION: 1 Hour 30 Minutes

**FULL MARKS: 75** 

## CSE 4205: Digital Logic Design

programmable calculators are not allowed. Do not write anything on the question paper.

There are 4 (Four) questions A-There are 4 (Four) questions. Answer any 3 (Three) of them.

Figures in the right margin indicate marks.

What are the benefits of universal gates? Implement the functionalities of NAND gates using 7 NOR gates and the functionalities of NOR gates using NAND gates. Analyze the two output combinational circuit shown in Figure 1. Obtain the Boolean 10 Functions for the two outputs and explain the circuit operations.



Figure 1: Combinational circuit.

Simplify the following Boolean expressions to a minimum number of literals.

8

5

8

12

- (A+B)'(A'+B')i.
- (x'y'+z)'+z+xy+wzii.

a) Generally NAND and NOR gates are implemented and verified using 2 inputs. Can you extend the number of inputs of them (more than two) as we do for AND or OR gates. Justify your answer with proper explanation and circuit diagram.

b) Parity generator is a circuit that generates parity bit in the transmitter and parity checker is one that checks the parity in receiver. Now draw two circuit diagrams of parity generator and parity checker using exclusive-or and equivalence gates only for 4-bit message. Consider even parity for parity generation and checking.

c) Following Design Procedure, design a 4-bit binary-to-gray code converter including function

table and logic diagram.

- 12 Simplify the following Boolean functions using Karnaugh-Map in (i) POS and (ii) SOP form.
  - F = ABC + A'B'CD' + A'BC'Di.  $a. \quad d = B'D + A'BD' + AB'D'$
  - $F(w,x,y,z) = \prod (1, 3, 5, 7, 13, 15)$ ii.

- Simplify the following Boolean function by means of Quine-McCluskey method and also implement the simplified expression using NOR gates only.  $F(w,x,y,z) = \sum_{i}(0,1,5,7,8,10,14,15).$
- Suppose for arithmetic addition of two decimal digits, augend and addend are taken in BCD Suppose for arithmetic addition of two destructs. The output sum of the decimal digits together with a possible carry from a previous stage. The output sum of the decimal digits together with a possible carry from a province a block diagram that can solve the abovementioned problem with necessary function table and simplification steps.

abovementioned problem with necessary fundamental abovementioned problem with necessary to multiply two binary numbers, each two bits long, in order to form their by the necessary to multiply two binary numbers he represented by at an and by by where sub-It is necessary to multiply two binary manners be represented by  $a_1 a_0$  and  $b_1 b_0$  where subscript 0

denotes the least significant bit.

i. Determine the number of output lines required.

Find the simplified Boolean expressions for each output following necessary procedures.

Draw the circuit diagram.

What is a self-complementary code? What are the advantages of these codes over BCD? Give corresponding examples that verify your answer.