## ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC)

## Department of Computer Science and Engineering (CSE)

SEMESTER FINAL EXAMINATION

SUMMER SEMESTER, 2017-2018

**DURATION: 3 Hours** 

**FULL MARKS: 150** 

10

7

CSE 4205: Digital Logic Design

Programmable calculators are not allowed. Do not write anything on the question paper.

There are 8 (eight) questions. Answer any 6 (six) of them.

Figures in the right margin indicate marks.

- a) Show that the dual of the exclusive-OR is equal to its complement.
   b) Find the value of x for the following equations:
  - i. x = 9's complement of (453)<sub>10</sub>
    - ii.  $(110101.101)_2 = (x)_4$
    - iii. x = BCD of 8620
    - iii. X BCD 01 8620
    - iv. x = Excess-3 code of 37
  - c) Define following terms (Draw diagram if necessary):
    - i. Demultiplexer
    - ii. Encoder
    - iii. Pulse and Edge Trigger
    - iv. Race Condition
- 2. a) Suppose, input to a combinational circuit is a 4 bit binary number. Design a circuit with minimum gates for the following:
  - i. Output, P = 1, if the number is prime
  - ii. Output, Q = 1, if the number is divisible by 3
  - b) Obtain the simplified Boolean expressions for output F and G in terms of the input variables in the circuit of Figure below and construct their truth table.



Figure 1: A combinational Circuit.

- 3. a) Design a combinational circuit that generates the 9's complement of a BCD digit.
  - b) Show that the characteristic equation for the complement output of a JK flip-flop is Q(t+1) = J'Q' + KQ.
- c) Explain the differences among a truth table, a state table, a characteristic table, and an excitation table. Also, write the differences among a Boolean equation, a state equation, a characteristic equation, and a flip-flop input equation.

4. What is Master-Slave flip-flop? Explain with block diagram and logic diagram.

Design the conversion of JK flip flop into D flip flop and T flip flop. b)

Design a 5 bit parity generator and parity checker with their corresponding equations.

10 10

5

10 15

5. a) Design a BCD to Seven segment display circuit using decoder.

A sequential circuit with two D flip-flops A and B, two inputs, x and y; and one output z is specified by the following next-state and output equations.

$$A(t+1) = xy' + xB$$
  

$$B(t+1) = xA + xB'$$
  

$$z = A$$

- Draw the logic diagram of the circuit. i.
- ii. List the state table for the sequential circuit.
- Draw the corresponding state diagram. iii.

Design a modulo-16 counter, using JK flip flop with the following sequence:

20

5

7,6,5,4,3,2,1,0,8,9,10,11,12,13,14,15,7,6,5,... b) What is the maximum propagation delay from clock to output for the counter of the Question 6.(a)? Explain your answer assuming necessary variables.

5

What is the difference between serial and parallel transfer? What type of register is used in 7. a)

10

10

5

Draw the logic diagram of a four-bit register with four D flip-flops and four  $4 \times 1$ multiplexers with mode selection inputs  $S_1$  and  $S_0$ . The register operates according to the

Table 1: Selection modes

| 51  | 20 | Register Operation                                                  |
|-----|----|---------------------------------------------------------------------|
| 0   | 0  | No change                                                           |
| 1   | 0  |                                                                     |
| 0   | 1  | Clear register to 0 outputs                                         |
| 1 . | 1  | Clear register to 0 (synchronous with the clock) Load parallel data |

- Write down the necessary equation accomplished by a 4 bit binary adder. Design that 4 bit magnitude comparator following those equations.
- The content of a 4 bit shift register is initially 1101. The register is shifted six times to the 8. right, with the serial input being 101101. What is the content of the register after each shift? b)

Construct a binary counter that counts from 0 through binary 127.

What is carry propagation delay of Binary Parallel Adder? How it can be reduced? Explain 10 10