## ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC)

## Department of Computer Science and Engineering (CSE)

MID SEMESTER EXAMINATION

WINTER SEMESTER, 2019-2020

**DURATION: 1 Hour 30 Minutes** 

**FULL MARKS: 75** 

8

5

## CSE 4305: Computer Organization and Architecture

Programmable calculators are not allowed. Do not write anything on the question paper.

There are 4 (Four) questions. Answer any 3 (Three) of them.

Figures in the right margin indicate marks.

- a) To asses a system following SPEC benchmark suit, we have to consider a specific calculation 12 procedure.
  - i. Mention each steps of that calculation procedure using respective evaluation flowchart.
  - ii. What type of mean will be used to calculate overall metric? Justify your assertion.
  - iii. How does this assessment procedure will take into account a system with multiple processors?
- b) A hypothetical machine has three instruction with their binary code:

0001 = Load AC from memory

0010 = Store AC to memory

0101 = Add to AC from memory

0011 = Load AC from I/O device

0111 = Store AC to I/O device

In these cases, the 12-bit address identifies a particular I/O along with memory locations. Show the program execution only drawing registers, buffers of I/O devices and memory contents in hexadecimal for the following program:

- i. Load AC from I/O device 5
- ii. Add content of memory location 940
- iii. Store AC to device 6
- iv. Store the I/O device address (where final result was stored) to memory location 941

[Hints: You should follow the instruction cycle state diagram to complete the program execution. Also assume I/O device 5 has the value of 3 and the memory location 940 contains a value of 2.]

- c) Define following terms:
  - i. XU
  - ii. RC delay
  - iii. ISR
  - iv. Thrashing
  - v. Sense Amplifier
- a) What happens when a check bit rather than a data bit is in error? How many check bits are needed
  if the Hamming error correction code is used to correct single bit and detect double bits errors in a
  1024-bit data word? Justify your answer.
  - b) Draw the structure of the IAS computer figuring out its all major components proposed by von 10 Newmann. Also quote the key points from his proposal based on what this structure was outlined.
  - c) Consider a machine with a byte addressable main memory of 2<sup>16</sup> bytes and block size of 8 bytes. 10 Assume that a direct mapped cache consisting of 32 lines is used with this machine.
    - i. How is a 16-bit memory address divided into tag, line number, and byte number?

Into what line would each of the following byte addresses be stored? ii.

0001 0001 0001 1011 1100 0011 0011 0100 1101 0000 0001 1101 1010 1010 1010 1010

- Suppose the byte with address 0001 1010 0001 1010 is stored in the cache. What are the iii. addresses of the other bytes stored along with it?
- iv. How many total bytes of memory can be stored in the cache?
- Why the tag is also stored in the cache? v.
- Suppose that the processor has access to two levels of memory. Level 1 contains 1000 words and has an access time of 0.01 µs; level 2 contains 100,000 words and has an access time of 0.1 µs. Assume that if a word to be accessed is in level 1, then the processor accesses it directly. If it is in level 2, then the word is first transferred to level 1 and then accessed by the processor. For simplicity, we ignore the time required for the processor to determine whether the word is in level 1 or level 2. If 95% of the memory accesses are found in level 1, what is the average time to access a word?
  - Consider the following 20-bit data:

20

5

- 01010000111100111001 How many additional bits are required to develop an SEC-DED code for the data mentioned i.
- ii. Develop the algebraic expression to calculate the check bits respectively.
- Develop an SEC-DED code and present all data and check bits properly following their iii.
- Show that your derived expressions will correctly identify an error in data bit 5. iv.
- Criticize different types of approaches to handle multiple interrupts concisely.
- "The set associative mapped cache can be implemented as fully associative cache or direct mapped cache as well" - justify this statement. Draw figures if necessary.
- Table 1 shows the execution times, in seconds, for five different benchmark programs on three 13 machines:

Table 1: Execution time in seconds for different processors.

| Benchmark | Processor |        |        |
|-----------|-----------|--------|--------|
|           | R         | M      | Z      |
| E         | 417       | 244    | 134    |
| F         | 83        | 70     | 70     |
| Н         | 66        | 153    | 135    |
| ı         | 39,449    | 35,527 | 66,000 |
| К         | 772       | 368    | 369    |

- Compute the speed metric for each processor for each benchmark, normalized to machine i. R treating as the reference system. Compute the arithmetic mean value for each system.
- Repeat question (i) using M as the reference machine. ii.
- Which machine is the slowest based on each of the preceding two calculations? iii.
- Repeat the calculations of questions (i) and (ii) using the geometric mean. Which machine iv. is the slowest based on the two calculations?