# MULTI-CORE ARCHITECTURE CHALLENGES

Don Soltis Sr. Principal Engineer Intel Fort Collins

### Intro

My background

Servers perspective

Start with some current processor trends

Look in more detail at multi-core and system integration

Examine hardware multi-core and integration limiters

Consider hardware and software innovation areas

# Microprocessor Trends Content Copyright IEEE 2009 extracted from ISSCC 2009







# PERCS Hardware (NCSA system)

PERCS – IBM's Programmable Easy-to-use Reliable Computing System

Selected for Phase II of HPCS – DARPA's High Productivity computing system

Power7 technology



IBM presentation at:
http://www.it.utah.edu/leadership
/committees/IT\_Managers/papers
/IBMinEducation.ppt

Content Copyright IBM 2008 extracted from "IBM in Education "2008

#### HP Integrity rx8640 Server System Overview-Front View



2 Processors and Memory require 1/8 of volume of 8 socket system

- 1. Hot plug disks
- 2. Cell boards
- 3. Redundant hot-swap power
- 4. Redundant hot-swap fans
- 5. PCI power supplies
- 6. Removable media DVD/DAT

Content Copyright HP 2009, extracted from "HP Integrity rx8640 Server QuickSpecs" <a href="http://h18000.www1.hp.com/products/quickspecs/12471\_div/12471\_div.PDF">http://h18000.www1.hp.com/products/quickspecs/12471\_div/12471\_div.PDF</a>

DIMM capacity more than doubled every two years up to 1995. Past ten years growth has been less than double every two years. Source: ITRS Winter conference 2007.



Top View

- 1. Four small form factor (SFF) hot-plug drive bays
- 2. Three PCIe Mezzanine slots
- 3. Processor 0 of up to four Intel® Itanium® 9100 series processors
- 4. Processor 1 of up to four Intel® Itanium® 9100 series processors



**Bottom View** 

- 1. Twenty-four (24) DDR2 DIMM Slots
- 2. Processor 2 and 3 of up to four Intel® Itanium® 9100 series processors

Content Copyright HP 2009, extracted from "HP Integrity BL870c Server Blade QuickSpecs" <a href="http://h18004.www1.hp.com/products/quickspecs/12926\_na/12926\_na.pdf">http://h18004.www1.hp.com/products/quickspecs/12926\_na/12926\_na.pdf</a>

Fractal 2009

### **Core Count Futures**

### Limiters

- Memory bandwidth, capacity or both
- Application and OS scaling, applicability or both

### Enablers

- Memory bandwidth and capacity technology innovations
- Software innovations
  - Address Amdahl's Argument
    - Scalar vs. throughput performance paradigm

### Mission Critical (MC) Platform Roadmap



≥2 Sockets



- Largest scale Intel based platforms
- Powering systems with RISC/Mainframe-class reliability and data center security
- Greater choice and flexibility than proprietary RISC solutions

### Roadmap focused at Scalability & RAS

Content Copyright Intel 2008 extracted from IDF Fall 2008



\* Intel® QPI = Intel® QuickPath Interconnect

Content Copyright Intel 2008 extracted from IDF Fall 2008

# Example Glueless topologies



IOH CPU CPU CPU IOH IOH CPU CPU CPU CPU CPU

CPU topology

8 CPU topology (memory not shown)

Full Width (20 lane uni-directional) channel (@4.8GT/s)

Half Width (10 lane uni-directional) channel (@4.8GT/s)

IOH: I/O Hub (e.g. bridge to PCIe)

Content Copyright Intel 2008 extracted from IDF Fall 2008

NUMA,

scale-up

systems

# Example Hierarchical SMP



- Full width (20 lane) channel per direction(@4.8GT/s)
- ◆ → Number, type, and size are OEM dependent.

Content Copyright Intel 2008 extracted from IDF Fall 2008

# Core - Cache – Memory Topology

### Limiters

- Cores (applications) may cooperate or compete over cache bandwidth and capacity
- More memory bandwidth sharing among cores
- Memory capacity per core/thread is fairly flat

### Enablers

- Innovations in hardware-software communication to maximize system performance under varied workloads.
- Performance monitoring may play a part.
- Fast thread to thread communication and synchronization

# System Component Integration

### Limiters

- What's left?
- Socket pin count

### Enablers

- Increased bandwidth per pin
- Flexibility for different system designs

# Summary

- Increase in applications competing for compute resources in horizontally scaled environments
  - Cloud computing, Virtual machines, Consolidated machines, Utility computing are examples of this environment
  - Security becomes even more important
- Increase in applications cooperating for compute resources in vertically scaled environments
  - HPC, Medical, Energy and Simulation applications are a good example of this environment