## COMP4611: Design and Analysis of Computer Architectures

# **Pipelining**

EPIC and IA-64

Lin Gu
CSE, HKUST

#### **Modern RISC processors**

- Complexity has nonetheless increased significantly
- Superscalar execution (where CPU has multiple functional units of the same type e.g. two add units) require complex circuitry to control scheduling of operations
- What if we could remove the scheduling complexity by using a smart compiler...?

#### **VLIW & EPIC**

- VLIW very long instruction word
- Idea: pack a number of noninterdependent operations into one long instruction
- Strong emphasis on compilers to schedule instructions
- Natural successor to RISC designed to avoid the need for complex scheduling in RISC designs
- Example: IA-64

Instr 1

Instr 2

Instr 3

3 instructions scheduled into one long instruction word

#### **Today's Architectural Challenges**

#### Performance barriers:

- Memory latency
- Branches
- Loop pipelining and call / return overhead
- Hardware-based instruction scheduling
- Unable to efficiently schedule parallel execution
- Too few registers
- Unable to fully utilize multiple execution units

#### **Improving Performance**

To achieve improved performance, Itanium(R) architecture code accomplishes the following:

- Increases instruction level parallelism (ILP)
- Improves branch handling
- Hides memory latencies

#### Instruction level parallelism (ILP)

#### Increase ILP by:

- More resources
  - Large register files
  - Avoiding register contention
- •3-instruction wide word
  - Bundle
  - Facilitates parallel processing of instructions
- •Enabling the compiler/assembly writer to explicitly indicate parallelism

#### IA- 64: The Itanium Processor

- Intel and Hewlett-Packard Co. designed a new architecture, IA-64, that they expected to be much more effective at executing instructions in parallel
- IA-64 is brand new ISA, derived from EPIC (Explicitly Parallel Instruction Computing)
- A radical departure from the traditional paradigms.



#### IA - 64

- 64-bit ISA
- Instructions are scheduled by the compiler, not by the hardware
- Much of the logic that groups, schedules, and tracks instructions is not needed thus simplifying the circuitry and promising to improve performance

#### Intel IA-64

#### Massive resources

- 128 GPRs (64-bit not including the NaT/Not a Thing bit)
- 128 FPRs (82-bit)
- 64 predicate registers
- Also has branch registers for indirect branches

#### Contrast to:

- RISC: 32 int, 32 FP, handful of control regs
- x86: 8 int, 8 fp, handful of control regs
  - x86-64 bumps this to 16, SSE adds 8/16 MM regs

## **IA-64 Registers**

#### APPLICATION REGISTER SET



#### IA-64 Groups

- Compiler assembles groups of instructions
  - No register data dependencies between instructions in the same group
    - Memory dependence may exist
  - Compiler explicitly inserts "stops" to mark the end of a group
  - Group can be arbitrarily long

#### IA-64 Bundles



- Bundle == The "VLIW" Instruction
  - Templates define the types of instructions in a bundle
    - 5-bit template encoding
    - also encodes "stops"
  - Three 41-bit instructions
  - Bundles can be connected together and executed simultaneously
- 128 bits per bundle
  - average of 5.33 bytes per instruction
    - x86 only needs 3 bytes on average

## **Instruction Types**

| Instruction<br>Type | Description     | Execution Unit Type        |  |  |  |
|---------------------|-----------------|----------------------------|--|--|--|
| A                   | Integer ALU     | I-unit or M-unit           |  |  |  |
| I                   | Non-ALU integer | I-unit                     |  |  |  |
| M                   | Memory          | M-unit                     |  |  |  |
| F                   | Floating-point  | F-unit                     |  |  |  |
| В                   | Branch          | B-unit                     |  |  |  |
| L+X                 | Extended        | I-unit/B-unit <sup>a</sup> |  |  |  |

a. L+X Major Opcodes 0 - 7 execute on an I-unit. L+X Major Opcodes 8 - F execute on a B-unit.

- Instructions are divided into different types
  - the type determines which functional units the instruction operates on
  - templates are based on these types

## **Bundle Templates**

| Template | Slot 0 | Slot 1 | Slot 2              |
|----------|--------|--------|---------------------|
| 00       | M-unit | I-unit | I-unit              |
| 01       | M-unit | I-unit | I-unit              |
| 02       | M-unit | I-unit | I-unit              |
| 03       | M-unit | I-unit | I-unit              |
| 04       | M-unit | L-unit | X-unit <sup>a</sup> |
| 05       | M-unit | L-unit | X-unit <sup>a</sup> |
| 06       |        |        |                     |
| 07       |        |        |                     |
| 08       | M-unit | M-unit | I-unit              |
| 09       | M-unit | M-unit | I-unit              |
| 0A       | M-unit | M-unit | I-unit              |
| 0B       | M-unit | M-unit | I-unit              |
| 0C       | M-unit | F-unit | I-unit              |
| 0D       | M-unit | F-unit | I-unit              |
| 0E       | M-unit | M-unit | F-unit              |
| 0F       | M-unit | M-unit | F-unit              |
| 10       | M-unit | I-unit | B-unit              |
| 11       | M-unit | I-unit | B-unit              |
| 12       | M-unit | B-unit | B-unit              |
| 13       | M-unit | B-unit | B-unit              |
| 14       |        |        |                     |
| 15       |        |        |                     |
| 16       | B-unit | B-unit | B-unit              |
| 17       | B-unit | B-unit | B-unit              |
| 18       | M-unit | M-unit | B-unit              |
| 19       | M-unit | M-unit | B-unit              |
| 1A       |        |        |                     |
| 1B       |        |        |                     |
| 1C       | M-unit | F-unit | B-unit              |
| 1D       | M-unit | F-unit | B-unit              |
| 1E       |        |        |                     |
| 1F       |        |        |                     |

- Not all combinations of A, I, M, F, B, L and X are permitted
- Group "stops" are explicitly encoded as part of the template
  - can't stop just anywhere

Some bundles identical except for group stop

#### **Individual Instruction Formats**

- Fairly RISC-like like
  - easy to decode, fields tend to stay put

|                          |     | 40393837 | 36             | 3534            | 333              | 2313029              | 2827             | 26252423222120                   | 19181716151413      | 12 | 11 10 9 8 7 6  | 5 4 | 3 2 1 0 |
|--------------------------|-----|----------|----------------|-----------------|------------------|----------------------|------------------|----------------------------------|---------------------|----|----------------|-----|---------|
| ALU                      | A1  | 8        |                | X <sub>2a</sub> | ٧e               | Х4                   | X <sub>2b</sub>  | r <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| Shift L and Add          | A2  | 8        |                | X <sub>2a</sub> | ٧e               | X <sub>4</sub>       | ct <sub>2d</sub> | r <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| ALU Imm <sub>8</sub>     | A3  | 8        | S              | x <sub>2a</sub> | ٧e               | Х4                   | X <sub>2b</sub>  | r <sub>3</sub>                   | imm <sub>7b</sub>   |    | r <sub>1</sub> |     | qp      |
| Add Imm <sub>14</sub>    | A4  | 8        | S              | X <sub>2a</sub> | ٧e               | imm <sub>6</sub>     | id               | r <sub>3</sub>                   | imm <sub>7b</sub>   |    | r <sub>1</sub> |     | qp      |
| Add Imm <sub>22</sub>    | A5  | 9        | S              |                 |                  | mm <sub>9d</sub>     |                  | imm <sub>5c</sub> r <sub>3</sub> | imm <sub>7b</sub>   |    | r <sub>1</sub> |     | qp      |
| Compare                  | A6  | C - E    | t <sub>b</sub> | Х2              | ta               | p <sub>2</sub>       |                  | r <sub>3</sub>                   | r <sub>2</sub>      | С  | P <sub>1</sub> |     | qp      |
| Compare to Zero          | A7  | C-E      | t <sub>b</sub> | X <sub>2</sub>  | ta               | p <sub>2</sub>       |                  | r <sub>3</sub>                   | 0                   | С  | P <sub>1</sub> |     | qp      |
| Compare Imm <sub>8</sub> | A8  | C - E    | S              | Х2              | ta               | p <sub>2</sub>       |                  | r <sub>3</sub>                   | imm <sub>7b</sub>   | С  | P <sub>1</sub> |     | qp      |
| MM ALU                   | A9  | 8        | Za             | X <sub>2a</sub> | Zb               | X <sub>4</sub>       | X <sub>2b</sub>  | r <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | db      |
| MM Shift and Add         | A10 | 8        | Za             | x <sub>2a</sub> | Zb               | Х4                   | ct <sub>2d</sub> | r <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| MM Multiply Shift        | 11  | 7        | $z_a$          | X <sub>2a</sub> | Z <sub>b</sub> V | e Ct <sub>2d</sub> X | 2b               | $r_3$                            | r <sub>2</sub>      |    | r <sub>1</sub> |     | db      |
| MM Mpy/Mix/Pack          | 12  | 7        | Za             | x <sub>2a</sub> | Z <sub>b</sub> V | e X <sub>2c</sub> X  | 2b               | г <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| MM Mux1                  | 13  | 7        | Za             | X <sub>2a</sub> | Z <sub>b</sub> V |                      | 2b               | mbt <sub>4c</sub>                | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| MM Mux2                  | 14  | 7        | Za             | x <sub>2a</sub> | Z <sub>b</sub> V | e X <sub>2c</sub> X  | 2b               | mht <sub>8c</sub>                | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| Shift R Variable         | 15  | 7        | Za             | x <sub>2a</sub> | z <sub>b</sub> v |                      | 2b               | r <sub>3</sub>                   | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| MM Shift R Fixed         | 16  | 7        | Za             | X <sub>2a</sub> | z <sub>b</sub> v | e X <sub>2c</sub> X  | 2b               | Γ3                               | count <sub>5b</sub> |    | r <sub>1</sub> |     | qp      |
| Shift L Variable         | 17  | 7        | Za             | x <sub>2a</sub> | z <sub>b</sub> v | e X <sub>2c</sub> X  | 2b               | r <sub>3</sub>                   | Γ <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| MM Shift L Fixed         | 18  | 7        | Za             |                 | z <sub>b</sub> v |                      | 2b               | ccount <sub>5c</sub>             | r <sub>2</sub>      |    | r <sub>1</sub> |     | qp      |
| Bit Strings              | 19  | 7        | Za             | x <sub>2a</sub> | z <sub>b</sub> v | e X <sub>2c</sub> X  | 2b               | Г3                               | 0                   |    | r <sub>1</sub> |     | qp      |
| Shiff Dight Pair         | 110 | 5        |                | Yo              | Y                | count                |                  | r <sub>o</sub>                   | r <sub>o</sub>      |    | r.             |     | an      |

#### Explicitly Parallel Instruction Computing (EPIC)



# Commercial VLIW Processors

ltanium

#### **Itanium® Processor Family Architecture**

- •EPIC: Explicitly Parallel Instruction Computing
- Instruction encoding
  - Bundles and templates
- •Large register resources
  - •128 integer
  - •128 floating point
- Support for
  - Software pipelining
  - Predication, and speculation

# Explicitly Parallel Instruction Computing EPIC



## Itanium® fetches 2 bundles at a time for execution. They may or may not execute in parallel.



There are two difficulties:

- 1) Finding instruction triplets matching the defined templates.
- 2) Matching pairs of bundles that can execute in parallel.

#### **Itanium 8-stage Pipelines**



- In-order issue, out-of-order completion
  - All functional units are fully pipelined
- Small branch misprediction penalties