





### Instruction-level parallelism

- · Parallelism at the machine-instruction level
- The processor can re-order, pipeline instructions, split them into microinstructions, do aggressive branch prediction, etc.
- Instruction-level parallelism enabled rapid increases in processor speeds over the last 15 years

### Why multi-core?

- · Difficult to make single-core clock frequencies even higher
- Deeply pipelined circuits:
  - Heat problems
  - Clock problems
  - Efficiency (Stall) problems
- Doubling issue rates above today's 3-6 instructions per clock, say to 6 to 12 instructions, is extremely difficult
  - issue 3 or 4 data memory accesses per cycle,
  - rename and access more than 20 registers per cycle, and
  - fetch 12 to 24 instructions per cycle.
- · Many new applications are multithreaded

A general trend in computer architecture is to shift towards more parallelism through more processors or processor cores

### What applications benefit from multi-core?

- · Database servers
- · Web servers (Web commerce)
- Multimedia applications
- Scientific applications, CAD/CAM
- In general, applications with Thread-level parallelism (as opposed to instruction-level parallelism)



### Thread-level parallelism (TLP)

- This is parallelism on a more coarse scale
- Server can serve each client in a separate thread (Web server, database server)
- A computer game can do Al, graphics, and sound in three separate threads
- Single-core superscalar processors cannot fully exploit TLP
- Multi-core architectures are the next step in processor evolution: explicitly exploiting TLP

Ċ

### **Thread-Level Parallelism**

### Introduction

- · Thread-Level parallelism
  - Have multiple program counters
  - Uses MIMD model
  - Targeted for tightly-coupled shared-memory multiprocessors
- For *n* processors, need *n* threads
- Amount of computation assigned to each thread = grain size
  - Threads can be used for data-level parallelism, but the overheads may outweigh the benefit

### How to exploit TLP?

- Execute instructions from multiple threads on a single processor
  - Coarse-grain, fine-grain, SMT (Simultaneous Multi-Threading)
- Execute multiple threads on multiple processors
  - "Anything that can be threaded today will map efficiently to multi-core"

- 1

### SMT - Simultaneous Multi-Threading

A variation on multithreading that uses the resources of a multiple-issue, dynamically scheduled processor (superscalar) to exploit both program ILP and thread-level parallelism (TLP)

With register renaming and dynamic scheduling, multiple instructions from independent threads can be issued in one cycle without regard to dependencies among them

Need separate rename tables (ROBs) for each thread

Need the capability to commit from multiple threads (i.e., from multiple ROBs) in one cycle

















### **Combining Multi-core and SMT**

- Cores can be SMT-enabled (or not)
- · The different combinations:
  - Single-core, non-SMT: standard uniprocessor
  - Single-core, with SMT
  - Multi-core, non-SMT
  - Multi-core, with SMT
- · The number of SMT threads:
  - 2, 4, or sometimes 8 simultaneous threads
- · Intel calls them "hyper-threads"

20



### **High-Performance Computing**

### **Processor Performance**

- We have looked at various ways of increasing a single processor performance (Excluding VLSI techniques):
  - ✓ Pipelining
  - ✓ ILP
  - ✓ Superscalars
  - ✓ Out-of-order execution (Scoreboarding, Tomasulo)
  - ✓ VLIW
  - ✓ Cache (L1, L2, L3)
  - ✓ Interleaved memories
  - $\checkmark \ \ \text{Compilers (Loop unrolling, branch prediction, etc.)}$
  - ✓ RAID
  - ✓ Etc ...
- However, quite often even the best microprocessors are not fast enough for certain applications !!!



### When Do We Need High Performance Computing?

### Case1

- -To do a time-consuming operation in less time
  - I am an aircraft engineer
  - I need to run a simulation to test the stability of the wings at high speed
  - I'd rather have the result in 5 minutes than in 5 days so that I can complete the aircraft final design sooner.

25

### When Do We Need High Performance Computing?

### Case 2

- To do a high number of operations per seconds
  - I am an engineer of Amazon.com
  - My Web server gets 10,000 hits per seconds
  - I'd like my Web server and my databases to handle 10,000 transactions per seconds so that customers do not experience bad delays
    - -Amazon does "process" several GBytes of data per seconds

26

### The need for High-Performance Computers some examples

- Automotive design:
  - -Major automotive companies use large systems (500+ CPUs) for:
    - CAD-CAM, crash testing, structural integrity and aerodynamics.
  - -Savings: approx. \$1 billion per company per year.
- Semiconductor industry:
  - -Semiconductor firms use large systems (500+ CPUs) for
  - device electronics simulation and logic validation
  - -Savings: approx. \$1 billion per company per year.
- Airlines:
  - System-wide logistics optimization systems on parallel systems.
  - -Savings: approx. \$100 million per airline per year.

### **Grand Challenges** 1 TB 100 GB structural biology vehicle dynamics 10 GB pharmaceutical design \_ 72-hour 1 GB 48-hour weather chemical dynamics weather 100 MB 3D plasma modelling oil reservoir 2D airfoil 10 MB modelling 100 MFLOPS 1 GFLOPS 10 GFLOPS 1 TFLOPS Computational Performance Requirements

### Weather Forecasting

- · Suppose the whole global atmosphere divided into cells of size 1 km  $\times$  1 km  $\times$  1 km to a height of 10 km (10 cells high) - about  $5\times 10^8\, \text{cells}.$
- Suppose each cell calculation requires 200 floating point operations. In one time step, 1011 floating point operations are necessary.
- To forecast the weather over 7 days using 1minute intervals, a computer operating at 1Gflops (109 floating point operations/s) similar to the Pentium 4 - takes 106 seconds or over 10 days.
- To perform calculation in 5 minutes requires a computer operating at 3.4 Tflops ( $3.4 \times 10^{12}$ floating point operations/sec).



### Multiprocessing

Multiprocessing (Parallel Processing): <u>Concurrent</u> execution of tasks (programs) using <u>multiple computing</u>, <u>memory and interconnection</u> <u>resources</u>.

Use multiple resources to solve problems faster

- · Provides alternative to faster clock for performance
  - Assuming a doubling of effective processor performance every 2 years, 1024-Processor system (assuming linear performance gain) can get you the performance that it would take 20 years for a single-processor system
- · Using multiple processors to solve a single problem
  - Divide problem into many small pieces
  - Distribute these small problems to be solved by multiple processors simultaneously



- For the last 30+ years multiprocessing has been seen as the best way to produce orders of magnitude performance gains.
  - Double the number of processors, get (theoretically) double performance (less than 2 times the cost).
- It turns out that the ability to develop and deliver software for



### **Amdahl's Law**

A parallel program has a sequential part (e.g., I/O) and a parallel part

$$\begin{split} &- \ T_1 = \beta T_1 + (1 \text{-} \beta) T_1 \\ &- \ T_p = \beta T_1 + (1 \text{-} \beta) T_1 / \ p \end{split}$$

Therefore:

Speedup(p) = 1 / (
$$\beta$$
 + (1- $\beta$ )/p)  
= p / ( $\beta$  p + 1 -  $\beta$ )  
 $\leq$  1 /  $\beta$ 

Example: if a code is 10% sequential (i.e.,  $\beta$  = .10), the speedup will always be lower than 1 + 90/10 = 10, no matter how many processors are used!



### **Performance Potential Using Multiple Processors**

· Amdahl's Law is pessimistic (in this case)

SSPPPPPP SSP

- Let s be the serial part
- Let p be the part that can be parallelized n ways

- Fraction - Speedup = 
$$8/3 = 2.67$$
  
- T(n) =  $\frac{1}{s+p/n}$   
- As  $n \to \infty$ , T(n)  $\to \frac{1}{s}$ 

- Serial: - 6 processors:

Pessimistic





### 



|   |                                             |               | 11                                                                                                                  | ıultıp           | rocessor                                                     | S             |                                                                                              |                  |
|---|---------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------|------------------|
|   |                                             |               | 2008                                                                                                                | _                |                                                              |               | Nov. 2012                                                                                    |                  |
| N | Site<br>Country                             | # of<br>cores | Manufacturer, Model,<br>Architecture                                                                                | Rmax<br>(TFlops) | Site/Country/<br>Year                                        | # of<br>cores | Manufacturer, Model,<br>Architecture                                                         | Rmax<br>(TFlops) |
| 1 | DOE/NNSA/L<br>ANL, USA                      |               | IBM, BladeCenter<br>QS22/LS21 Cluster,<br>PowerXCell 8i 3.2<br>Ghz / Opteron DC 1.8<br>GHz , Voltaire<br>Infiniband | 1105             | DOE/SC/Oak<br>Ridge National<br>Laboratory                   |               | Titan - Cray XK7 , Opteron<br>6274 16C 2.200GHz, Cray<br>Gemini interconnect,<br>NVIDIA K20x | 175              |
| 2 | Oak Ridge<br>National<br>Laboratory,<br>USA | 150152        | Cray XT5 QC 2.3 GHz                                                                                                 | 1059             | DOE/NNSA/LL<br>NL<br>RIKEN                                   |               | Sequoia - BlueGene/Q,<br>Power BQC 16C 1.60 GHz                                              | 163              |
| 3 | NASA/Ames<br>Research<br>Center/NAS,<br>USA |               | SGI Altix ICE 8200EX,<br>Xeon QC 3.0/2.66                                                                           |                  | Advanced<br>Institute for<br>Computational<br>Science (AICS) |               | K computer, SPARC64<br>VIIIfx 2.0GHz, Tofu<br>interconnect                                   | 105              |
| 4 | DOE/NNSA/L<br>LNL, USA                      |               | IBM, eServer Blue<br>Gene Solution                                                                                  | 478              | DOE/SC/Argon<br>ne National<br>Laboratory                    |               | Mira - BlueGene/Q, Power<br>BOC 16C 1.60GHz                                                  | 81               |
| 5 | Argonne<br>National<br>Laboratory,<br>USA   |               | IBM, Blue Gene/P<br>Solution                                                                                        |                  | Forschungszent<br>rum Juelich<br>(FZJ)                       |               | JUQUEEN - BlueGene/Q,<br>Power BQC 16C 1.600GHz,<br>Custom Interconnect                      | 41               |

Flynn's Taxonomy of Computing



### SISD (Single Instruction, Single Data): Typical uniprocessor systems that we've studied throughout this course. Uniprocessor systems can time share and still be SISD. SIMD (Single Instruction, Multiple Data): Multiple processors simultaneously executing the same instruction on different data. Specialized applications (e.g., image processing). MIMD (Multiple Instruction, Multiple Data): Multiple processors autonomously executing different instructions on different data. Keep in mind that the processors are working together to solve a single problem.

-This is a more general form of multiprocessing, and can be used in numerous applications



















### **SIMD Applications**

- Database, image processing, and signal processing.
- Image processing maps very naturally onto SIMD systems.
  - Each processor (Execution unit) performs operations on a single pixel or neighborhood of pixels.
  - The operations performed are fairly straightforward and simple.
  - Data could be streamed into the system and operated on in real-time or close to real-time.

51

### **SIMD Operations**

- Image processing on SIMD systems.
  - Sequential pixel operations take a very long time to perform.
    - A 512x512 image would require 262,144 iterations through a sequential loop with each loop executing 10 instructions. That translates to 2,621,440 clock cycles (if each instruction is a single cycle) plus loop overhead.



Each pixel is operated on sequentially one after another.

5

### SIMD Operations

- · Image processing on SIMD systems.
  - On a SIMD system with 64x64 processors (e.g., very simple ALUs) the same operations would take 640 cycles, where each processor operates on an 8x8 set of pixels plus loop overhead.



512x512 image

Each processor operates on an 8x8 set of pixels in parallel.

Speedup due to parallelism: 2,621,440/640 = 4096 = 64x64 (number of proc.) loop overhead ignored.

53

### **SIMD Operations**

- · Image processing on SIMD systems.
  - On a SIMD system with 512x512 processors (which is not unreasonable on SIMD machines) the same operation would take 10 cycles.



Each processor operates on a single pixel in parallel.

Speedup due to parallelism: 2,621,440/10 = 262,144 = 512x512 (number of proc.)!

Notice no loop overhead!





## MMX: Image Dissolve Using Alpha Blending • Example: MMX instructions speed up image composition • A flower will dissolve a swan • Alpha (a standard scheme) determines the intensity of the flower • The full intensity, the flower's 8-bit alpha value is FFh, or 255 • The equation below calculates each pixel: Result\_pixel =Flower\_pixel \*(alpha/255)| For alpha 230, the resulting pixel is 90% flower and 10% swan

### **SIMD Multiprocessing**

- Traditional vector computers are typical SIMD systems
- In the late 80s and early 90s, many SIMD machines were commercially available (e.g., Connection machine has 64K ALUs, and MasPar has 16K ALUs)
- GPU revives the SIMD computation, and is widely used in high-performance computers
- SPMD—Single Program, Multiple Data

5

Cache Coherence







### 



# Why Don't Processors Share Cache Advantages • Cache placement identical to single cache —only one copy of any cached black Disadvantages • Bandwidth limitation Shared Cache

### Cache Coherence

- Coherence
  - All reads by any processor must return the most recently written value
  - Writes to the same location by any two processors are seen in the same order by all processors
- Consistency
  - When a written value will be returned by a read
  - If a processor writes location A followed by location B, any processor that sees the new value of B must also see the new value of A

### **Enforcing Coherence**

- Coherent caches provide:
  - Migration: movement of data
  - Replication: multiple copies of data
- Cache coherence protocols
  - Directory based
    - Sharing status of each block kept in one location
  - Snooping
    - · Each core tracks sharing status of each block







### An Example Snoopy Protocol

- · Invalidation protocol, write-back cache
  - "invalidate" request on memory bus
- Each cache block is in one state (track these):
  - Shared: multiple caches potentially have copies of the block; the block can be read
  - OR <u>Modified</u>: this cache has the only copy of the block; the block is writeable and dirty
  - OR Invalid: the block contains no valid data

### An Example Snoopy Protocol

| Source | Request   | State of block      | Cache action | Function and explanation |
|--------|-----------|---------------------|--------------|--------------------------|
| CPU    | Read hit  | Shared,<br>modified |              |                          |
| CPU    | Read miss | Invalid             |              |                          |
| CPU    | Read miss | Shared              |              |                          |
| CPU    | Read miss | Modified            |              |                          |

### **Snoopy Coherence Protocols**

- Write invalidate
  - On write, invalidate all other copies
  - Use bus itself to serialize
    - Write cannot complete until bus access is obtained

| Processor activity             | Bus activity       | Contents of<br>processor A's cache | Contents of<br>processor B's cache | Contents of<br>memory location X |
|--------------------------------|--------------------|------------------------------------|------------------------------------|----------------------------------|
|                                |                    |                                    |                                    | 0                                |
| Processor A reads X            | Cache miss for X   | 0                                  |                                    | 0                                |
| Processor B reads X            | Cache miss for X   | 0                                  | 0                                  | 0                                |
| Processor A writes a 1<br>to X | Invalidation for X | 1                                  |                                    | 0                                |
| Processor B reads X            | Cache miss for X   | 1                                  | 1                                  | 1                                |

- · Write update
  - On write, update all copies

### An Example Snoopy Protocol

| ation |
|-------|
|       |
|       |
|       |
|       |
|       |
|       |

### An Example Snoopy Protocol

| Source | Request    | State of block | Cacife action | Function and explanation |
|--------|------------|----------------|---------------|--------------------------|
| Bus    | Read miss  | Shared         |               |                          |
| Bus    | Read miss  | Modified       |               |                          |
| Bus    | Invalidate | Shared         |               |                          |
| Bus    | Write miss | Shared         |               |                          |
| Bus    | Write miss | Modified       |               |                          |

### **Snoopy Coherence Protocols**

- Locating an item when a read miss occurs
  - In write-back cache, the updated value must be sent to the requesting processor
- Cache lines marked as shared or exclusive/modified
  - Only writes to shared lines need an invalidate broadcast
    - · After this, the line is marked as exclusive

### Snoopy Coherence Protocols

| Request    | Source    | State of<br>addressed<br>cache block | Type of cache action | Function and explanation                                                                                                                                  |
|------------|-----------|--------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read hit   | Processor | Shared or<br>modified                | Normal hit           | Read data in local cache.                                                                                                                                 |
| Read miss  | Processor | Invalid                              | Normal miss          | Place read miss on bus.                                                                                                                                   |
| Read miss  | Processor | Shared                               | Replacement          | Address conflict miss: place read miss on bus.                                                                                                            |
| Read miss  | Processor | Modified                             | Replacement          | Address conflict miss: write-back block, then place read miss on bus.                                                                                     |
| Write hit  | Processor | Modified                             | Normal hit           | Write data in local cache.                                                                                                                                |
| Write hit  | Processor | Shared                               | Coherence            | Place invalidate on bus. These operations are often called<br>upgrade or ownership misses, since they do not fetch the data but<br>only change the state. |
| Write miss | Processor | Invalid                              | Normal miss          | Place write miss on bus.                                                                                                                                  |
| Write miss | Processor | Shared                               | Replacement          | Address conflict miss: place write miss on bus.                                                                                                           |
| Write miss | Processor | Modified                             | Replacement          | Address conflict miss: write-back block, then place write miss or bus.                                                                                    |
| Read miss  | Bus       | Shared                               | No action            | Allow shared cache or memory to service read miss.                                                                                                        |
| Read miss  | Bus       | Modified                             | Coherence            | Attempt to share data: place cache block on bus and change state to shared.                                                                               |
| Invalidate | Bus       | Shared                               | Coherence            | Attempt to write shared block; invalidate the block.                                                                                                      |
| Write miss | Bus       | Shared                               | Coherence            | Attempt to write shared block; invalidate the cache block.                                                                                                |
| Write miss | Bus       | Modified                             | Coherence            | Attempt to write block that is exclusive elsewhere; write-back the cache block and make its state invalid in the local cache.                             |

### **Snoopy Coherence Protocols**





### **Snoopy Coherence Protocols**

- Complications for the basic MSI protocol:
  - Operations are not atomic
    - · E.g. detect miss, acquire bus, receive a response
    - Creates possibility of deadlock and races
    - One solution: processor that sends invalidate can hold bus until other processors receive the invalidate
- Extensions:
  - Add exclusive state to indicate clean block in only one cache (MESI protocol)
    - Prevents needing to write invalidate on a write
  - Owned state

### Performance

- · Coherence influences cache miss rate
  - Coherence misses
    - · True sharing misses
      - Write to shared block (transmission of invalidation)
      - Read an invalidated block
    - False sharing misses
      - Read an unmodified word in an invalidated block









### **Revisit: Coherency Solutions**

- Snooping Solution (Snoopy Bus):
  - Send all requests for data to all caches
  - Requires broadcast, works well with bus (natural broadcast medium)
  - Dominates for small scale machines (most of the market)
- · Directory-Based Schemes
  - Keep track of what is being shared in 1 centralized place (logically)
  - Send point-to-point requests to processors via network
  - Scales better than Snooping

### **Directory Protocols**

- · Directory keeps track of every block
  - Which caches have each block
  - Dirty status of each block
- Implement in shared L3 cache
  - Keep bit vector of size = # cores for each block in L3
  - Not scalable beyond shared L3
- Implement in a distributed fashion:



### **Directory Protocols**

- · For each block, maintain state:
  - Shared
    - One or more nodes have the block cached, value in memory is up-to-date
    - Set of node IDs
  - Uncached
  - Modified
    - Exactly one node has a copy of the cache block, value in memory is out-of-date
    - Owner node ID
- Directory maintains block states and sends invalidation messages

| Messages         |                |                |                  |                                                                                                                            |  |  |  |
|------------------|----------------|----------------|------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Message type     | Source         | Destination    | Message contents | Function of this message                                                                                                   |  |  |  |
| Read miss        | Local cache    | Home directory | P, A             | Node P has a read miss at address A;<br>request data and make P a read sharer.                                             |  |  |  |
| Write miss       | Local cache    | Home directory | P, A             | Node P has a write miss at address A;<br>request data and make P the exclusive owner.                                      |  |  |  |
| Invalidate       | Local cache    | Home directory | A                | Request to send invalidates to all remote caches<br>that are caching the block at address A.                               |  |  |  |
| Invalidate       | Home directory | Remote cache   | A                | Invalidate a shared copy of data at address A.                                                                             |  |  |  |
| Fetch            | Home directory | Remote cache   | A                | Fetch the block at address A and send it to its<br>home directory; change the state of A in the<br>remote cache to shared. |  |  |  |
| Fetch/invalidate | Home directory | Remote cache   | A                | Fetch the block at address A and send it to its<br>home directory; invalidate the block in the<br>cache.                   |  |  |  |
| Data value reply | Home directory | Local cache    | D                | Return a data value from the home memory.                                                                                  |  |  |  |
| Data write-back  | Remote cache   | Home directory | A, D             | Write-back a data value for address A.                                                                                     |  |  |  |



### **Directory Protocols**

- · For uncached block:
  - Read miss
    - Requesting node is sent the requested data and is made the only sharing node, block is now shared
  - Write miss
    - The requesting node is sent the requested data and becomes the sharing node, block is now exclusive
- · For shared block:
  - Read miss
    - The requesting node is sent the requested data from memory, node is added to sharing set
  - Write miss
    - The requesting node is sent the value, all nodes in the sharing set are sent invalidate messages, sharing set only contains requesting node, block is now exclusive

### **Directory Protocols**

- · For exclusive block:
  - Read miss
    - · The owner is sent a data fetch message, block becomes shared, owner sends data to the directory, data written back to memory, sharers set contains old owner and requestor
  - Data write back
    - · Block becomes uncached, sharer set is empty
  - Write miss
    - · Message is sent to old owner to invalidate and send the value to the directory, requestor becomes new owner, block remains exclusive

### Synchronization

- · Basic building blocks:
  - Atomic exchange
  - · Swaps register with memory location
  - Test-and-set
    - Sets under condition
  - Fetch-and-increment
  - · Reads original value from memory and increments it in memory
  - Requires memory read and write in uninterruptable instruction
  - load linked/store conditional
    - If the contents of the memory location specified by the load linked are changed before the store conditional to the same address, the store conditional fails

### Implementing Locks

Spin lock

lockit:

lockit:

- If no coherence:

DADDUI R2,R0,#1

**EXCH** R2.0(R1):atomic exchange BNFZ

R2,lockit;already locked?

- If coherence:

LD R2,0(R1);load of lock

BNEZ R2,lockit;not available-spin DADDUI R2,R0,#1 ;load locked value

EXCH R2,0(R1);swap R2,lockit;branch if lock wasn't 0 BNFZ

### Implementing Locks

Advantage of this scheme: reduces memory

| Step | P0            | P1                                                    | P2                                                | Coherence state of<br>lock at end of step | Bus/directory activity                                                                            |
|------|---------------|-------------------------------------------------------|---------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------|
| 1    | Has lock      | Begins spin, testing if lock = 0                      | Begins spin, testing if lock = 0                  | Shared                                    | Cache misses for P1 and P2<br>satisfied in either order. Lock<br>state becomes shared.            |
| 2    | Set lock to 0 | (Invalidate received)                                 | (Invalidate received)                             | Exclusive (P0)                            | Write invalidate of lock<br>variable from P0.                                                     |
| 3    |               | Cache miss                                            | Cache miss                                        | Shared                                    | Bus/directory services P2<br>cache miss; write-back<br>from P0; state shared.                     |
| 4    |               | (Waits while bus/<br>directory busy)                  | Lock = 0 test<br>succeeds                         | Shared                                    | Cache miss for P2 satisfied                                                                       |
| 5    |               | Lock = 0                                              | Executes swap, gets<br>cache miss                 | Shared                                    | Cache miss for P1 satisfied                                                                       |
| 6    |               | Executes swap,<br>gets cache miss                     | Completes swap:<br>returns 0 and sets<br>lock = 1 | Exclusive (P2)                            | Bus/directory services P2<br>cache miss; generates<br>invalidate; lock is exclusive.              |
| 7    |               | Swap completes and<br>returns 1, and sets<br>lock = 1 | Enter critical section                            | Exclusive (P1)                            | Bus/directory services P1<br>cache miss; sends invalidate<br>and generates write-back<br>from P2. |
| 8    |               | Spins, testing if<br>lock = 0                         |                                                   |                                           | None                                                                                              |

### **Models of Memory Consistency**

Processor 1: A=0 B=0 if (B==0) ... if (A==0) ...

- Should be impossible for both if-statements to be evaluated
  - Delayed write invalidate?
- Sequential consistency:
  - Result of execution should be the same as long as:

    - Accesses on each processor were kept in order
       Accesses on different processors were arbitrarily interleaved

### **Implementing Locks**

- To implement, delay completion of all memory accesses until all invalidations caused by the access are completed
  - Reduces performance!
- · Alternatives:
  - Program-enforced synchronization to force write on processor to occur before read on the other processor
    - Requires synchronization object for A and another for B
      - "Unlock" after write
      - "Lock" after read

### **Relaxed Consistency Models**

- Rules:
  - $-X \rightarrow Y$ 
    - Operation X must complete before operation Y is done
    - Sequential consistency requires:
       R → W, R → R, W → R, W → W
  - Relax W → R
    - "Total store ordering"
  - Relax W  $\rightarrow$  W
    - "Partial store order"
  - Relax R  $\rightarrow$  W and R  $\rightarrow$  R
    - · "Weak ordering" and "release consistency"

### **Relaxed Consistency Models**

- Consistency model is multiprocessor specific
- Programmers will often implement explicit synchronization
- Speculation gives much of the performance advantage of relaxed models with sequential consistency
  - Basic idea: if an invalidation arrives for a result that has not been committed, use speculation recovery

### Interconnect

### Limits of Bus-Based Shared Memory Assume: MEM I/O MEM 1 GHz processor => 4 GB/s inst BW per processor (32-bit) => 1.2 GB/s data BW at 30% load-store 140 MB/s Suppose 98% inst hit rate and 95% data hit rate 5.2 GB/s => 80 MB/s inst BW per processor PROC PROC => 60 MB/s data BW per processor ⇒140 MB/s combined BW Assuming 1 GB/s bus bandwidth .. 8 processors will saturate the memory bus

## Shared memory bus and snooping bandwidth is bottleneck for scaling symmetric multiprocessors Duplicating tags Place directory in outermost cache Use crossbars or point-to-point networks with banked memory Coherence Protocols: Extensions Ploceser Proceser Pro

### **Coherence Protocols**

- · AMD Opteron:
  - Memory directly connected to each multicore chip in NUMA-like organization
  - Implement coherence protocol using point-topoint links
  - Use explicit acknowledgements to order operations



### 



### Scales of Multiprocessors

- Small size multiprocessors ( < 10 processors)
  - Use shared memory with shared bus
  - Not expensive
  - Commercially available, and highly used as small servers
- Medium size multiprocessors ( < 64 processors)
  - Use shared memory with crossbar switch
  - Commercially available
  - Used as high-end servers and computing engines
- Large size multiprocessors ( > 64 processors)
  - Use distributed memory with custom-made interconnection network
  - Very powerful computing machines
  - Extremely expensive