# COMP4611 Tutorial 9 Cache Probing

Nov. 12 - Nov. 16



# Memory hierarchy (Tutorial 8)

| Level            |           |          |                     |                               |
|------------------|-----------|----------|---------------------|-------------------------------|
| Name             | Registers | Cache    | Main Memory         | Disk Storage                  |
| Typical size     | <1KB      | <16MB    | <64GB               | >1TB                          |
| Access time (ns) | 0.25-0.5  | 0.5-25   | 50-250              | 5,000,000                     |
| Managed by       | Compiler  | Hardware | Operating<br>System | Operating System/<br>Operator |
| Speed            | Fastest   |          |                     | Slowest                       |
| Capacity         | Smallest  |          |                     | Biggest                       |
| Cost/bit         | Highest   |          |                     | Lowest                        |

### Cache size inference

Cache configuration has an impact on memory access performance

For example, on one computer, a memory read may take

A tick is a processor cycle

- -0.4 tick
- -3 ticks
- 14 ticks
- 25 ticks

4

### Cache size inference

Probe the characteristics of the cache system

- Deliberately access memory in specific patterns, such as
  - mem[0], mem[1], mem[2], ...
  - mem[82], mem[903], mem[400], ... (random)
  - mem[99], mem[98], mem[97], ..., mem[50],
     mem[199], mem[198], mem[197], ..., mem[150],
     mem[299], mem[298], mem[297], ..., mem[250], ...
- Expose some aspects of the memory access performance

# Cache size inference (Homework 3)

Use programs to probe the size of the cache on a real computer only by measuring the memory access time

6

# First attempt: csweep.c

- The csweep.c as provided in Homework 3
  - measures the average memory access time when sweeping through memory areas from 8K to 256M
- On a PC
  - CPU model: Intel(R) Core(TM) i5 CPU 760 @ 2.80GHz



1.725
1.715
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705
1.705

affected by various aspects, such as the compiler.

# Cache size inference with sophisticated control

- asmstride.c
  - adds more sophisticated control on how we access the memory
  - uses inline assembly
- More programs designed by you

# Several important functions in asmstride.c

- measure\_access\_time()
- measure1()
- overhead measure1()



11

# measure1() Effect of the inline assembly code in C: while (high > low) { i64a += \*(long\*)(p+896); i64a += \*(long\*)(p+768); i64a += \*(long\*)(p+640); i64a += \*(long\*)(p+512); i64a += \*(long\*)(p+384); i64a += \*(long\*)(p+256); i64a += \*(long\*)(p+128); i64a += \*(long\*)(p); t8 += 1; // for counting # of mem accesses low += stride; p += stride; }

# Overhead\_measure1()

Effect of the inline assembly code in C:

```
while (high > low) {
    t8 += 1;
    low += stride;
    p += stride;
}
```

But implementation of these functions in the C code may not be compiled to the instructions equivalent to the inline assembly code

,

# Example of results with asmstride.c

- A modified version of asmstride.c
  - $-low_index = 0$
  - increasing high\_index
  - the same stride\_value
- On the PC
  - CPU model: Intel(R) Core(TM) i5 CPU 760 @ 2.80GHz

15



25 20 20 10 5 15 0 5e+06 1e+07 1.5e+07 2e+07 2.5e+07 3e+07 Size of memory to read (byte)





# Homework 3: what to submit

A report named "report.doc" with the following contents:

- experimental environment, including the type and model of the CPU
- plot of the experimental data
- analysis of the result you get, and your estimation of the cache size of the CPU
- the program source code

Submit to HW3 on CASS (https://course.cs.ust.hk/cass).

20

