# Comp4611 Tutorial 3

Pipelining and Data Hazards

Oct. 3, 5, 8 2012

# Outline

- 1. Pipelining
- 2. What is Data Hazards?
- 3. Data Hazard Detection
- 4. Data Hazard Solutions
- 5. Data Hazard Example

# Pipelining Exercise

Consider a nonpipelined machine with 6 execution stages of lengths 50 ns, 50 ns, 60 ns, 50 ns, and 50 ns.

- Find the instruction latency on this machine.
- How much time does it take to execute 100 instructions?

#### Solution:

<u>Instruction latency</u> = 50+50+60+60+50+50= 320 ns Time to execute 100 instructions = 100\*320 = 32000 ns

| 50 |    |     |    |    |    |                 |    |    |    |    |  |  |  |  |
|----|----|-----|----|----|----|-----------------|----|----|----|----|--|--|--|--|
| 20 | 50 | 60  | 60 | 50 | 50 | Instruction i+1 |    |    |    |    |  |  |  |  |
|    |    |     |    |    | 50 | 50              | 60 | 60 | 50 | 50 |  |  |  |  |
|    |    | 320 | ns |    |    |                 |    |    |    |    |  |  |  |  |

# Pipelining Exercise

Suppose we introduce pipelining on this machine. Assume that when pipelining is introducing, the clock skew adds 5 ns of overhead to each execution stage.

- What is the instruction latency on the pipelined machine?
   How much time does it take to execute 100 instructions?

Note: the length of the pipe stages must all be the same. <u>Length of pipelined stage</u> = MAX (lengths of unpipelined stages) + overhead = 60 + 5 = 65 ns

Instruction latency = 65\*6 = 390 ns
Time to execute 100 instructions = 65\*6 + 65\*99 = 6825 ns

65 65 65 65 65 65 65 65 65 65 65 65 65 65 65 65 65 65

# Pipelining Exercise

What is the speedup obtained from pipelining?

Speedup is the ratio of the average instruction time without pipelining to the average instruction time with pipelining. (here we do not consider any stalls introduced by different types of hazards which we will look at in the next section)

#### Solution:

Speedup = Old Execution Time / New Execution Time

= 32000 / 6825

= 4.69

# Basic MIPS Integer Datapath

# Pipelining in MIPS

- Question: What happens if we break execution into multiple cycles?
- Answer: in the best case, we can start executing a new instruction on each clock cycle - this is pipelining
- · Pipelining stages:
  - IF: Instruction Fetch
  - ID: Instruction Decode
  - EX: Execute / Address Calculation
  - MEM: Memory Access (read / write)
  - WB: Write Back (results into register file)

7



# Simple MIPS Pipelined Integer Instruction Processing



# Pipelining Hazards

Hazards prevent next instruction from executing during its designated clock cycle

- Structural hazards
- · Caused by hardware resource conflicts
- Data hazards
  - Arise when an instruction depends on the results of a previous instruction
- Control hazards
  - · Caused by change of control (e.g. jump)

10

# Data Hazards

Data hazards occur when data is used before it is ready



the use of the result of the SUB instruction in the next three instructions causes a data hazard, since the register \$2 is not written until after those instructions read it.

# Data Hazards

Read After Write (RAW)

 ${\sf Instr}_{\tt J}$  tries to read operand before  ${\sf Instr}_{\tt I}$  writes it

Execution Order is:
Instr<sub>I</sub>
Instr<sub>J</sub>

I: add r1,r2,r3 J: sub r4,r1,r3

Caused by a "Dependence" (in compiler nomenclature).
This hazard results from an actual need for communication.

12

# Data Hazards

#### Write After Read (WAR)

 $\begin{array}{l} {\rm Instr_J\ tries\ to\ write\ operand\ } \frac{\it before}{\it Color} \, {\rm Instr_I\ reads\ i} \\ - \, \, {\it Gets\ wrong\ operand} \end{array}$ 

Execution Order is:
Instr<sub>I</sub>
Instr<sub>J</sub>

I: sub r4,r1,r3 J: add r1,r2,r3 K: mul r6,r1,r7

- Called an "Anti-Dependence" by compiler writers. This results from reuse of the name "r1".
- · Can this data hazard happen in MIPS 5 stage pipeline?

### Data Hazards

#### Write After Write (WAW)

 ${\rm Instr_J} \ {\rm tries} \ {\rm to} \ {\rm write} \ {\rm operand} \underline{\ \it before} \ {\rm Instr_I} \ {\rm writes} \ {\rm it}$ Leaves wrong result ( Instr\_ not Instr\_)

Execution Order is: Instr<sub>I</sub> Instr<sub>J</sub>

\* I: sub r1,r4,r3 J: add r1,r2,r3 K: mul r6,r1,r7

- Called an "Output-Dependence" by compiler writers. This also results from the reuse of name "r1".
- Can't happen in MIPS 5 stage pipeline because:
   All instructions take 5 stages, and
   Writes are always in stage 5
- Will see WAR and WAW later in more complicated pipes

# Data Hazards Solutions

#### Solutions for Data Hazards

- Stalling
  - · Add bubbles
- Forwarding
  - · Connect new value directly to next stage
- Reordering

15

# Data Hazard - Stalling STALL 0 STALL sub \$t2, \$s0,\$t3 WB

# Data Hazards - Forwarding

- · Key idea: connect new value directly to next stage
- · Still read s0, but ignore in favor of new result



· Problem: what about load instructions?

# Data Hazards - Forwarding

- STALL still required for load data avail. after MEM
- MIPS architecture calls this <u>delayed load</u>, initial implementations required compiler to deal with this



# Data Hazards - Reordering

 Assuming we have data forwarding, what are the hazards in this code?

```
lw $t0, 0($t1)
lw $t2, 4($t1)
add $s3, $t2, $s4
add $s5, $t0, $s6
```

Reorder instructions to remove hazard:

```
lw $t0, 0($t1)
lw $t2, 4($t1)
add $s5, $t0, $s6
add $s3, $t2, $s4
```

19

# Data Hazards Example

For the following sequence of statements:

a=b+c d=a-f e=g-h

One solution would look like this:

|                | 1   | 2  | 3  | 4  | 5      | 6.   | 7  | 8   | 9      | 10  | 11 | 12  | 13  | 14     | 15   | 16 | 17 | 18 |
|----------------|-----|----|----|----|--------|------|----|-----|--------|-----|----|-----|-----|--------|------|----|----|----|
| LW Rb, b       | IF  | D  | EX | M  | WB     | 3 20 |    |     |        |     |    |     |     |        |      |    |    | 15 |
| LW Re, e       |     | IF | D  | EX | M      | WB   |    |     |        | 100 |    |     |     | 100    | 3100 |    |    |    |
| Add RaRb, Rc   | 363 | 15 | IF | ID | Bete   | EX   | M  | WB  |        |     |    |     | 157 |        |      |    |    |    |
| SW Ra s        |     |    |    | IF | Little | ID   | EX | M   | WB     | 133 |    |     |     |        | 663  |    |    |    |
| LWREE          |     |    |    |    | stall  | IF   | ID | EX  | M      | WB  |    | 15  |     | 10     |      |    |    | 15 |
| Sub Rd, Ra, Rf |     |    | 6  |    |        | 365  | IF | ID. | rtall  | FX  | M  | WB. |     |        |      |    |    |    |
| SW RA. d       |     |    |    |    | 10.0   | 15   |    | 17  | intell | ID  | EX | M   | WB  |        |      |    |    | П  |
| LWREE          | 300 |    |    |    |        |      |    |     | stall  | IF  | D  | EX  | M   | WB     |      |    |    |    |
| LW.Rh.h        |     |    |    |    | . 122  |      |    |     |        | -   | IF | D   | EX  | M      | WB   |    |    |    |
| Sab Re, Rg, Rh | 3 5 |    |    |    |        |      |    |     | 150    | 100 |    | IF  | ID  | tral . | EX   | M  | WB |    |
| SW Re. e       |     | E  |    |    |        | 380  |    |     |        |     |    |     | IF  | Intall | ID   | EX | M  | W  |

# Data Hazards Example

#### Observation

- In time steps 4, 5, and 6, there are two forwards from the Data memory unit to the ALU in the EX stage of the Add instruction.
- So also the case in time steps 13, 14, and 15.
- The hardware to implement this forwarding will need two Load Memory Data places to store the output of data memory.
- Note that for the SW instructions, the register value is needed at the input of Data memory.

21

# Data Hazards Example

The better solution with compiler assist is given below:

(Rather than just allow the pipeline to stall, the compiler could avoid these stalls by rearranging the code sequence to eliminate the hazards.)

| Instruction    | 1   | 2.  | 3.5 | 4  | 5    | 6  | 7.  | 10 | 9   | 10 | 11  | 12 | 13  | 14 | 15 | Explanation                                      |
|----------------|-----|-----|-----|----|------|----|-----|----|-----|----|-----|----|-----|----|----|--------------------------------------------------|
| LW Rb, b       | 137 | 助   | EX  | M  | Will |    |     |    |     |    |     |    |     |    |    |                                                  |
| LW.Re, c       |     | IF. | ID  | EX | M    | WB |     |    |     |    |     |    |     |    |    |                                                  |
| LW ld, f       |     |     | IF. | D  | EX   | M  | WE  |    |     |    |     |    |     |    |    |                                                  |
| Add Ba, Bb, Be |     |     |     | 15 | m    | EX | M   | wa |     |    |     |    |     |    |    | Rb read in record hall<br>of ID.<br>Re forwarded |
| SW Ea, a       |     |     |     |    | IF.  | ID | EX  | M  | WE  |    |     |    |     |    |    | Ha forwarded                                     |
| DA RA RA RE    | I   |     |     |    |      | IF | m   | EX | м   | WB |     |    |     |    |    | Rf read in second hall<br>of ID;<br>Ra forwarded |
| LW Rg. g       |     |     |     |    |      |    | IF. | ID | EX. | M  | WIL |    |     |    |    |                                                  |
| LW Rh. h       |     |     |     |    |      |    |     | IF | ID  | EX | M   | WE |     |    |    |                                                  |
| EWR4.4         |     | Ī   |     |    |      |    |     |    | D.  | m  | EX  | 34 | WB  |    |    | R4 read in second hal<br>of ID;                  |
| Sub Re. Rg. Rh |     |     |     |    |      |    |     |    |     | IF | m   | EX | м   | WB |    | Rg read in record had<br>of ID.<br>Rh forwarded  |
| SWRs. e        |     |     |     |    |      |    |     |    |     |    | 200 | m  | XX. | M  | Wh | Reforwarded                                      |

22