## Introduction to Digital Logic Design Lab EECS 31L

Lab #4: Pipelining

Christiano Gravina

#83469296

11/23/2022

## 1 Objective

The objective of this lab was inserting pipelining registers into our processor design. Pipelining means our processor is always busy, or at least as much as possible, in order to increase performance. To do this, we inserted registers to transfer data between each stage of data processing. Each pipeline register is a sequence of latches that will keep the data through clock cycles so we can access them afterwards



Figure 1: Pipeline processor

## 2 Procedure

Programming this in Verilog was quite easy, the problem was debugging. I say that programming was easy because the concept is simple: instantiate the components and wire them together. So, I started by the "hardest" part, which was outlining the processor in the mips32.v file by doing exactly that: instantiating every pipeline stage then declaring or connecting every wire that came in or out of them.

For example, in the Instruction Fetch stage, I declared all the wires you can see outside of the main square. Later, I connected the outputs into the IF\_ID Registers and the inputs from where they come from (because they come from different places). Then, the last step was to connect all outputs from the IF\_ID registers to the Instruction Decoding pipeline stage.

As you can see in the images below, "pc\_plus4" and "instr"go into IF\_ID registers and come out as IF\_ID\_pc\_plus4 and IF\_ID\_instr respectively. Then, these latter two are connected to the Instruction Decode stage.



The same process was repeated for each and every one of the pipeline stages and registers that had to be instantiated then connected along the processor.

The next step was developing each stage, and that was basically the same thing as before, just on a smaller, more organized scale. For example, for the ID stage, I instantiated the Register File component, a Control Unit, a sign extender and a mux. Then, it was just a matter of connecting them the right way and making sure no unwanted signals were output by placing them on temporary wires then wiring those to the actual outputs. This was done for hazard prevention, as the processor would need to stall in that case, thus no significant output was transmitted.

Lastly, debugging was the worst part as we had to make sure that every wire was correctly spelled and connected in the correct order as that would cause major problems later on. It was the stage that took me the longest, as I stared into my code taking notes on my notebook of what was connected where. In the end, it was this simple fix:

Turning this

```
assign pc_plus4 = copy_pc + 10'd4;

cosign instr = conv instr.

Into this

assign pc_plus4 = pc + 10'd4;
```

## 3 Simulation Results

IF Flush

In the image below, you can see three stages of pipelining: Instruction Fetch (IF), Instruction Decode (ID), and Execution (EX). In magenta, the instruction that is fetched in IF is passed from one stage to the other as the diagonal lines of same color point out. For example, instruction 8c010000 goes from IIF to ID then EX and the next instructions follow the same path. In yellow, the PC+4 counter is passed from IF to ID but not to EX as this stage no longer needs that information. Same thing happens when information is fetched or generated later on the course; in teal, you can see that IMM\_VALUE is passed from ID to EX but non-existent in the IF stage.



Whenever there's an operation that needs information that has not been properly processed yet, we can see that that operation takes a little bit longer, as highlighted in orange in the image below. In this case, we are trying to do an operation with R13 while it hasn't been properly loaded yet so the processor stalls a cycle waiting for it to complete. Instruction 47 waits until 46 is done to continue, we can see that because Data\_Hazard is 0 while 46 is executing and 47 only executes when Data\_Hazard is back to one. Same thing happens in instructions 48 and 49!

```
rom[46] = 32'b100011000000101100000000100100; // r11 = mem[36]
rom[47] = 32'b00000001011000100110000000100000; // add r12,r11,r2
rom[48] = 32'b100011000000110100000000000000; // r13 = mem[32]
rom[49] = 32'b00000000001011010111000000100000; // add r14,r1,r13
// store the result in memory
rom[50] = 32'b1010110000001100000000001110100; // sw mem[r0+29] <= r12
rom[51] = 32'b1010110000001110000000001111000; // sw mem[r0+30] <= r14
 tb_mips_32_behav.wctg* x | F_pipe_stage.v x | mips_32.v x | tb_mips_32.v x
  Q | H | Q | Q | X | X | 4 | H | H | ± | ± | + | F | 4 | - | H |
                                                           Value
     ▼ result[31:0]
                                                                                   00000068
                                                                                                                                                      c187a606 / Ofd76e34 /
                                                                                                                                                                                                      d15f1416
                                                                                                                                                                                                                             h54hc031
       points
                                                         0.0
      ₩ IF STAGE
                                                                                     192
                                                                                                                                                                                              204
       > W pc_plus4[9:0]
                                                          196
        > W instr[31:0]
                                                          8c0d0020
                                                                                   01626020
                                                                                                                  8c0d0020
                                                                                                                                                V 002d7020
                                                                                                                                                                                          ac0c0074
                                                                                                                                                                                                                                                    10430003
      ID STAGE
                                                                                     188
                                                                                                                      192
        > W pc_plus4[9:0]
                                                          192
         > W instr[31:0]
                                                          01626020
         > W imm_value[31:0]
                                                          24608
       EX STAGE
           ₩ id_ex_instr[31:0]
                                                                                      130070
           id_ex_imm_value[31:0]
                                                                                      112
      mem_wb_reg_write
```

In this last case, we are testing branch instructions. Notice that when instruction 52 (corresponding to PC\_PLUS4 = 212) is decoded, we have IF\_FLUSH turn on then instr, pc\_plus4 and imm\_value all zeroes in the following stages, all highlighted in orange. This is because IF\_FLUSH means a branch is about to happen so it clears the processor and waits until all is done to then decode instruction 56 (corresponding to PC\_PLUS4 = 228)

