## CλasH From Haskell To Hardware

Christiaan Baaij & Matthijs Kooijman

Computer Architecture for Embedded Systems
Faculty of EEMCS
University of Twente

August 25, 2009

### What will we see?

- Small tour: what can we describe in  $C\lambda$ asH
- Quick real demo

### What is $C\lambda$ asH?

- ullet CAES Language for Hardware Descriptions
- Rapid prototyping language
- Subset of Haskell can be translated to Hardware (VHDL)
- Structural Description of a Mealy Machine

## Mealy Machine



## Haskell Description

```
mealyMachine ::
    InputSignals →
    State →
    (State, OutputSignals)
mealyMachine inputs state = (new_state, output)
where
    new_state = logic state input
    outputs = logic state input
```

## Haskell Description

```
mealyMachine ::
    InputSignals →
    State →
    (State, OutputSignals)
mealyMachine inputs state = (new_state, output)
where
    new_state = logic state input
    outputs = logic state input
```

## Haskell Description

```
mealyMachine ::
    InputSignals →
    State →
    (State, OutputSignals)
    mealyMachine inputs state = (new_state, output)
    where
        new_state = logic state input
        outputs = logic state input
```

# Simulating a Mealy Machine

```
run func state [] = []
run func state (i : input) = o : out
where
    (state', o) = func state i
    out = run func state' input
```

## Simulating a Mealy Machine

```
run func state [] = []
run func state (i : input) = o : out
    where
        (state', o) = func state i
        out = run func state' input
```

## Simulating a Mealy Machine

```
run func state [] = []
run func state (i:input) = o:out
    where
        (state', o) = func state i
        out = run func state' input
```

### Small Use Case

- Small Polymorphic, Higher-Order CPU
- Each function is turned into a hardware component
- Use of state will be simple

Introduction Type Definitions Frameworks for Operations Polymorphic, Higher-Order ALU Register bank Simple CPU: ALU & Register Ban

### **Imports**

import CLasH.HardwareTypes
import CLasH.Translator.Annotations

Introduction Type Definitions Frameworks for Operations Polymorphic, Higher-Order ALU Register bank Simple CPU: ALU & Register Banl

### **Imports**

import CLasH.HardwareTypes
import CLasH.Translator.Annotations

Introduction Type Definitions Frameworks for Operations Polymorphic, Higher-Order ALU Register bank Simple CPU: ALU & Register Ban

## **Imports**

import CLasH.HardwareTypes
import CLasH.Translator.Annotations

First we define some ALU types:

**type** 
$$Op \ s \ a = a \rightarrow Vector \ s \ a \rightarrow a$$
  
**type**  $Opcode = Bit$ 

And some Register types:

**type** 
$$RegBank \ s \ a = Vector (s + D1) \ a$$
  
**type**  $RegState \ s \ a = State (RegBank \ s \ a)$ 

And a simple Word type:

First we define some ALU types:

**type** 
$$Op \ s \ a = a \rightarrow Vector \ s \ a \rightarrow a$$
  
**type**  $Opcode = Bit$ 

And some Register types:

**type** 
$$RegBank \ s \ a = Vector (s + D1) \ a$$
  
**type**  $RegState \ s \ a = State (RegBank \ s \ a)$ 

And a simple Word type:

First we define some ALU types:

**type** 
$$Op \ s \ a = a \rightarrow Vector \ s \ a \rightarrow a$$
  
**type**  $Opcode = Bit$ 

And some Register types:

**type** 
$$RegBank \ s \ a = Vector (s + D1) \ a$$
  
**type**  $RegState \ s \ a = State (RegBank \ s \ a)$ 

And a simple Word type:

We make a primitive operation:

$$primOp :: (a \rightarrow a \rightarrow a) \rightarrow Op \ s \ a$$
  
 $primOp \ f \ a \ b = a \ f' \ a$ 

We make a vector operation:

$$vectOp :: (a \rightarrow a \rightarrow a) \rightarrow Op \ s \ a$$
  
 $vectOp \ f \ a \ b = foldl \ f \ a \ b$ 

We make a primitive operation:

$$primOp :: (a \rightarrow a \rightarrow a) \rightarrow Op \ s \ a$$
  
 $primOp \ f \ a \ b = a \ f' \ a$ 

We make a vector operation:

$$vectOp :: (a \rightarrow a \rightarrow a) \rightarrow Op \ s \ a$$
  
 $vectOp \ f \ a \ b = foldl \ f \ a \ b$ 

Conclusion

Introduction Type Definitions Frameworks for Operations Polymorphic, Higher-Order ALU Register bank Simple CPU: ALU & Register Ban

#### We define a polymorphic ALU:

```
alu ::

Op \ s \ a \rightarrow
Op \ s \ a \rightarrow
Opcode \rightarrow a \rightarrow Vector \ s \ a \rightarrow a
alu op1 op2 Low a \ b = op1 \ a \ b
alu op1 op2 High a \ b = op2 \ a \ b
```

Conclusion

Introduction Type Definitions Frameworks for Operations Polymorphic, Higher-Order ALU Register bank Simple CPU: ALU & Register Ban

#### We define a polymorphic ALU:

```
alu ::

Op \ s \ a \rightarrow
Op \ s \ a \rightarrow
Opcode \rightarrow a \rightarrow Vector \ s \ a \rightarrow a
alu op1 op2 Low a \ b = op1 \ a \ b
alu op1 op2 High a \ b = op2 \ a \ b
```

#### Make a simple register bank:

```
registerBank ::
  (Some context...) \Rightarrow
  (RegState\ s\ a) \rightarrow a \rightarrow RangedWord\ s \rightarrow
  RangedWord s \rightarrow Bit \rightarrow ((RegState \ s \ a), a)
registerBank (State mem) data_in rdaddr wraddr wrenable =
  ((State mem'), data_out)
  where
     data out = mem \mid rdaddr
                   \mid wrenable \equiv Low = mem
     mem'
                    otherwise = replace mem wraddr data_in
```

#### Make a simple register bank:

```
registerBank ::
  (Some context...) \Rightarrow
  (RegState\ s\ a) \rightarrow a \rightarrow RangedWord\ s \rightarrow
  RangedWord s \rightarrow Bit \rightarrow ((RegState \ s \ a), a)
registerBank (State mem) data_in rdaddr wraddr wrenable =
  ((State mem'), data_out)
  where
     data out = mem \mid rdaddr
                   \mid wrenable \equiv Low = mem
     mem'
                    otherwise = replace mem wraddr data_in
```

#### Make a simple register bank:

```
registerBank ::
  (Some context...) \Rightarrow
  (RegState\ s\ a) \rightarrow a \rightarrow RangedWord\ s \rightarrow
  RangedWord s \rightarrow Bit \rightarrow ((RegState \ s \ a), a)
registerBank (State mem) data_in rdaddr wraddr wrenable =
  ((State mem'), data_out)
  where
     data out = mem \mid rdaddr
     mem'
                   | wrenable \equiv Low = mem
                    otherwise = replace mem wraddr data_in
```

#### Combining ALU and register bank:

```
{-#ANN actual_cpu TopEntity#-}
actual_cpu ::
  (Opcode, Word, Vector D4 Word,
  RangedWord D9.
  RangedWord D9, Bit) \rightarrow
  RegState D9 Word →
  (RegState D9 Word, Word)
actual\_cpu (opc, a, b, rdaddr, wraddr, wren) ram = (ram', alu\_out)
  where
    alu_out = alu simpleOp vectorOp opc ram_out b
    (ram', ram\_out) = registerBank ram a rdaddr wraddr wren
    simpleOp = primOp (+)
    vectorOp = vectOp (+)
```

#### Combining ALU and register bank:

```
{-#ANN actual_cpu TopEntity#-}
actual_cpu ::
  (Opcode, Word, Vector D4 Word,
  RangedWord D9.
  RangedWord D9, Bit) \rightarrow
  RegState D9 Word →
  (RegState D9 Word, Word)
actual\_cpu (opc, a, b, rdaddr, wraddr, wren) ram = (ram', alu\_out)
  where
    alu_out = alu simpleOp vectorOp opc ram_out b
    (ram', ram\_out) = registerBank ram a rdaddr wraddr wren
    simpleOp = primOp (+)
    vectorOp = vectOp (+)
```

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- It can be used for more than toy examples
- We designed a matrix reduction circuit
- We simulated it in Haskell
- Simulation results in VHDL match
- Synthesis completes without errors or warnings

- No Effort: GHC API Parses, Typechecks and Desugars Haskell
- Hard.. sort of: Transform resulting Core, GHC's Intermediate Language, to a normal form
- Easy: Translate Normalized Core to synthesizable VHDL

- No Effort: GHC API Parses, Typechecks and Desugars Haskell
- Hard.. sort of: Transform resulting Core, GHC's Intermediate Language, to a normal form
- Easy: Translate Normalized Core to synthesizable VHDL

- No Effort: GHC API Parses, Typechecks and Desugars Haskell
- Hard.. sort of: Transform resulting Core, GHC's Intermediate Language, to a normal form
- Easy: Translate Normalized Core to synthesizable VHDL

- No Effort: GHC API Parses, Typechecks and Desugars Haskell
- Hard.. sort of: Transform resulting Core, GHC's Intermediate Language, to a normal form
- Easy: Translate Normalized Core to synthesizable VHDL

### How do we use $C\lambda$ asH?

#### As a library:

- Import the module: CLasH.Translator
- And call makeVHDLAnnotations ghc\_lib\_dir [files\_to\_translate]

#### Use customized GHC:

- Call GHC with the -vhdl flag
- Use the :vhdl command in GHCi

#### Real Demo

- We will simulate the small CPU from earlier
- Translate the CPU code to VHDL
- Simulate the generated VHDL
- Synthesize the VHDL to get a hardware schematic

### Some final words

- Still a lot to do: make a bigger subset of Haskell translatable
- Real word designs work
- We bring functional expressivity to hardware designs

Thank you for listening