## ECE 176 – Computer Aided Engineering in Digital Design Fall 2014

# The 8 x8 Multiplier Instantiations Assignment 10



### **Objectives**

- Complete the code to implement the 8x8 multiplier using Verilog structural modeling and instantiations
- Synthesize and verify its operation

#### Introduction

You will have all of the building blocks necessary to complete the 8 x 8 multiplier. Making use of the knowledge you have gained up to this point, you must now instantiate each components in a top-level design and connect all signals as shown in the block diagram. Once your design compiles and simulates successfully, you have completed the multiplier instantiations assignments project in ECE 176.

#### **Procedure**

**Step 1:** Use Quartus II and Develop Verilog Codes to Implement 8 x 8 Multiplier
Create a top-level design project "lab10" using Quartus II wizard menu for **Cyclone II FPGA**board, and **Verilog** and **Altera ModelSim** design environments.

Write a source code to connect the **8 x 8 multiplier** using **Verilog structural instantiations.** Use the following information as a guide:

- Declare a top-level module named mult8x8 with the top-level ports as shown in the block diagram.
- Create instantiations for mux4 (2 copies), mult4x4, shifter, counter, mult\_control, reg16, adder, and seven\_segment\_cntrl based on the connections shown in Block diagram. Use u6 as the instance name for mult\_control. For other modules use any instance name you wish.
- This will require declaring new internal wires for connecting the blocks. Use the names from Block diagram.

Save the file as mult8x8.v. From the **Quartus II File** menu, select **Save** and save your Verilog file as **mult8x8.v**.

#### Step 2: Synthesis the Design and Check the Code for Correctness

Since the other source files are in different directories, before synthesizing, you must directly add these other source files to this Quartus II project.

- 1. Add the source files from the other projects. From the **Quartus II Project** menu, select **Add/Remove Files in Project**. Click on the button and browse to each of the subdirectories used for previous assignments to add each of the Verilog design files to this project. This includes: **adder.v**, **mult4x4.v**, **mux4.v**, **shifter.v**, **seven\_segment\_cntrl.v**, **reg16.v**, **counter.v** and **mult\_control.v**. MAKE SURE to click on the **Add** button each time so that the file appears in the **File name** list.
- Synthesize the design. From the Quartus II Processing menu, select Start ⇒ Start
   Analysis & Synthesis OR click on the button.
- 3. Correct any warnings and errors. Check the **Messages** window of the **Quartus II** software for any warning or error messages. Repeat synthesis and error checking until the **Quartus II** software reports that the "**Analysis & Synthesis was** successful."

#### Step 3: Perform an RTL Simulation

Use the **ModelSim-Altera Starter Edition** simulation tool to verify the functionality of your design. A Verilog testbench file (**mult8x8\_tb.v**) has been created for you to provide the test vectors for your RTL simulation.

- 1. Set the project directory. From the **ModelSim File** menu to where your current project is located. Run the ModelSim tool and peform simulation.
- 2. The **ModelSim** tool will now compile all of the Verilog files and start simulation. The waveform window will open (as a separate window) with all of the multiplier input and output signals added so you can verify that your Verilog code is functioning correctly.
- 3. Check simulation results for correct functionality. Bring the **Wave** window to the foreground. Use the Zoom In tool to zoom until you can see the product output calculations. Demonstrate the simulation results to your instructor.







8 x 8 multiplier top-level design block diagram