# **Enhancing Domain Specific Language Implementations Through Ontology**

WOLFHPC15: Fifth International Workshop on Domain-Specific Languages and High-Level Frameworks for High Performance Computing

Nov. 16, 2015

Chunhua "Leo" Liao, Pei-Hung Lin, Daniel J. Quinlan, Yue Zhao\*, and Xipeng Shen\*





### **Outline**

- Motivation
- Methodology
  - Ontology-based knowledge base
  - Compiler/runtime interface
- Evaluation
  - Ontology for Stencil computation
  - Compiler implementation
  - Preliminary results
- Related work
- Discussion



### **Motivation**

- DSLs: attractive to program HPC machines
  - High-level annotations with rich semantics to efficiently express domain algorithms
  - Performance: DSL implementations (compilers + runtime systems)
- Semantic gap: Large body of knowledge is required to build efficient implementations
  - Application domain optimization knowledge
  - Language semantics: DSLs and host languages
  - Library interface semantics
  - Hardware architecture features
- Current problem: all the knowledge is implicitly assumed or represented using ad-hoc approaches
  - informal, not reusable, not scalable
- Our solution: adapt modern knowledge-engineering method to enhance DSL implementations



### What knowledge?

- Application domains
  - Data: grid, points, stencil, halo, ...
  - Algorithms: Iterative algorithm, convergence
- Language semantics: general-purpose languages and DSLs
  - non-aliasing, non-overlapping, fixed-sized vs resizable
  - functions : read/write variable sets, pure, virtual
- Library knowledge: standard and domain-specific
  - Containers: unique, ordered, sorted, continuous storage
  - Iterators: random access, bidirectional
- HPC hardware architecture configurations
  - CPUs: number of cores, cache sizes
  - NVIDIA GPU: shared memory, global memory, constant memory

Application Domain

Languages (DSL, GPLs)

Libraries Runtimes

Operating System

Hardware

HPC software/hardware stack





### DSL knowledge is often hard to extract, critical to performance

- High-level abstractions in DSL
  - Encouraging code reuse and hiding implementation from interfaces to reduce software complexity
  - Functions, data structures, classes and templates ...
  - Could be standard or user-defined/domain-specific
- Semantics of high-level abstractions
  - Critical to optimizations, including parallelization
    - Read-only semantics
  - Hard to be extracted by static analysis
    - STL vector implementation ?→? elements are contiguous in memory
- Conventional compilers lose track of abstractions
  - Analyses and optimizations are mostly done on top of middle or low level IR
  - Hard to trace back to the high-level abstractions represented in source level





### Problems with current HPC knowledge management approaches

- Informal and Ad-Hoc
- Isolated: separated managing software and hardware knowledge
- Hard to reusable, not scalable
- No toolchain support:
  - Parser: each solution has its own parser
  - Lack of IDE, validation tools, etc.
- Not easy to share among DSL designers, domain experts and DSL developers

```
class std::vector<T> {
    alias none; overlap none; //elements are alias-free and non-overlapping
    is_fixed_sized_array { //semantic-preserving functions as a fixed-sized array
    length(i) = {this.size()};
    element(i) = {this.operator[](i); this.at(i);};
};
};
void my_processing(SgNode* func_def) {
    read{func_def}; modify {func_def}; //side effects of a function
}
std::list<SgFunctionDef*> findCFunctionDefinition(SgNode* root){
    read {root}; modify {result};
    return unique; //return a unique set
}
void Compass::OutputObject::addOutput(SgNode* node){
    read {node};
    //order-independent side effects
    modify {Compass::OutputObject::outputList<order_independent>};
}
```

#### Semantic specification file Liao'10

```
Mem spec of Tesla M2075:

die =1 tpc; tpc = 16 sm; sm = 32 core;
globalMem 8 Y rw na 5375M 128B ? 600clk <L2 L1> <> die <0.1 0.5> warp{Laddress1/blockSize_J!= Laddress2/blockSize_J};
L1 9 N rw na 16K 128B ? 80clk <> <L2 globalMem> sm ? warp{Laddress1/blockSize_J!= Laddress2/blockSize_J};
L2 7 N rw na 768K 32B ? 390clk om om die ? warp{Laddress1/blockSize_J!= Laddress2/blockSize_J};
constantMem 1 Y r na 64K ? ? 360clk <cL2 cL1> <> die ? warp{address1!= address2};
cL1 3 N r na 4K 64B ? 48clk <> <cL2 constantMem> sm ? warp{Laddress1/blockSize_J!= Laddress2/blockSize_J};
cL2 2 N r na 32K 256B ? 140clk <cL1> <cL2 constantMem> die ? warp{Laddress1/blockSize_J!= Laddress2/blockSize_J};
sharedMem 4 Y rw na 48K ? 32 48clk <> <m ? block{word1!=word2 && word1%banks ==word2%banks};

... ...
```

Memory Specification Language: Chen'14





### A new ontology-driven DSL implementation paradigm

**Domain Experts** Relevant knowledge domains **DSL** Designers DSL developers **Architects DSL** Implementations **Application Domains** Domain Specific Languages End-user tools/ Compiler **APIs** General-Purpose Languages A Knowledge Base using Runtime **OWL** Libraries [upper ontology] Hardware Architectures [domain ontologies]

### Central component: ontology-based knowledge base

#### Definitions:

- Philosophy: the study of nature of beings and their relations
- Modern: a formal specification for explicitly representing knowledge of the entities in a domain
- Provides a common vocabulary in a domain
  - Concepts, properties, and individuals
- Theory foundation: description logics (DLs), a family of logical languages for knowledge representation
  - several dialects with different expressiveness and efficiencies (for reasoning)



### Web Ontology Language

- Web Ontology Language (OWL): the most popular ontology languages
  - Classes (or concepts): denote sets of individuals. organized in a hierarchy
  - Individuals (or instances): single instances in the domain
  - Properties (or relations): binary relations between entities
  - Maturing tool chain since '04 by W3C: Protégé IDE, OWL API, FaCT++, SWI-Prolog, etc.

| Functional Syntax                          | Formal Semantics                                | Natual Language Semantics                                  |
|--------------------------------------------|-------------------------------------------------|------------------------------------------------------------|
| Declaration(Class(CE))                     | $(CE)^C \subseteq \Delta_I$                     | CE is a class within an object domain                      |
| Declaration(NamedIndividual(a))            | $(a)^I \in \Delta_I$                            | a is an individual within an object domain                 |
| Declaration(ObjectProperty(OPE))           | $(OPE)^{OP} \subseteq \Delta_I \times \Delta_I$ | <i>OPE</i> is an object property connecting two objects    |
| $subClassOf(CE_1 \ CE_2)$                  | $(CE1)^C \subseteq (CE2)^C$                     | class $CE_1$ is a subclass of class $CE_2$                 |
| $ClassAssertion(CE\ a)$                    | $(a)^I \in (CE)^C$                              | individual a is an instance of class CE                    |
| $ObjectPropertyAssertion(OPE \ a_1 \ a_2)$ |                                                 | $a_1$ is related to $a_2$ via ObjectProperty $OPE$         |
| $ObjectIntersectionOf(CE1 \dots CEn)$      | $(CE_1)^C \cap \cap (CE_n)^C$                   | a class resulting from intersecting class $CE_1$ to $CE_n$ |

### **Example family ontology using OWL**



```
Prefix(:=<http://example.com/owl/families/>)
Ontology(<a href="http://example.com/owl/families">http://example.com/owl/families</a>>
Declaration( NamedIndividual(:John ) )
Declaration( NamedIndividual( :Mary ) )
Declaration( Class(:Person ) )
Declaration(Class(:Woman))
Declaration( ObjectProperty( :hasWife ) )
Declaration( ObjectProperty( :hasSpouse) )
SubClassOf(:Woman:Person)
SubClassOf(:Man :Person)
ClassAssertion(:Man :John)
ClassAssertion(:Women :Mary)
SubObjectPropertyOf(:hasWife:hasSpouse)
ObjectPropertyAssertion(:hasWife:John:Mary)
```

Family ontology in functional syntax

### Software and hardware ontology for DSL implementations

- Requirements:
  - common vocabulary
  - intuitive, efficient to facilitate DSL analyses and optimizations
- Software: based on C and C++ language standards
  - Individuals: use international resource identifiers (IRIs) – "http://example.com/owl/CProgram:Type"
    - Scoped IRI qualified name + relative location
    - E.g.: file.c::foo()::1:6,1:10 std::vector<T>, std::vector<int>.
- Hardware: focus on single machine for now
  - Individuals: machine1, cpu2, memory , identified by names or serial numbers
- Space Efficiency core knowledge base + loadable supplemental modules (for individuals)



### **Excerpt of Software and Hardware Ontology with Individuals**

#### % program concepts and their hierarchy

Class(:PointerType) SubClassOf(:PointerType :DerivedType)

Class(:BinaryOp) Class(:AddOp) SubClassOf(:AddOp :BinaryOp)

SubClassOf(:SelectionStatement :Statement) SubClassOf(:IfStatement :SelectionStatement)

#### % define the relations between program constructs

ObjectProperty(:hasScope) ObjectProperty(:hasType)

ObjectProperty(:alias) ObjectProperty(:read)

#### % variables identified by a qualified names

NamedIndividual (:var1) NamedIndividual (:var2)

#### % two pointer variables alias each other

ObjectPropertyAssertion(:hasType :var1 :PointerType) ...

ObjectPropertyAssertion (:alias :var1 :var2)

#### % hardware concepts and hierarchy

Class(:Xeon) Class(:CPU)

SubClassOf(:Xeon :CPU)

Class(:X5680)

SubClassOf(:X5680:Xeon)

ClassAssertion(:X5680 :cpu1)

Class(:GPU)

SubClassOf(:Quadro\_4000 :GPU)

SubClassOf(:Quadro\_4000 DataHasValue(:numberOfCores "256"))

#### % Individuals

NamedIndividual(:gpu1)

NamedIndividual(:cpu1)

ClassAssertion(:Quadro\_4000 :gpu1)

#### % a workstation with CPU and GPU

NamedIndividual(:tux322)

ClassAssertion(:computer :tux322)

ObjectPropertyAssertion(:hasPart :tux322 :gpu1)

ObjectPropertyAssertion(:hasPart :tux322 :cpu2)





## Compiler and runtime interface of ontology-based knowledge base

- Requirements
  - Bidirectional: query + insertion
  - Support both on-disk and in-memory storage
- Knowledge representation: OWL
  - On disk as OWL files
  - In-memory storage: SWI-Prolog predicates
- Two kinds of interfaces
  - Prolog reasoning engine: powerful declarative
     Prolog queries operating on in-memory storage
    - Learning curve
  - Prebuilt C/C++ query interface: light weight operating on OWL files, easy for deployment

```
% Prolog query interfaces
% Define additional predicates
checkClass(IndividualL, ClassL):-
    rdf(IndividualL, rdf:type, ClassL).
% recursively check through subclasses
checkClass(IndividualL, ClassL):-
    rdf(SubClassL, rdfs:subClassOf, ClassL),
    checkClass(IndividualL, SubClassL).
% if individual tux322 is a computer?
?- checkClass ('tux322', ':computer')
% What are the variables written by function bar?
?- Function(X),hasName(X,'bar'),writtenBy(Vars,X)
```

```
// C++ query interface
```

std::string **getMachineName** (string machine\_IRI); vector<std::string> **getCPUs** (string machine\_name); vector<std::string> **getGPUs** (string machine\_name); int **getCoreCount** (string gpu\_IRI);

### **Evaluation benefits of ontology for DSL implementations**

- The DSL: Shift Calculus
  - Light-weight embedded DSL
  - Host language: C++
  - Leverage Chombo AMR library [Colella'09]
- The implementation: a ShiftCalculus source-to-source translator
  - Built on top of ROSE, a source-tosource compiler infrastructure developed at LLNL
  - Connecting to ontology



Ontology-based knowledge base for DSL implementations

### **ShiftCalculus DSL syntax and semantics**

| Mathematical       | Mathematical Notation                                                 | Notes, including syntax in C++11 reference im-                                                            |
|--------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Object             |                                                                       | plementation if appropriate.                                                                              |
| Point on grid      | $oldsymbol{i,j,s} \cdots \in \mathbb{Z}^D$                            | Point                                                                                                     |
| Sets of gridpoints | $\Lambda, \Omega, \Gamma \subset \mathbb{Z}^D$                        | Box (Rectangular sets only)                                                                               |
| Arrays over        | $\phi:\Omega\to\mathbb{R}$                                            | <pre>RectMDArray<double> phi(Omega);</double></pre>                                                       |
| rectangular grids  | $U:\Lambda\to\mathbb{R}^N\times\mathbb{R}^D$                          | <pre>RectMDArray<double,n,dim> U(Lambda);</double,n,dim></pre>                                            |
| (RectMDArrays)     |                                                                       |                                                                                                           |
| Shift Operators    | $\mathcal{S}^{m{p}}(\Lambda) \equiv \Lambda + m{p}$                   | <pre>Shift S = Shift::getUnitShift();</pre>                                                               |
|                    | $(\mathcal{S}^{p}(U))_{i} \equiv U_{i+p}$                             |                                                                                                           |
| Single-level sten- | $\mathcal{L} = \sum a_s \mathcal{S}^s$                                | Point s_0 =; double a_0 =;;                                                                               |
| cil operators      | $\mathcal{L}(\phi)_{i}^{s} = \sum_{s} a_{s} \phi_{i+s}, i \in \Gamma$ | Stencil <double> L=a_0*(S^s_0)+a_1*(S^s_1)+; RectMDArray<double> LOfPhi = L(phi,Gamma);</double></double> |
| Pointwise          | $f: \mathbb{R}^N \times \mathbb{R}^D \to \mathbb{R}$                  | forall(U,FOfU,F,Gamma) applies the function.                                                              |
| application        | $(f@(U) \text{ on } \Gamma): \Gamma \to \mathbb{R}$                   |                                                                                                           |
| of functions       | $(f@(U))_i \equiv f(U_i), i \in \Gamma$                               |                                                                                                           |

### ShiftCalculus DSL for stencil computation

```
#define DIM 3
int main(int argc, char* argv[])
   Point lo. hi:
 // Space discretization
   Box bxdest(lo,hi);
   Box bxsrc=bxdest.grow(1);
 // Source and destination data containers
   RectMDArray<double,1> Asrc(bxsrc);
   RectMDArray<double, 1> Adest(bxdest);
   double ident. C0:
 // Shift and Stencil declarations
   array<Shift,DIM> shft vec = getShiftVec();
   Stencil<double> laplace = C0*(shft vec^zero);
 // Stencil formation using Shift
   for (int dir=0;dir<DIM;dir++)
      Point thishft = getUnitv(dir);
      laplace = laplace + ident*(shft vec^thishft);
      laplace = laplace + ident*(shft vec^(thishft*(-1)));
  // Apply stencil computation using data containers in space
   Stencil<double>::apply(laplace, Asrc, Adest, bxdest);
```

#### 3-D 7-point stencil

Constructing stencil at the initial point (red cell in the figure). CO is the coefficient applied to this stencil cell.

Iteratively constructing stencil for the surrounding points (green cells in figure). "ident" is the coefficient applied to these stencil cells.

Applying the stencil, source data, destination data, and destination box to the computation. Destination box represents the loops in the computation.

### **Generated sequential C++ output for Laplacian example**

```
1 int main (int argc, char * argv [])
2 {
4 const class Point lo( zero );
5 const class Point hi = getOnes () * adjustedBlockSize;
6 const class Box bxdest (lo ,hi);
7 const class Box bxsrc = bxdest . grow (1);
8 class RectMDArray < double , 1 , 1 , 1 > Asrc ( bxsrc );
9 class RectMDArray < double , 1 , 1 , 1 > Adest ( bxdest );
10 const double ident = 1.0:
11 const double C0 = -6.00000:
12 ...
13 double * sourceDataPointer = Asrc.getPointer ();
14 double * destinationDataPointer = Adest.getPointer ();
15 for (k = lb2: k < ub2: ++k) {
16
     for (j = lb1; j < ub1; ++j) {
17
        for (i = 1b0; i < ub0; ++i) {
18
              destinationDataPointer [ arraySize X * ( arraySize Y * k + j) + i] =
              sourceDataPointer [ arraySize X * ( arraySize Y * (k + -1) + j)+ i] +
              sourceDataPointer [ arraySize X * ( arraySize Y * (k + 1)+ j) + i] +
              sourceDataPointer [ arraySize X * ( arraySize Y * k+ (j + -1)) + i] +
              sourceDataPointer [ arraySize_X * (arraySize_Y * k + (j + 1)) + i] +
              sourceDataPointer [ arraySize_X * ( arraySize_Y * k + j) + (i + -1)] +
              sourceDataPointer [ arraySize_X * ( arraySize_Y * k + j) + (i +1)] +
              sourceDataPointer [ arraySize X * ( arraySize Y * k + j) +i] * -6.00000;
```

More efficient code generation ( parallelization, vectorization, loop tiling, GPU porting, etc.) need:

- Semantics of high level constructs
   double \* RectMDArray<>::getPointer()
- 2. Hardware details for target platforms

CPU, GPU, cache, memory size, etc.

### Connection between Ontology and DSL implementations



### More details about compiler interactions with ontology

- Knowledge generation: traverse AST to generate a program's concrete individuals and relation instances
  - Individual language constructs:
    - functions, loops, types, variable references, statements, function calls, etc.
  - Relations:
    - Structural: hasName, hasParent, hasScope, calledBy, returnedBy ....
    - Analysis: alias, access (read, write), overlap, dependent (true, anti, output), ...
- Semantics propagation
  - Across different levels of IRs: transformation tracking
    - A special model: no memory reuse for AST nodes to ensure unique IDs
    - API functions to store input nodes for a generated node: m: n mapping
    - Update knowledge base with subClassOf(:low-level-entity :high-level-entity) to connect these entities
    - Queries on low-level entities can return semantics associated with high-level entities.
  - Function calls: a = foo(b): read/write formal parameters  $\rightarrow$  actual parameters



### **Preliminary results**

| Output Variants               | Compiler/<br>Optimizations | Execution time (sec.) |
|-------------------------------|----------------------------|-----------------------|
| C++ serial                    | Baseline                   | 1.51482               |
| C++ OpenMP Parallel           | AutoPar                    | 0.380562              |
| C++ Polyhedral Tiled+parallel | PolyOpt                    | 0.503307              |
| CUDA w/ data transfer         | HOMP                       | 9.29446               |
| CUDA w/o data transfer        | HOMP                       | 3.14713e-05           |

- Configuration of testing platform:
  - 24-core workstation with Intel Xeon CPU E5-2620 V.3 and 64 GB memory.
  - GCC version 4.8.3, NVCC compiler version 7.0.

### **Related work**

- Ontology-based knowledge bases
  - General purpose: Cyc[Matuszek'06], SUMO[Pease'02]
  - Domain-specific: Gene ontology[Ashburner'00] (Biology), KnowRob [Tenorth'09](service robots), Human behaviors[Rodriguez'14]
- Knowledge engineering methodologies applied to DSL analysis and design
  - Ontology-based domain analysis: [Tairas'09],
  - Translating Ontology to DSL grammars: [Ceh'11]
  - Domain-specific modeling languages: [Brauer'08], [Walter'09]
- Our work : first to use ontology to enhance DSL implementations

### **Discussion**

- A novel ontology-based knowledge base to enhance DSL implementations
  - Enable easy knowledge accumulation, reuse and sharing among software and human users
  - Formal, explicit and uniform format using OWL
  - Initial concepts and relations modeled for software and hardware domains
  - Bidirectional connection to compilers
  - Prototype ShiftCalculus DSL implementation enabled by ontology
- Ongoing/Future work:
  - Collecting and representing stencil optimization knowledge
  - Context-aware optimization advisors
  - Declarative, generic program analysis and transformation

### **Thank You!**

Questions and comments?



### Tiled & parallelized (w/ OMP and SIMD) C++ output

```
Int main(){
 { int c0; int c3; int c4; int c5; int c1; int c2;
       if (lb0 \leq ub0 + -1 && lb1 \leq ub1 + -1 && lb2 \leq ub2 + -1) {
#pragma omp parallel for private(c2, c1, c5, c4, c3)
           for (c0 = ((lb2 + -31) * 32 < 0? - (-(lb2 + -31) / 32) : ((32 < 0? - (-(lb2 + -31) + -32 - 1) / -32 : (lb2 + -31 + 32 - 1) / 32))); c0 < = (((ub2 + -1) * 32 < 0? - ((-(ub2 + -31) + -32 - 1) / 32))); c0 < = (((ub2 + -31) * 32 < 0? - (-(ub2 + -31) * 32
-1) + 32 + 1) / 32) : -((-(ub2 + -1) + 32 - 1) / 32))) : (ub2 + -1) / 32)); c0++) {
                -1) + 32 + 1) / 32) : -((-(ub1 + -1) + 32 - 1) / 32))) : (ub1 + -1) / 32)); c1++) {
                   for (c2 = ((lb0 + -17) * 18 < 0? - (-(lb0 + -17) / 18) : ((18 < 0? (-(lb0 + -17) + -18 - 1) / - 18 : (lb0 + -17 + 18 - 1) / 18)); c2 <= (((ub0 + -1) * 18 < 0? ((18 < 0? - ((-(ub0 + -17) + -18 - 1) / - 18))); c2 <= (((ub0 + -17) * 18 < 0? - ((-(ub0 + -17) + -18 - 1) / - 18)); c2 <= (((ub0 + -17) * 18 < 0? - ((-(ub0 + -17) + -18 - 1) / - 18)); c2 <= (((ub0 + -17) * 18 < 0? - ((-(ub0 + -17) + -18 - 1) / - 18)); c2 <= (((ub0 + -17) * 18 < 0? - ((-(ub0 + -17) + -18 - 1) / - 18)); c2 <= (((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 + -17) + -18 - 1) / - 18); ((ub0 
+ -1) + 18 + 1) / 18) : -((-(ub0 + -1) + 18 - 1) / 18))) : (ub0 + -1) / 18)); c2++) {
                        for (c3 = (32 * c0 > lb2?32 * c0 : lb2); c3 <= ((32 * c0 + 31 < ub2 + -1?32 * c0 + 31 : ub2 + -1)); c3++) {
                           for (c4 = (32 * c1 > lb1?32 * c1 : lb1); c4 \le ((32 * c1 + 31 \le ub1 + -1?32 * c1 + 31 : ub1 + -1)); c4++)
#pragma ivdep
#pragma vector always
#pragma simd
                               for (c5 = (18 * c2 > lb0?18 * c2 : lb0); c5 <= ((18 * c2 + 17 < ub0 + -1?18 * c2 + 17 : ub0 + -1)); c5++) {/* tiled for 3 dims */
sourceDataPointer[c3][c4 + 1][c5] + sourceDataPointer[c3][c4][c5 + - 1] + sourceDataPointer[c3][c4][c5 + 1] + sourceDataPointer[c3][c4][c5] * - 6.00000;
                                                                                                                                                            } } } }
```

### **Generated CUDA output**

```
HOST code:
int main(int argc,char *argv[])
  double * dev sourceDataPointer;
  int dev sourceDataPointer size = sizeof(double) * (1764 - 0);
  dev sourceDataPointer = ((double *)(xomp deviceMalloc( dev sourceDataPointer size)));
  xomp_memcpyHostToDevice(((void *) dev_sourceDataPointer),((const void
*)sourceDataPointer), dev sourceDataPointer size);
  double * dev destinationDataPointer;
  int _dev_destinationDataPointer_size = sizeof(double ) * (1764 - 0);
  dev destinationDataPointer = ((double *)
(xomp_deviceMalloc(_dev_destinationDataPointer_size)));
  int _threads_per_block_ = xomp_get_maxThreadsPerBlock();
  int num blocks = xomp get max1DBlock( final total iters 3 - 1 - 0 + 1);
OUT 1 1527 <<< num blocks , threads per block >>>( final total iters 3 , k interval
 4 , j interval 5 , dev sourceDataPointer, dev destinationDataPointer);
  xomp freeDevice( dev sourceDataPointer);
  xomp_memcpyDeviceToHost(((void *)destinationDataPointer),((const void
*)_dev_destinationDataPointer),_dev_destinationDataPointer_size);
  xomp freeDevice( dev destinationDataPointer);
```

```
Device code:
extern "C" global void OUT 1 1527 (int final total iters 3 ,int k interval 4 ,int
  j interval 5 ,double * dev sourceDataPointer,double * dev destinationDataPointer)
   int p k; int p j; int p i; int p collapsed index 7 ;
   int dev lower; int dev upper;
   int dev loop chunk size; int dev loop sched index; int dev loop stride;
   int dev thread num = getCUDABlockThreadCount(1):
   int dev thread id = getLoopIndexFromCUDAVariables(1);
   XOMP static sched init(0, final total iters 3 -
1,1,1,_dev_thread_num,_dev_thread_id,&_dev_loop_chunk_size,&_dev_loop_sched_index,&_dev_loop_stride);
   while(XOMP_static_sched_next(&_dev_loop_sched_index,__final_total_iters__3__ -
1,1, dev loop stride, dev loop chunk size, dev thread num, dev thread id,& dev lower,& dev upper))
      for ( p collapsed index 7 = dev lower; p collapsed index 7 <= dev upper; p collapsed index 7
+= 1) {
          p k = p collapsed index 7 / k interval 4 * 1 + lb2;
          int __k_remainder = _p___collapsed_index__7__% __k_interval__4__;
          p j = k remainder / j interval 5 * 1 + lb1;
          p i = k remainder % j interval 5 * 1 + lb0;
           dev destinationDataPointer[arraySize X* (arraySize Y* p k+ p j) + p i] = dev sourceDataPointer[arraySize X*
(arraySize\ Y*(pk+-1)+pj)+pi]+dev\ sourceDataPointer[arraySize\ X*(arraySize\ Y*(pk+1)+pj)+pj]+
   dev sourceDataPointer[arraySize X* (arraySize Y* p k+( p j+-1)) + p i] + dev sourceDataPointer[arraySize X*
(arraySize Y * p k + (p j + 1) + p i] + dev sourceDataPointer[arraySize <math>X * (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (p i + -1)] + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + p j) + (arraySize Y * p k + 
\_dev\_sourceDataPointer[arraySize\_X*[arraySize\_Y*\_p\_k+\_p\_j] + (\_p\_i+1)] + \_dev\_sourceDataPointer[arraySize\_X*[arraySize\_X*] + (\_p\_i+1)] + (\_p\_i+1)] + \_dev\_sourceDataPointer[arraySize\_X*[arraySize\_X*] + (\_p\_i+1)] +
(arraySize Y* p k+ p i) + p i]*-6.00000:
```