

# **UCP1301 Device Specification**



# **Confidential and Proprietary**

All data and information contained in or disclosed by this document is confidential and proprietary information of UNISOC and all rights therein are expressly reserved. This document is provided for reference purpose, no license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document, and no express and implied warranties, including butwithout limitation, the implied warranties of fitness for any particular purpose, and non-infringement, as well as any performance. By accepting this material, the recipient agrees that the material and the information contained therein is to be held in confidence and in trust and will not be used, copied, reproduced in whole or in part, nor its contents revealed in any manner to others without the express written permission of UNISOC. UNISOC may make any changes at any time without prior notice. Although every reasonable effort is made to present current and accurate information, UNISOC makes no guarantees of any kind with respect to the matters addressed in this document. In no event shall UNISOC be responsible or liable, directly or indirectly, for any damage or loss caused or alleged to be caused by or in connection with the use of or reliance on any such content.



# **Revision History**

| Version | Data       | Note                                           |
|---------|------------|------------------------------------------------|
| 1.0     | 2019/11/26 | First draft                                    |
| 1.1     | 2020/03/16 | Update and correct package information to MSL1 |
|         |            |                                                |
|         |            |                                                |
|         |            |                                                |
|         |            |                                                |
|         |            |                                                |
|         |            |                                                |
|         |            |                                                |



# **Contents**

| Revis  | ion Hist   | ory                    |                  | 3  |
|--------|------------|------------------------|------------------|----|
| Conte  | ents       |                        |                  | 4  |
| List o | f Figure   | s                      |                  | 6  |
| List o | f Tables   |                        |                  | 7  |
|        |            |                        |                  |    |
| -      | 1.1        |                        |                  |    |
|        | 1.2        | · ·                    |                  |    |
| 2      | Packag     |                        |                  |    |
|        | 2.1        |                        |                  |    |
|        | 2.2        |                        |                  |    |
|        | 2.3        | Package Outline        |                  | 12 |
|        | 2.4        | Reflow Profile         |                  | 12 |
| 3      | Pin Info   | rmation                |                  | 14 |
|        | 3.1        |                        |                  |    |
|        | 3.2        | Control Registers      |                  | 14 |
|        |            | 3.2.1 Memory Map       |                  | 14 |
|        |            | 3.2.2 Register Desc    | cription         | 14 |
|        |            |                        | N_REG0           |    |
|        |            | 3.2.2.2 PI             | N_REG1           | 15 |
| 4      | Electric   | al Specification       | ngsng conditions | 18 |
|        | 4.1        | Absolute maximum ratir | ngs              | 18 |
|        |            | Recommended operatir   | ng conditions    | 19 |
|        | 4.3        |                        | 0111.5           |    |
|        | 4.4        |                        |                  |    |
|        | 4.5        |                        |                  |    |
|        | 4.6        |                        |                  |    |
|        |            | _                      |                  |    |
|        | 5.1        |                        |                  |    |
|        | 5.2        |                        |                  |    |
|        | 5.3<br>5.4 |                        |                  |    |
|        | 5.5        |                        |                  |    |
|        | 5.6        |                        |                  |    |
|        | 0.0        |                        | protect (OVP)    |    |
|        |            | ŭ .                    | protect (SCP)    |    |
| 6      | Audio I    | ·<br>·A                |                  | 23 |
|        | 6.1        |                        |                  |    |
|        |            | 6.1.1 Features         |                  | 23 |
|        |            |                        | agram            |    |
|        | 6.2        | Audio PA Typical CHAF  | RACTRISTICS      | 26 |
|        |            | 6.2.1 Electronic cha   | aracteristics    | 26 |
|        |            |                        | cteristics       |    |
|        |            |                        | protect          |    |
|        | 6.3        | IVsense                |                  | 30 |



|   |       | 6.3.1     | Overview    | ·                                                | 30 |
|---|-------|-----------|-------------|--------------------------------------------------|----|
|   |       | 6.3.2     | Function    | description                                      | 30 |
|   |       | 6.3.3     | Control re  | egisters                                         | 30 |
| 7 | Func  | tion Modu | les         |                                                  | 32 |
|   | 7.1   | I2C       |             |                                                  | 32 |
|   |       | 7.1.1     | Feature     |                                                  | 32 |
|   |       | 7.1.2     | Application | on Notes                                         | 32 |
|   | 7.2   | PDM       |             |                                                  | 33 |
|   |       | 7.2.1     | Feature     |                                                  | 33 |
|   |       | 7.2.2     | Control re  | egisters                                         | 33 |
|   |       |           | 7.2.2.1     | IV_SENSE_FILTER_REG0                             | 33 |
|   |       |           | 7.2.2.2     | IV_SENSE_ADC_REG0                                | 35 |
|   |       |           | 7.2.2.3     | IV_SENSE_ADC_REG1                                | 36 |
|   |       | 7.2.3     | Application | on                                               | 37 |
|   | 7.3   | Global F  | Register    |                                                  | 37 |
|   |       | 7.3.1     | Register .  | Address Map                                      | 37 |
|   |       |           | 7.3.1.1     | MODULE_EN                                        | 38 |
|   |       |           | 7.3.1.2     | SOFT_RST                                         | 39 |
|   |       |           | 7.3.1.3     | PMU_REG0                                         | 40 |
|   |       |           | 7.3.1.4     | PMU_REG1                                         | 41 |
|   |       |           | 7.3.1.5     | PMU_RESERVED                                     | 42 |
|   |       |           | 7.3.1.6     | BST_REG0                                         |    |
|   |       |           | 7.3.1.7     | BST_REG1BST_REG2                                 | 44 |
|   |       |           | 7.3.1.8     | BST_REG2                                         | 45 |
|   |       |           | 7.3.1.9     | BST_RESERVED                                     |    |
|   | _     | 1 - 10    | 7.3.1.10    | CLSD_REG0                                        | 46 |
|   | \     | 1012      | 7.3.1.11    | CLSD_REG1                                        |    |
|   |       |           | 7.3.1.12    | CLSAB_REG0                                       |    |
|   |       |           | 7.3.1.13    | CLS_RESERVED                                     |    |
|   |       |           | 7.3.1.14    | IV_SENSE_FILTER_REG0                             |    |
|   |       |           | 7.3.1.15    | IV_SENSE_ADC_REG0                                |    |
|   |       |           | 7.3.1.16    | IV_SENSE_ADC_REG1                                |    |
|   |       |           | 7.3.1.17    | RESERVED_REG0                                    |    |
|   |       |           | 7.3.1.18    | PDM_PH_SEL                                       |    |
|   |       |           | 7.3.1.19    | AGC_EN                                           |    |
|   |       |           | 7.3.1.20    | PIN_REG0                                         |    |
|   |       |           | 7.3.1.21    | PIN_REG1                                         |    |
|   |       |           | 7.3.1.22    | RESERVED_REG1                                    | 58 |
| 8 | Appli |           |             |                                                  |    |
|   | 8.1   |           |             | Rsense(R0) Selection                             |    |
|   | 8.2   | -         | -           | ection                                           |    |
|   | 8.3   |           |             | ayout Consideration                              |    |
|   | 8.4   | Smart A   | mplifier De | sign Guide with Unisoc FB-SmarAmp™V3.0 algorithm | 60 |



# **List of Figures**

| Figure 1-1 | Block diagram                               | 9  |
|------------|---------------------------------------------|----|
| Figure 2-1 |                                             |    |
| Figure 2-2 |                                             |    |
| Figure 2-3 |                                             |    |
| Figure 2-4 | Recommended reflow profile                  | 13 |
| Figure 4-1 | Test circuit of an I/O pin                  | 20 |
| Figure 6-1 | UCP1301 Typical Application Diagram         | 24 |
| Figure 6-2 | UCP1301 Smart PA Stereo Application Diagram | 25 |



# **List of Tables**

| Table 2-1 | JEDEC Classification reflow profile                   | 13 |
|-----------|-------------------------------------------------------|----|
|           | Pin Information                                       |    |
| Table 4-2 | Recommended operating conditions                      | 19 |
| Table 4-3 | Thermal characteristics                               |    |
| Table 4-4 | ESD characteristics                                   | 19 |
| Table 4-5 | DC characteristics                                    | 19 |
| Table 4-6 | Standard input, output and I/O pin AC characteristics | 20 |



#### **System Overview** 1

# 1.1 General Description

UCP1301 is a high performance, low noise, analog audio 8.5V Smart Amplifier with current and voltage sensing ADC inside, which specialized in music and audio applications with speaker temperature and membrane excursion protection to avoid speaker damage by Unisoc FB-SmarAmp™ running on host.

The current and voltage feedback, so-called IV sensing feedback, will be transferred from analog signal to digital signal by ADCs, then to PDM data format output to the Host.

### 1.2 UCP1301 Features

- Current and Voltage sensing feedback for Smart Amplifier application
- Boost voltage: Typical=8.5V, Max=9.5V
- Low noise: 9uV in Receiver Mode
  - 37uV in SPK Mode
- High SNR: 103dB THD+N: 0.01%
- Multi-level AGC: True-RMS base
- Output power: 4.2W @8 \Omega
- tial For hiar Speaker/receiver amplifier for 2-in-1 speaker application
- High PSRR:>90dB@217Hz
- Efficiency:
  - >80%(ClassK 2.1W PVDD =8.5V)
  - >83.6%(ClassK 2.1W PVDD =6.5V)
- Ultralow pop noise:<500uV
- Current and Voltage sensing feedback for FB-SmarAmpV3.0 application
- Support analog differential/single-end input, analog differential output
- Support cut-off frequency <30Hz for Cin and Rin @18dB~24dB gain
- Boost switching frequency >=1.6MHz
- Support Class-AB driver in receiver mode
- Support Class-D / Class-AB driver in speaker boost mode (Class-K)
- Support boost bypass mode to VBAT
- Support Class-D switching frequency customized
- Support Boost switching frequency customized
- PDM interface for IV sensing feedback
- Digital I2C control
- All digital IO support 1.8V/3.3V
- Support OVP / OCP / OTP / SCP / UVP
- Package information: 3.08x2.08mm^2 WLCSP

#### **UCP1301**





# 2 Package Information

Plastic-encapsulated surface mount packages are sensitive to damage induced by absorbed moisture and temperature. All of the UCP1301 chips are MSL 1, which had been marked on the label for every package.

# 2.1 Top Marking Definition

**UCP1301** 



Figure 2-1 Top Marking Definition



# 2.2 BGA Pinout



UCP1301 top view

Figure 2-2 UCP1301 Pin Assignment and device marking



# 2.3 Package Outline



Figure 2-3 **Package Outline** 





#### Figure 2-4 Recommended reflow profile

Table 2-1 JEDEC Classification reflow profile

| Profile Feature                                                                                                                                              | Sn-Pb Eutectic Assembly                                                                 | Pb-Free Assembly                                                                        |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|
| Preheat/Soak Temperature Min (T <sub>smin</sub> ) Temperature Max (T <sub>smax</sub> ) Time (t <sub>s</sub> ) from (T <sub>smin</sub> to T <sub>smax</sub> ) | 100 °C<br>150 °C<br>60-120 seconds                                                      | 150 °C<br>200 °C<br>60-120 seconds                                                      |  |  |
| Ramp-up rate (T <sub>L</sub> to T <sub>p</sub> )                                                                                                             | 3 °C/second max.                                                                        | 3 °C/second max.                                                                        |  |  |
| Liquidous temperature (T <sub>L</sub> )<br>Time (t <sub>L</sub> ) maintained above T <sub>L</sub>                                                            | 183 °C<br>60-150 seconds                                                                | 217 °C<br>60-150 seconds                                                                |  |  |
| Peak package body temperature (T <sub>p</sub> )                                                                                                              | For users T <sub>p</sub> must not exceed the Classification temp in Table 2-2.          | For users $T_p$ must not exceed the Classification temp in Table 2-3.                   |  |  |
| Peak package body temperature (1 <sub>p</sub> )                                                                                                              | For suppliers T <sub>p</sub> must equal or exceed the Classification temp in Table 2-2. | For suppliers T <sub>p</sub> must equal or exceed the Classification temp in Table 2-3. |  |  |
| Time $(t_p)^*$ within 5 °C of the specified classification temperature $(T_c)$ , see Figure 2-4 .                                                            | 20* seconds                                                                             | 30* seconds                                                                             |  |  |
| Ramp-down rate (T <sub>p</sub> to T <sub>L</sub> )                                                                                                           | 6 °C/second max.                                                                        | 6 °C/second max.                                                                        |  |  |
| Time 25 °C to peak temperature                                                                                                                               | 6 minutes max.                                                                          | 8 minutes max.                                                                          |  |  |
| * Tolerance for peak profile temperature (T                                                                                                                  | p) is defined as a supplier minimum and a us                                            | ser maximum.                                                                            |  |  |

**Note**: The above recommended reflow profiles from IPC/JEDEC J-STD-020 are for classification/preconditioning and are not meant to specify board assembly profiles. Actual board assembly profiles should be developed based on the specific process needs and board designs and shall not exceed the parameters in IPC/JEDEC J-STD-020.

Table 2-2 SnPb Eutectic Process - Classification Temperatures (T<sub>c</sub>)

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm³<br>≥350 |  |  |  |  |
|-------------------|--------------------------------|--------------------|--|--|--|--|
| <2.5 mm           | 235 °C                         | 220 °C             |  |  |  |  |
| ≥2.5 mm           | 220 °C                         | 220 °C             |  |  |  |  |

Table 2-3 Pb-Free Process - Classification Temperatures (Tc

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350 - 2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|--------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                               | 260 °C                          |
| 1.6 mm - 2.5 mm      | 260 °C                         | 250 °C                               | 245 °C                          |
| >2.5 mm              | 250 °C                         | 245 °C                               | 245 °C                          |



# 3 Pin Information

# 3.1 Pin List

#### Table3-1 Pin Information

#### **UCP1301**

| PIN NO     | NAME     | TYPE   | DESCRIPTION                                                 |
|------------|----------|--------|-------------------------------------------------------------|
| A1         | VOP      | Ю      | PA output P                                                 |
| A2, B2, C2 | PVDD     | Power  | Boost output                                                |
| A4, B3     | SW       | 0      | Boost switching node                                        |
| B1         | PGND     | Ground | PA Ground                                                   |
| B4, C4     | BGND     | Ground | Boost Ground                                                |
| C1         | VON      | Ю      | PA output N                                                 |
| C3         | DATA_PDM | Ю      | PDM data                                                    |
| D1         | GND      | Ground | Ground                                                      |
| D2         | CLK_PDM  | Ю      | PDM clock                                                   |
| D3         | RSTN     | Ю      | Reset pin. Low effective.  Low for reset  High for power on |
| D4         | VDD      | Power  | Power _ s hiaf                                              |
| E1         | INP      | Ю      | Audio input P                                               |
| E2         | INN      | 10     | Audio input N                                               |
| E3         | SDA U    | Ю      | IIC interface, data                                         |
| E4         | SCL      | Ю      | IIC interface, clock                                        |
| F1         | VDD_PDM  | Power  | Power input of PDM interface                                |
| F2         | ISENP    | Ю      | Speaker current sense P                                     |
| F3         | IVSENN   | Ю      | Speaker current/voltage sense N                             |
| F4         | VSENP    | Ю      | Speaker voltage sense P                                     |

# 3.2 Control Registers

# 3.2.1 Memory Map

Base address 0x00

| 0x0030 | PIN_REG0 | PIN_REG0 |
|--------|----------|----------|
| 0x0031 | PIN_REG1 | PIN_REG1 |

# 3.2.2 Register Description

# 3.2.2.1 PIN\_REG0

| 0x00 | 0x00000030 PIN_R |          |    |    |    |    | EG0(0x000011CC) |    |    |    |    |    | PIN_REG0 |    |    |    |
|------|------------------|----------|----|----|----|----|-----------------|----|----|----|----|----|----------|----|----|----|
| Bit  | 31               | 30       | 29 | 28 | 27 | 26 | 25              | 24 | 23 | 22 | 21 | 20 | 19       | 18 | 17 | 16 |
| Name |                  | Reserved |    |    |    |    |                 |    |    |    |    |    |          |    |    |    |



| Туре  | RO |    |    |    |    |    |   |   |            |            |    |                               |             |             |                  |                      |
|-------|----|----|----|----|----|----|---|---|------------|------------|----|-------------------------------|-------------|-------------|------------------|----------------------|
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0          | 0          | 0  | 0                             | 0           | 0           | 0                | 0                    |
| Bit   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7          | 6          | 5  | 4                             | 3           | 2           | 1                | 0                    |
| Name  |    |    |    |    |    |    |   |   | SCL_<br>_D | FUNC<br>RV | S  | SC<br>L <sub> </sub> WP<br>DO | SDA_<br>C_E | _FUN<br>DRV | SD<br>A_ WP<br>U | SD<br>A_<br>WP<br>DO |
| Туре  |    |    |    |    |    |    |   |   | RW         |            | RW | RW                            | R'          | W           | RW               | RW                   |
| Reset |    |    |    |    |    |    |   |   | 1          | 1          | 0  | 0                             | 1           | 1           | 0                | 0                    |

# PIN\_REG0

| Field Name   | Bit        | Туре | Set/Cle<br>ar | Reset<br>Value | Description (IO Voltage=1.8V)                                  |
|--------------|------------|------|---------------|----------------|----------------------------------------------------------------|
| reserved     | [31: 16]   | RO   | NA            | 0              |                                                                |
| SCL_FUNC_DRV | [7: 6]     | RW   | NA            | 0x3            | SCL pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA |
| SCL_WPU      | [5]        | RW   | NA            | 0              | SCL pad pull up enable 0: disable 1: enable                    |
| SCL_WPDO     | [4]<br>SOC | RW   | NATIO         | 6111           | SCL pad pull down enable 0: disable 1: enable                  |
| SDA_FUNC_DRV | [3: 2]     | RW   | NA            | 0x3            | SDA pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA |
| SDA_WPU      | [1]        | RW   | NA            | 0              | SDA pad pull up enable 0: disable 1: enable                    |
| SDA_WPDO     | [0]        | RW   | NA            | 0              | SDA pad pull down enable 0: disable 1: enable                  |

# 3.2.2.2 PIN\_REG1

| 0x00  | 00003 | 00031 PIN_REG1(0x000000CC)    |  |  |  | PIN_REG1 |  |    |    |    |    |    |    |
|-------|-------|-------------------------------|--|--|--|----------|--|----|----|----|----|----|----|
| Bit   | 31    | 30 29 28 27 26 25 24 23 22 21 |  |  |  |          |  | 21 | 20 | 19 | 18 | 17 | 16 |
| Name  |       | Reserved                      |  |  |  |          |  |    |    |    |    |    |    |
| Туре  | RO    |                               |  |  |  |          |  |    |    |    |    |    |    |
| Reset | 0     |                               |  |  |  |          |  |    |    |    |    |    |    |



| Bit   | 15 | 14         | 13              | 12         | 11 | 10         | 9               | 8                   | 7             | 6    | 5                         | 4                                | 3    | 2                  | 1                        | 0                                 |
|-------|----|------------|-----------------|------------|----|------------|-----------------|---------------------|---------------|------|---------------------------|----------------------------------|------|--------------------|--------------------------|-----------------------------------|
| Name  | _  | FUNC<br>RV | INP<br>_W<br>PU | INP W PD O | _  | FUNC<br>RV | INN<br>_W<br>PU | INN<br>W<br>PD<br>O | CLK_I<br>FUNC | C_DR | CL<br>K_ PD<br>M_ WP<br>U | CL<br>K_<br>PD<br>M_<br>WP<br>DO | M_Fl | A_PD<br>JNC_<br>RV | DA<br>TA_PD<br>M_P<br>VP | DA<br>TA_<br>PD<br>M_<br>WP<br>DO |
| Туре  | R  | W          | RW              | RW         | R  | W          | RW              | RW                  | R             | W    | RW                        | RW                               | R    | W                  | RW                       | RW                                |
| Reset | 0  | 0          | 0               | 0          | 0  | 0          | 0               | 0                   | 1             | 1    | 0                         | 0                                | 1    | 1                  | 0                        | 0                                 |

# PIN\_REG1

| Field Name           | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description(IO Voltage=1.8V)                                               |
|----------------------|----------|------|---------------|----------------|----------------------------------------------------------------------------|
| reserved             | [31: 16] | RO   | NA            | 0              |                                                                            |
| INP_FUNC_DRV         | [15: 14] | RW   | NA            | 0              | INP pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA             |
| INP_WPU              | [13]     | RW   | NA            | 0              | INP pad pull up enable 0: disable 1: enable                                |
| INP_WPDO             | [12]     | RW   | nfid          | enti           | INP pad pull down enable 0: disable 1: enable                              |
| INN_FUNC_DRV         | [11: 10] | RW   | NA            | 0              | INN pad driving select<br>00: 0.4mA<br>01: 0.8mA<br>10: 1.2mA<br>11: 1.6mA |
| INN_WPU              | [9]      | RW   | NA            | 0              | INN pad pull up enable 0: disable 1: enable                                |
| INN_WPDO             | [8]      | RW   | NA            | 0              | INN pad pull down enable 0: disable 1: enable                              |
| CLK_PDM_FUNC<br>_DRV | [7: 6]   | RW   | NA            | 0x3            | CLK_PDM pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA         |
| CLK_PDM_WPU          | [5]      | RW   | NA            | 0              | CLK_PDM pad pull up enable 0: disable 1: enable                            |
| CLK_PDM_WPD          | [4]      | RW   | NA            | 0              | CLK_PDM pad pull down enable                                               |



| 0                     |        |    |    |     | 0: disable<br>1: enable                                             |
|-----------------------|--------|----|----|-----|---------------------------------------------------------------------|
| DATA_PDM_FUN<br>C_DRV | [3: 2] | RW | NA | 0x3 | DATA_PDM pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA |
| DATA_PDM_WP<br>U      | [1]    | RW | NA | 0   | DATA_PDM pad pull up enable 0: disable 1: enable                    |
| DATA_PDM_WP<br>DO     | [0]    | RW | NA | 0   | DATA_PDM pad pull down enable 0: disable 1: enable                  |



# 4 Electrical Specification

# 4.1 Absolute maximum ratings

The functionality of UCP1301 is subject to the absolute maximum/minimum values listed in following table. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

#### Absolute maximum ratings of UCP1301

| Symbol                 | Parameter                                                                                                                                                                     | Min   | Max   | Unit    |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------|
| VDD                    | Supply voltage                                                                                                                                                                | -0.3  | 5.5   | V       |
| VDD_PDM                | Supply voltage of PDM interface                                                                                                                                               | -0.3  | 5.5   | V       |
| Vinn/Vinp              | Input voltage of INN/INP pin                                                                                                                                                  | -0.3  | VDD   |         |
| V <sub>max, ESD</sub>  | Maximum ESD stress voltage, Human Body Model, any pin to any supply pin, either polarity or any pin to all non-supply pins together, either polarity. Three stresses maximum. |       | 2,000 | V       |
| T <sub>storage</sub>   | Storage temperature                                                                                                                                                           | -40   | +125  | °C      |
| Тс                     | Case temp                                                                                                                                                                     | -20   | 85    | °C      |
| Vpulse,<br>Twidth(T2)* | Voltage surge on vbat                                                                                                                                                         | For h | 14    | V<br>µs |

Note: Vpulse and Twidth are described below:



$$T_1 = 1.25 \times T = 8 \times (1 \pm 20\%) \mu s$$
  
 $T_2 = 20 \times (1 \pm 20\%) \mu s$ 



# **Recommended operating conditions**

UCP1301 is recommended to operate under the conditions list in following table.

Table 4-1 **Recommended operating conditions** 

| Symbol | Parameter      | Min | Typical | Max | Unit |
|--------|----------------|-----|---------|-----|------|
| VDD    | Supply voltage | 3.3 |         | 5.5 | V    |

#### 4.3 Thermal characteristics

The thermal characteristics are as shown infollowing table.

Table 4-2 Thermal characteristics

| Symbol   | Parameter                              | Condition         | Value | Unit    |
|----------|----------------------------------------|-------------------|-------|---------|
| Theta JA | Junction-to-Ambient thermal resistance | Air flow: 0 m/sec | 66.3  | °C/watt |

#### 4.4 **ESD** characteristics

| Th                            | The ESD characteristics are shown in following table. |                        |       |      |  |  |  |  |  |  |
|-------------------------------|-------------------------------------------------------|------------------------|-------|------|--|--|--|--|--|--|
| Table 4-3 ESD characteristics |                                                       |                        |       |      |  |  |  |  |  |  |
| Symbol                        | Parameter                                             | Condition              | Value | Unit |  |  |  |  |  |  |
| НВМ                           | Human Body mode                                       | ESDA/JEDEC JS-001-2017 | ±2000 | V    |  |  |  |  |  |  |
| CDM                           | Charge Device Mode                                    | JEDEC EIA/JESD22-C101F | ±800  | V    |  |  |  |  |  |  |

#### 4.5 **DC** characteristics

For the following table,  $T_c$  = -20 to +85 °C, VDD= 3.6V, unless otherwise specified.

**DC** characteristics Table 4-4

| Symbol               | Parameter                              | Min             | Тур | Max             | Unit   |
|----------------------|----------------------------------------|-----------------|-----|-----------------|--------|
| VDD                  | Supply voltage                         | 3.3             |     | 5.5             | V      |
| loff                 | Power down leakage, VDD= 3.6V,Tc =27°C |                 |     | 1               | uA     |
| IIC interfac         | e                                      |                 |     |                 |        |
| VDD_IIC              | IIC power supply. (external pull-high) | 1.62            |     | 5.5             | V      |
| V <sub>IL_IIC</sub>  | Input voltage Low-level                | 0               |     | 0.3x<br>VDD_IIC | \<br>\ |
| V <sub>IH</sub> _IIC | Input voltage High-level               | 0.7x<br>VDD_IIC |     | VDD_IIC         | V      |
| PDM interfa          | ace                                    |                 |     |                 |        |



| Symbol              | Parameter                | Min             | Тур | Max             | Unit |
|---------------------|--------------------------|-----------------|-----|-----------------|------|
| VDD_PDM             | PDM power supply         | 1.62            |     | 5.5             | V    |
| V <sub>IL_PDM</sub> | Input voltage Low-level  | 0               |     | 0.3x<br>VDD_PDM | ٧    |
| V <sub>IH_PDM</sub> | Input voltage High-level | 0.7x<br>VDD_PDM |     | VDD_PDM         | V    |

## 4.6 AC characteristics

The AC characteristics of a pin include input and output capacitance, which determines the loading for external drivers or for other load analysis. The AC characteristic also includes a de-rating factor, which indicates how much faster or slower the AC timings get with different loads.

Table 4-5 Standard input, output and I/O pin AC characteristics

| Symbol          | Parameters                                                                         | Min | Typical | Max  | Units |
|-----------------|------------------------------------------------------------------------------------|-----|---------|------|-------|
| Cin             | Input capacitance, all standard input and IO pins                                  |     |         | 3.5  | pF    |
| Cload           | Output capacitance, all standard output and IO pins                                |     |         | 30   | pF    |
| T <sub>dr</sub> | Output de-rating falling edge on all standard output and I/O pins, from 30 pF load |     | 0.313   | hial | ns/pF |

Note:

1. The AC specifications are tested with a 15 pF load as indicated in below figure.



Figure 4-1 Test circuit of an I/O pin

2. The output capacitance and de-rating falling edge are measured under the condition of maximum driving strength: 1.6mA @ 1.8 V.



#### **Power Management** 5

#### 5.1 Overview

UCP1301 is integrated power management unit (PMU) supports direct connection to the battery. All blocks in the PMU are specifically tailored to fit the needs of various baseband platforms with low cost and low guiescent power.

PMU contains the following blocks:

- Under Voltage Lock-out (UVLO) and Over Voltage Lock-out (OVLO)
- Built-in band-gap and oscillator
- Over Temperature Protect (OTP)
- Boost converter

#### 5.2 RSTN

Whole chip reset pin. Chip reset(disable) at RSTN=0, chip actived at RSTN=1.

#### 5.3 UVLO/OVLO

UVLO and OVLO circuit is to protect the system from abnormal power supply. If the power supply voltage is below 2.8V or above 5.5V for 1ms or longer, it indicates that the power supply voltage is out of operation range and the chip will power off automatically. Confidential For hiar

# 5.4 OTP

Over temperature protect is integrated in UCP1301. Chip will power off automatically when the temperature higher than 150°C. The protection will release and chip will auto reboot with registers kept, when temperature drops below 135°C for auto-recovery function.

## 5.5 Oscillator

Internal oscillator is integrated for Class-D and boost converter. The frequency is 1.6MHz by default settings(1.2MHz~2MHz customized). Boost converter works at 1.6MHz, and Class-D amplifier works at half of boost switching frequency, 800kHz.

#### 5.6 Boost

UCP1301 integrates a current-mode boost converter for Class-D powering. The default output voltage is 8.5V, and it can be set by register 0x08[10:7].

The soft-start function is built-in boost converter, to prevent in-rush current at start-up. Over-voltageprotect and Short-protect function is integrated.

#### 5.6.1 Over voltage protect (OVP)

When Boost output voltage exceeds 20% of the setting value, OVP function will be active. System will power off immediately and reboot in 50ms to check boost output voltage.



# 5.6.2 Short circuit protect (SCP)

System will power off when SCP occurs. This function can prevent chip from extra high current or burn out when boost output short to ground.



#### **Audio PA** 6

#### 6.1 Introduction

#### 6.1.1 **Features**

- Current and Voltage sensing feedback for Smart Amplifier application
- Embedded Boost voltage:8.5V
- Low noise:

9uV (gain=0dB class AB receiver THD+N=-92dB) 17uV (gain=0dB class D receiver THD+N=-84dB)

33uV (gain=22dB class AB spk THD+N=-90dB)

33uV (gain=22dB class Kspk THD+N=-80dB)

High SNR

105dB (gain=0dB class AB receiver)

102dB(gain=0dB class D receiver)

103dB (gain=22dB class AB spk)

104dB (gain=22dB class K spk)

- THD+N(max)
  - -92dB( class AB receiver)
    - -84dB (class D receiver)
    - -90dB (class AB spk)
    - -80dB( class K spk )
- Multi-level AGC
- Output power:
- Speaker/receiver amplifier for 2-in-1 speaker application
  High PSRR:
- - -100dB (gain=0dB class AB receiver)
  - -92dB(gain=0dB class D receiver)
  - -92dB (gain=22dB class AB spk)
  - -90dB (gain=22dB class K spk)
- Efficiency:
  - >80%(classK 2.1W @8ohm vboost=8.5v)
  - >83.6%(classK 2.1W@8ohm vboost=6.5v)
- Low pop noise:<500uV (all mode)
- Current and Voltage sensing feedback for AEC reference application
- Support analog differential/single-end input, analog differential output
- Support cut-off frequency <30Hz for Cin and Rin @18dB~24dB gain
- Support Class-AB/ Class-D driver in receiver mode
- Support Class-D / Class-AB driver in speaker boost mode (Class-K)
- Support boost bypass mode to VBAT
- Class-D switching frequency customized(0.6MHz~1MHz)



# 6.1.2 Application Diagram



Figure 6-1 UCP1301 Typical Application Diagram





Figure 6-2 UCP1301 Smart PA Stereo Application Diagram



# 6.2 Audio PA Typical CHARACTRISTICS

# 6.2.1 Electronic characteristics

|              | Parameters                | Test Conditions                                          | Min. | Typical | Max. | Unit     |  |  |  |  |
|--------------|---------------------------|----------------------------------------------------------|------|---------|------|----------|--|--|--|--|
| ClassK mode  |                           |                                                          |      |         |      |          |  |  |  |  |
| Vos          | output offset voltage     |                                                          | -500 | 0       | 500  | uV       |  |  |  |  |
| Efficiency   | Boost+ClassD total        | VDD=4.2V, PVDD=8.5V, R1=8ohm, Po=2.1W, THD+N=0.1%        |      | 80      |      | %        |  |  |  |  |
| Lifferency   | efficiency                | VDD=4.2V, PVDD=6.5V, R1=8ohm, Po=2.1W, THD+N=0.1%        |      | 83. 6   |      | %        |  |  |  |  |
| Iq           | Speaker quiescent current |                                                          |      | 18. 7   |      | mA       |  |  |  |  |
| Fosc         | pwm frequency             |                                                          |      | 800     |      | kHz      |  |  |  |  |
| PSRR         |                           | VDD=4.2V, Vpp-sin=300mV, 217Hz                           |      | -90     |      | dB       |  |  |  |  |
| ллсч         |                           | VDD=4.2V, Vpp-sin=300mV, 1kHz                            |      | -80     |      | dB       |  |  |  |  |
| SNR          |                           | VDD=4.2V, PVDD=8.5V, Po=4.1W, Av=8V/V, THD+N=1%, R1=8ohm |      | 104     |      | dB       |  |  |  |  |
| En           | Speaker output noise      | Av=22dB, 20Hz to 20kHz, A-weighting                      |      | 34      |      | uV       |  |  |  |  |
| EII          | pheaver outhur noise      | Av=16dB, 20Hz to 20kHz, A-weighting                      |      | 33      |      | uV       |  |  |  |  |
| Av           | Speaker max gain          |                                                          |      | 27      |      | dB       |  |  |  |  |
| р.           | 0 1 1 1                   | Av=16V/V                                                 |      | 3       |      | kohm     |  |  |  |  |
| Rin          | Speaker input resistor    | Av=8V/V                                                  |      | 5       |      | kohm     |  |  |  |  |
| THD+N        |                           | VDD=4.2V, Po=0.6W, R1=8ohm, f=1kHz,<br>PVDD=8.5V         |      | 0.015   |      | %        |  |  |  |  |
|              |                           | THD+N=1%, R1=8ohm, VDD=4.2V, PVDD=8.5V                   |      | 4.1     |      | W        |  |  |  |  |
|              |                           | THD+N=1%, R1=8ohm, VDD=4.2V, PVDD=6.5V                   |      | 2.3     |      | W        |  |  |  |  |
| Po           | output power              | THD+N=1%, R1=6ohm, VDD=4.2V, PVDD=8.5V                   |      | 4.6     | 4.6  |          |  |  |  |  |
|              |                           | THD+N=1%, R1=4ohm, VDD=4.2V, PVDD=8.5V                   |      | 5. 2    |      | W        |  |  |  |  |
| ClassD reciv | ver mode                  | , , ,                                                    |      |         |      |          |  |  |  |  |
| Vos          | output offset voltage     |                                                          | -500 | 0       | 500  | uV       |  |  |  |  |
| Efficiency   | ClassD efficiency         | VDD=4.2V, R1=8ohm, Po=0.58W, THD+N=0.1%                  |      | 85      | -111 | <b>%</b> |  |  |  |  |
| Iq           | Speaker quiescent         | astidenti                                                | al   | 9. 4    |      | mA       |  |  |  |  |
| Fosc         | pwm frequency             | COMINGO                                                  |      | 800     |      | kHz      |  |  |  |  |
| 1            | Laigne                    | VDD=4.2V, Vpp-sin=300mV, 217Hz                           |      | -90     |      | dB       |  |  |  |  |
| PSRR         | 1111200                   | VDD=4.2V, Vpp-sin=300mV, 1kHz                            |      | -80     |      | dB       |  |  |  |  |
| SNR          |                           | VDD=4.2V, PVDD=8.5V, Po=4.1W, Av=8V/V, THD+N=1%, R1=80hm |      | 104     |      | dB       |  |  |  |  |
| En           | Speaker output noise      | Av=1V/V, 20Hz to 20kHz, A-weighting                      |      | 17      |      | uV       |  |  |  |  |
| Av           | gain                      | , , , , , , , ,                                          |      | 0       |      | dB       |  |  |  |  |
| Rin          | Speaker input resistor    |                                                          |      | 7.5     |      | kohm     |  |  |  |  |
| THD+N        |                           | VDD=4.2V, Po=0.6W, R1=8ohm, f=1kHz,<br>PVDD=8.5V         |      | 0.015   |      | %        |  |  |  |  |
|              |                           | THD+N=1%, R1=8ohm, VDD=4.2V                              |      | 0.58    |      | W        |  |  |  |  |
| Ро           | output power              | THD+N=1%, R1=6ohm, VDD=4.2V                              |      | 0.71    |      | W        |  |  |  |  |
|              |                           | THD+N=1%, R1=4ohm, VDD=4.2V                              |      | 1.1     |      | W        |  |  |  |  |



| lassAB spea  |                                   | 1                                                        |      |       |     | 1    |
|--------------|-----------------------------------|----------------------------------------------------------|------|-------|-----|------|
| Vos          | output offset voltage             |                                                          | -500 |       | 500 | uV   |
| Efficiency   | Boost+ClassAB total               | VDD=4.2V, PVDD=6.5V, Rl=80hm, Po=2W,                     |      | 67    |     | %    |
| Littercticy  | efficiency                        | THD+N=0.02%                                              |      | 07    |     | 70   |
| Iq           | Speaker quiecent current          |                                                          |      | 14    |     | mA   |
| PSRR         |                                   | VDD=4.2V, Vpp-sin=300mV, 217Hz                           |      | -90   |     | dB   |
| PSKK         |                                   | VDD=4.2V, Vpp-sin=300mV, 1kHz                            |      | -92   |     | dB   |
| SNR          |                                   | VDD=4.2V, PVDD=8.5V, Po=4.1W, Av=8V/V, THD+N=1%, Rl=80hm |      | 103   |     | dB   |
|              |                                   | Av=16V/V, 20Hz to 20kHz, A-weighting                     |      | 38    |     | uV   |
| En           | Speaker output noise              | Av=8V/V, 20Hz to 20kHz, A-weighting                      |      | 33    |     | uV   |
|              | Receiver output noise             | Av=1V/V, 20Hz to 20kHz, A-weighting                      |      |       |     | uV   |
| Av           | Speaker max gain                  | , , , , , ,                                              |      | 27    |     | dB   |
|              |                                   | Av=0V/V                                                  |      | 3     |     | koh  |
| Rin          | Speaker input resistor            | Av=8V/V                                                  |      | 5     |     | koh  |
| THD+N        |                                   | VDD=4.2V, Po=0.6W , Rl=8ohm, f=1kHz,<br>PVDD=8.5V        |      | 0.003 |     | %    |
| Po           | output power                      | THD+N=1%, Rl=8ohm, VDD=4.2V, PVDD=6.5V                   |      | 2     |     | W    |
| lassAB reciv | ver mode                          | 1. 122 0.51                                              |      |       |     |      |
| Vos          | output offset voltage             |                                                          | -500 |       | 500 | uV   |
| Efficiency   | Boost+ClassAB total<br>efficiency | VDD=4.2V, Rl=80hm, Po=0.5W,<br>THD+N=-94dB               |      | 54    |     | %    |
|              | Receiver quiecent current         |                                                          |      | 9.6   |     | m/   |
|              | 1                                 | VDD=4.2V, Vpp-sin=300mV, 217Hz                           |      | -90   |     | dB   |
| PSRR         |                                   | VDD=4.2V, Vpp-sin=300mV, 1kHz                            |      | -92   |     | dB   |
| SNR          |                                   | VDD=4.2V, PVDD=8.5V, Po=4.1W, Av=8V/V, THD+N=1%, Rl=80hm |      | 105   |     | dB   |
| En           | Receiver output noise             | Av=1V/V, 20Hz to 20kHz, A-weighting                      |      | 9     |     | uV   |
| Av           | Receiver gain                     |                                                          |      | 0     |     | dB   |
|              |                                   | Av=0V/V                                                  |      | 3     |     | kohi |
| Rin          | Speaker input resistor            | Av=8V/V                                                  |      | 5     |     | koh  |
| THD+N        |                                   | VDD=4.2V, Po=0.6W, Rl=8ohm, f=1kHz, PVDD=8.5V            |      | 0.003 |     | %    |
| Po           | output power                      | THD+N=1%, Rl=8ohm, VDD=4.2V,<br>PVDD=6.5V                |      | 0.58  | or  | W    |

























#### 6.2.3 Over current protect

When the current of Class-D&Class-AB power-MOS exceeds the setting value, OCP function will be active. System will power off immediately and reboot in 50ms to check the current of power-MOS.

# 6.3 IVsense

#### 6.3.1 Overview

fidential For hiar The IVSENSE is a low pass filter followed by a 15bit sigma-delta ADC for Class-D output signal test. It is used to form the smart PA.

#### 6.3.2 **Function description**

The Isense filter has 12dB/18dB/24dB gain setting by 2bit register. The Vsense fittler has -11dB/-14dB/-17dB gain setting by 2bit register. Both the filters are used to filter out-band noise of Audio signal, especially the Class-D modulation frequency at about 800KHz. The ADCs following the two filters are the copy of same design. It is a 15bit sigma-delta modulator in Audio band with 1bit data output.

#### 6.3.3 **Control registers**

| Offset | Regnam<br>e                  | bit     | Field name     | r/w | reset<br>value | description                                                                              |
|--------|------------------------------|---------|----------------|-----|----------------|------------------------------------------------------------------------------------------|
|        |                              | [31:16] | Reserved       | RO  | 16'h0          |                                                                                          |
|        |                              | [15:13] | Reserved       | RO  | 3'h0           |                                                                                          |
|        |                              | [7:6]   | RG_AUD_PA_VS_G | RW  | 2'h1           | Select the Vsense's gain:<br>2'b0x; gain=-11dB;<br>2'b10; gain=-14dB; 2'b11; gain=-17dB; |
| 0x000F | IV_SENS<br>E_FILTE<br>R_REG0 | [5:4]   | RG_AUD_PA_IS_G | RW  | 2'h1           | Select the Isense's gain:<br>2'b00; gain=12dB; 2'b01; gain=18dB;<br>2'b1x; gain=24dB;    |



## UCP1301 Device Specification

|  | [3] | RG_AUD_PA_SVSNSAD | RW | 1'h0 | Enable PA Vsense's input path switches 0: disable 1: enable |
|--|-----|-------------------|----|------|-------------------------------------------------------------|
|  | [2] | RG_AUD_PA_SISNSAD | RW | 1'h0 | Enable PA Isense's input path switches 0: disable 1: enable |
|  | [1] | RG_AUD_PA_VSNS_EN | RW | 1'h0 | Enable PA Vsense's opamp 0: disable 1: enable               |
|  | [0] | RG_AUD_PA_ISNS_EN | RW | 1'h0 | Enable PA Isense's opamp<br>0: disable<br>1: enable         |
|  |     |                   |    |      |                                                             |



# 7 Function Modules

#### 7.1 I2C

#### **7.1.1** Feature

- I2C slave interface
- Two bus lines, a serial data line(SDA) and a serial clock line(SCL)
- 7bit slavedevice address (7'b1011000).
- Bus speed up to 400kbit/s (high speed mode)

# 7.1.2 Application Notes

Normal write: master transfers a 16-bitdata written to the corresponding 8-bits register address.



Normal read: master receives a 16-bit data read from the corresponding 8-bits register address.



Burst write: master transfers several 16-bitdata written to the corresponding 8-bits register addresses, each ACK will automatically increase the register address by 1.



Burst read: master receives several 16-bit data readfrom the corresponding 8-bits register addresses, and each ACK will automatically increase the register address by 1.





# 7.2 PDM

#### 7.2.1 Feature

- PDM interface for IV sensing feedback
- Double Data Rate.



# 7.2.2 Control registers

IVsens controller base address: 0x0F ~ 0x11

| 0x000F | IV_SENSE_FILTER_REG0 | IV_SENSE_FILTER_REG0 |
|--------|----------------------|----------------------|
| 0x0010 | IV_SENSE_ADC_REG0    | IV_SENSE_ADC_REG0    |
| 0x0011 | IV_SENSE_ADC_REG1    | IV_SENSE_ADC_REG1    |

# 7.2.2.1 IV\_SENSE\_FILTER\_REG0

| 0x00  | 00000 | 0000F IV_SENSE_FILTER_REG0(0x00000850) IV_SENS |                            |    |    |    |             |   |            |                            | SENSI                      | E_FILTER_REG<br>0 |    |    |    |    |
|-------|-------|------------------------------------------------|----------------------------|----|----|----|-------------|---|------------|----------------------------|----------------------------|-------------------|----|----|----|----|
| Bit   | 31    | 30                                             | 29 28 27 26 25 24 23 22 21 |    |    |    |             |   |            |                            | 21                         | 20                | 19 | 18 | 17 | 16 |
| Name  |       | Reserved                                       |                            |    |    |    |             |   |            |                            |                            |                   |    |    |    |    |
| Туре  |       | RO                                             |                            |    |    |    |             |   |            |                            |                            |                   |    |    |    |    |
| Reset | 0     | 0                                              | 0 0 0 0 0 0 0 0 0 0 0 0 0  |    |    |    |             |   |            | 0                          |                            |                   |    |    |    |    |
| Bit   | 15    | 14                                             | 13                         | 12 | 11 | 10 | 9           | 8 | 7          | 6                          | 5                          | 4                 | 3  | 2  | 1  | 0  |
| Name  | F     | Reserved SP V(:M() LID LID erv                 |                            |    |    |    | RG_/<br>PA_ |   | RG A D P A | RG<br>_A<br>UD<br>_P<br>A_ | RG<br>_A<br>UD<br>_P<br>A_ | RG A UD P A I     |    |    |    |    |



|       |   |    |   |   |   | SP<br>_C<br>HO<br>P_<br>VS<br>EN | SP C HO P SE N |    |   |   |   |   | SV<br>SN<br>SA<br>D | SIS<br>NS<br>AD | VS<br>NS<br>_E<br>N | SN<br>S <sub>-</sub><br>EN |
|-------|---|----|---|---|---|----------------------------------|----------------|----|---|---|---|---|---------------------|-----------------|---------------------|----------------------------|
| Туре  |   | RO |   | R | W | RW                               | RW             | RO | R | W | R | W | RW                  | RW              | RW                  | RW                         |
| Reset | 0 | 0  | 0 | 0 | 1 | 0                                | 0              | 0  | 0 | 1 | 0 | 1 | 0                   | 0               | 0                   | 0                          |

# IV\_SENSE\_FILTER\_REG0

| Field Name                 | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                 |
|----------------------------|----------|------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|
| reserved                   | [31: 16] | RO   | NA            | 0              |                                                                                                                             |
| reserved                   | [15: 13] | RO   | NA            | 0              |                                                                                                                             |
| RG_AUD_SP_VC<br>MO_S       | [12: 11] | RW   | NA            | 0x1            | Sellect I/Vsense output VCM:<br>2'b00; 0.5*AVDD_VB;<br>2'b01; 0.45*AVDD_VB;<br>2'b10; 0.425*AVDD_VB;<br>2'b11; 0.4*AVDD_VB; |
| RG_AUD_PA_SP<br>_CHOP_VSEN | [10]     | RW   | NA            | 0              | Enable PA Vsense's CHOP function 0: disable 1: enable                                                                       |
| RG_AUD_PA_SP<br>_CHOP_ISEN | [9]      | RW   | na<br>nfid    | enti           | Enable PA Isense's CHOP function 0: disable 1: enable                                                                       |
| reserved                   | [8]      | RO   | NA            | 0              |                                                                                                                             |
| RG_AUD_PA_VS<br>_G         | [7: 6]   | RW   | NA            | 0x1            | Sellect the Vsense's gain: 2'b0x; gain=-11dB; 2'b10; gain=-14dB; 2'b11; gain=- 17dB;                                        |
| RG_AUD_PA_IS_<br>G         | [5: 4]   | RW   | NA            | 0x1            | Sellect the Isense's gain: 2'b00; gain=12dB; 2'b01; gain=18dB; 2'b1x; gain=24dB;                                            |
| RG_AUD_PA_SV<br>SNSAD      | [3]      | RW   | NA            | 0              | Enable PA Vsense's input path switches 0: disable 1: enable                                                                 |
| RG_AUD_PA_SI<br>SNSAD      | [2]      | RW   | NA            | 0              | Enable PA Isense's input path switches 0: disable 1: enable                                                                 |
| RG_AUD_PA_VS<br>NS_EN      | [1]      | RW   | NA            | 0              | Enable PA Vsense's opamp 0: disable 1: enable                                                                               |
| RG_AUD_PA_IS<br>NS_EN      | [0]      | RW   | NA            | 0              | Enable PA Isense's opamp 0: disable                                                                                         |



|  |  | 4            |
|--|--|--------------|
|  |  | l 1: enable  |
|  |  | i i. Cilabic |
|  |  |              |
|  |  |              |

## 7.2.2.2 IV\_SENSE\_ADC\_REG0

| 0x00  | 00001               | 10 IV_SENSE_ADC_REG0(0x00000557) IV_SENSE_ADC_RE |                        |                          |                         |                   |    |    |                     | C_RE             | :G0             |                     |                 |                      |                      |                     |
|-------|---------------------|--------------------------------------------------|------------------------|--------------------------|-------------------------|-------------------|----|----|---------------------|------------------|-----------------|---------------------|-----------------|----------------------|----------------------|---------------------|
| Bit   | 31                  | 30                                               | 29                     | 28                       | 27                      | 26                | 25 | 24 | 23                  | 22               | 21              | 20                  | 19              | 18                   | 17                   | 16                  |
| Name  |                     | Reserved                                         |                        |                          |                         |                   |    |    |                     |                  |                 |                     |                 |                      |                      |                     |
| Туре  |                     |                                                  |                        |                          |                         |                   |    | R  | 0                   |                  |                 |                     |                 |                      |                      |                     |
| Reset | 0                   | 0                                                | 0                      | 0                        | 0                       | 0                 | 0  | 0  | 0                   | 0                | 0               | 0                   | 0               | 0                    | 0                    | 0                   |
| Bit   | 15                  | 14                                               | 13                     | 12                       | 11                      | 10                | 9  | 8  | 7                   | 6                | 5               | 4                   | 3               | 2                    | 1                    | 0                   |
| Name  | R A D A P A B S H Z | G 4 D > M > M B U Z                              | RG _ UD V RE F_S FC UR | RG A D A D A TA N E SE > | RG A D A D A A N E SE T | R A D A D C K R V | R  | R  | RG A D A D C K EN T | RG A D A C > S T | RG A D A C > EN | RG A UD A DC I RS T | RG A D A C - EN | RG<br>_V<br>B_<br>EN | RG A D A D D GA TE > | RG A UD A D GA TE I |
| Туре  | RW                  | RW                                               | RW                     | RW                       | RW                      | RW                | RW | RW | RW                  | RW               | RW              | RW                  | RW              | RW                   | RW                   | RW                  |
| Reset | 0                   | 0                                                | 0                      | 0                        | 0                       | 1                 | 0  | 1  | 0                   | 1                | 0               | 1                   | 0               | 1                    | 1                    | 1                   |

## IV\_SENSE\_ADC\_REG0

| IV_SENSE_ADC_R               | REG0     |      |               | _ 1.           | ial For hiar                                                             |
|------------------------------|----------|------|---------------|----------------|--------------------------------------------------------------------------|
| Field Name                   | SÜC      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                              |
| reserved                     | [31: 16] | RO   | NA            | 0              |                                                                          |
| RG_AUD_ADPG<br>A_IBIAS_EN    | [15]     | RW   | NA            | 0              | ADC bias enable 0: disable 1: enable                                     |
| RG_AUD_VCM_V<br>REF_BUF_EN   | [14]     | RW   | NA            | 0              | ADCI / ADCV vcm & vref buffer enable 0: disable 1: enable                |
| RG_AUD_VREF_<br>SFCUR        | [13]     | RW   | NA            | 0              | not used                                                                 |
| RG_AUD_AD_DA<br>TA_INVERSE_V | [12]     | RW   | NA            | 0              | ADCV output data inverse polarity 0: normal polarity 1: inverse polarity |
| RG_AUD_AD_DA<br>TA_INVERSE_I | [11]     | RW   | NA            | 0              | ADCI output data inverse polarity 0: normal polarity 1: inverse polarity |
| RG_AUD_AD_CL<br>K_RST_V      | [10]     | RW   | NA            | 0x1            | ADCV clock reset 0: reset uneffective 1: reset effective                 |
| RG_AUD_AD_CL                 | [9]      | RW   | NA            | 0              | ADCV clock enable                                                        |



| K_EN_V                  |            |     |      |     | 0: disable ADCR clock                                                            |
|-------------------------|------------|-----|------|-----|----------------------------------------------------------------------------------|
| RG_AUD_AD_CL<br>K_RST_I | [8]        | RW  | NA   | 0x1 | 1: enable ADCR clock  ADCI clock reset 0: reset uneffective 1: reset effective   |
| RG_AUD_AD_CL<br>K_EN_I  | [7]        | RW  | NA   | 0   | ADCI clock enable 0: disable ADCL clock 1: enable ADCL clock                     |
| RG_AUD_ADC_V<br>_RST    | [6]        | RW  | NA   | 0x1 | ADCV integrator reset 0: not reset 1: reset effect                               |
| RG_AUD_ADC_V<br>_EN     | [5]        | RW  | NA   | 0   | ADCV enable 0: disable ADC 1: enable ADC                                         |
| RG_AUD_ADC_I<br>_RST    | [4]        | RW  | NA   | 0x1 | ADCI integrator reset 0: not reset 1: reset effect                               |
| RG_AUD_ADC_I<br>_EN     | [3]        | RW  | NA   | 0   | ADCI enable 0: disable ADC 1: enable ADC                                         |
| RG_VB_EN                | [2]        | RW  | NA   | 0x1 | ADC output data enable 0: disable adc output to 00 1: enable adc output          |
| RG_AUD_AD_D_<br>GATE_V  | [1]<br>SOC | RWO | NA C | 0x1 | ADC V output data gating 0: no gating ADC output 1: ADC 2bit output gating to 01 |
| RG_AUD_AD_D_<br>GATE_I  | [0]        | RW  | NA   | 0x1 | ADC I output data gating 0: no gating ADC output 1: ADC 2bit output gating to 01 |

# 7.2.2.3 IV\_SENSE\_ADC\_REG1

|            | <del></del> |          |                               |    |    |    |    |    |    |                             |    |                   |                         |    |    |                          |  |
|------------|-------------|----------|-------------------------------|----|----|----|----|----|----|-----------------------------|----|-------------------|-------------------------|----|----|--------------------------|--|
| 0x00000011 |             |          | IV_SENSE_ADC_REG1(0x00000042) |    |    |    |    |    |    |                             |    | IV_SENSE_ADC_REG1 |                         |    |    |                          |  |
| Bit        | 31          | 30       | 29                            | 28 | 27 | 26 | 25 | 24 | 23 | 22                          | 21 | 20                | 19                      | 18 | 17 | 16                       |  |
| Name       |             | Reserved |                               |    |    |    |    |    |    |                             |    |                   |                         |    |    |                          |  |
| Туре       |             | RO       |                               |    |    |    |    |    |    |                             |    |                   |                         |    |    |                          |  |
| Reset      | 0           | 0        | 0                             | 0  | 0  | 0  | 0  | 0  | 0  | 0                           | 0  | 0                 | 0                       | 0  | 0  | 0                        |  |
| Bit        | 15          | 14       | 13                            | 12 | 11 | 10 | 9  | 8  | 7  | 6                           | 5  | 4                 | 3                       | 2  | 1  | 0                        |  |
| Name       | Reserved    |          |                               |    |    |    |    |    |    | RG_AUD_<br>ADPGA_V<br>CMI_V |    |                   | AUD_ADPGA_IBIAS_<br>SEL |    |    | RG_AUD_<br>DAC_I_AD<br>J |  |
| Туре       | RO          |          |                               |    |    |    |    |    |    | RW                          |    | RW                |                         |    |    | RW                       |  |
| Reset      | 0           | 0        | 0                             | 0  | 0  | 0  | 0  | 0  | 0  | 1                           | 0  | 0                 | 0                       | 0  | 1  | 0                        |  |



IV SENSE ADC REG1

| Field Name                 | Bit                                                                                                  | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------|------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| reserved                   | [31: 16]                                                                                             | RO   | NA            | 0              |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| reserved                   | [15: 8]                                                                                              | RO   | NA            | 0              |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| RG_AUD_ADPG<br>A_VCMI_V    | [7: 6]                                                                                               | RW   | NA            | 0x1            | AD VCM select                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| RG_AUD_ADPG<br>A_IBIAS_SEL | [5: 2]                                                                                               | RW   | NA            | 0              | AD and PGA bias current select IBIAS_SEL[3:2]=00, PGA bias current=10uA IBIAS_SEL[3:2]=01, PGA bias current=7.5uA IBIAS_SEL[3:2]=10/11, PGA bias current=5uA IBIAS_SEL[1:0]=00, ADC bias current=10uA IBIAS_SEL[1:0]=00, ADC bias current=7.5uA IBIAS_SEL[1:0]=10/11, ADC bias current=5uA |  |  |  |  |  |  |
| RG_AUD_DAC_I<br>_ADJ       |                                                                                                      |      |               |                |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|                            | 7.2.3 Application Set "RG AUD AD D GATE I"=0, and "RG AUD PA ISNS EN"=1 to enable I-sense data path. |      |               |                |                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |

#### 7.2.3 **Application**

Set "RG\_AUD\_AD\_D\_GATE\_I"=0, and "RG\_AUD\_PA\_ISNS\_EN"=1 to enable I-sense data path. Set "RG\_AUD\_AD\_D\_GATE\_V"=0, and "RG\_AUD\_PA\_VSNS\_EN"=1 to enable V-sense data path.

# 7.3 Global Register

#### 7.3.1 Register Address Map

Base address: 0x0000

| Offset Addr | Name         | Description  |
|-------------|--------------|--------------|
| 0x0002      | MODULE_EN    | MODULE_EN    |
| 0x0003      | SOFT_RST     | SOFT_RST     |
| 0x0004      | PMU_REG0     | PMU_REG0     |
| 0x0005      | PMU_REG1     | PMU_REG1     |
| 0x0006      | PMU_RESERVED | PMU_RESERVED |
| 0x0007      | BST_REG0     | BST_REG0     |
| 0x0008      | BST_REG1     | BST_REG1     |
| 0x0009      | BST_REG2     | BST_REG2     |
| 0x000A      | BST_RESERVED | BST_RESERVED |



| 0x000B | CLSD_REG0            | CLSD_REG0            |
|--------|----------------------|----------------------|
| 0x000C | CLSD_REG1            | CLSD_REG1            |
| 0x000D | CLSAB_REG0           | CLSAB_REG0           |
| 0x000E | CLS_RESERVED         | CLS_RESERVED         |
| 0x000F | IV_SENSE_FILTER_REG0 | IV_SENSE_FILTER_REG0 |
| 0x0010 | IV_SENSE_ADC_REG0    | IV_SENSE_ADC_REG0    |
| 0x0011 | IV_SENSE_ADC_REG1    | IV_SENSE_ADC_REG1    |
| 0x0012 | RESERVED_REG0        | RESERVED_REG0        |
| 0x001E | PDM_PH_SEL           | PDM_PH_SEL           |
| 0x001F | Reserved             | Reserved             |
| 0x0020 | Reserved             | Reserved             |
| 0x0021 | Reserved             | Reserved             |
| 0x0022 | Reserved             | Reserved             |
| 0x0023 | Reserved             | Reserved             |
| 0x0024 | Reserved             | Reserved             |
| 0x0025 | Reserved             | Reserved             |
| 0x0026 | Reserved             | Reserved             |
| 0x0027 | Reserved             | Reserved   For hial  |
| 0x0028 | Reserved             | कन्मित्र।            |
| 0x0029 | Reserved CO          | Reserved             |
| 0x002A | Reserved             | Reserved             |
| 0x002B | Reserve              | Reserve              |
| 0x002C | Reserve              | Reserve              |
| 0x002D | Reserve              | Reserve              |
| 0x002E | Reserve              | Reserve              |
| 0x002F | AGC_EN               | AGC_EN               |
| 0x0030 | PIN_REG0             | PIN_REG0             |
| 0x0031 | PIN_REG1             | PIN_REG1             |
| 0x0032 | RESERVED_REG1        | RESERVED_REG1        |

#### 7.3.1.1 **MODULE\_EN**

| 0x00  | 00000 | 2 MODULE_EN(0x00000002) |    |                                           |  |  |  |  |  |  |  | MODULE_EN |    |  |  |  |
|-------|-------|-------------------------|----|-------------------------------------------|--|--|--|--|--|--|--|-----------|----|--|--|--|
| Bit   | 31    | 30                      | 29 | 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |  |  |  |  |  |  |  |           | 16 |  |  |  |
| Name  |       | Reserved                |    |                                           |  |  |  |  |  |  |  |           |    |  |  |  |
| Туре  |       | RO                      |    |                                           |  |  |  |  |  |  |  |           |    |  |  |  |
| Reset | 0     | 0                       | 0  | 0 0 0 0 0 0 0 0 0 0 0 0 0                 |  |  |  |  |  |  |  |           |    |  |  |  |



| Bit   | 15 | 14                            | 13 | 12 | 11 | 10 | 9       | 8 | 7 | 6 | 5 | 4  | 3  | 2                           | 1                      | 0               |
|-------|----|-------------------------------|----|----|----|----|---------|---|---|---|---|----|----|-----------------------------|------------------------|-----------------|
| Name  |    |                               |    |    |    | F  | Reserve | d |   |   |   |    |    | CL<br>SD<br>_A<br>CTI<br>VE | BS<br>T_A<br>CTI<br>VE | CHI<br>P_<br>EN |
| Туре  |    | RO                            |    |    |    |    |         |   |   |   |   | RW | RW | RW                          |                        |                 |
| Reset | 0  | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |    |    |    |    |         |   |   |   | 0 | 0  | 1  | 0                           |                        |                 |

#### MODULE\_EN

| Field Name  | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                               |
|-------------|----------|------|---------------|----------------|-------------------------------------------|
| reserved    | [31: 16] | RO   | NA            | 0              |                                           |
| reserved    | [15: 3]  | RO   | NA            | 0              |                                           |
| CLSD_ACTIVE | [2]      | RW   | NA            | 0              | classD module enable 0: Disable 1: Enable |
| BST_ACTIVE  | [1]      | RW   | NA            | 0x1            | boost module enable 0: Disable 1: Enable  |
| CHIP_EN     | [0]      | RW   | NA            | o<br>enti      | chip enable 0: Disable 1: Enable          |

#### 7.3.1.2 SOFT RST

| 7.0.1.2 | -     |          |                                             |    |     |       |        |         |      |    |   |   |    |      |    |                      |
|---------|-------|----------|---------------------------------------------|----|-----|-------|--------|---------|------|----|---|---|----|------|----|----------------------|
| 0x00    | 00000 | 3        |                                             |    | SOI | FT_RS | ST(0x0 | 00000   | 000) |    |   |   | SC | FT_R | ST |                      |
| Bit     | 31    | 30       | 30 29 28 27 26 25 24 23 22 21 20 19 18 17 · |    |     |       |        |         |      |    |   |   | 16 |      |    |                      |
| Name    |       | Reserved |                                             |    |     |       |        |         |      |    |   |   |    |      |    |                      |
| Туре    |       | RO       |                                             |    |     |       |        |         |      |    |   |   |    |      |    |                      |
| Reset   | 0     |          |                                             |    |     |       |        |         |      |    |   |   |    |      |    |                      |
| Bit     | 15    | 14       | 13                                          | 12 | 11  | 10    | 9      | 8       | 7    | 6  | 5 | 4 | 3  | 2    | 1  | 0                    |
| Name    |       |          |                                             |    |     |       | F      | Reserve | d    |    |   |   |    |      |    | SO<br>FT_<br>RS<br>T |
| Туре    |       | RO R     |                                             |    |     |       |        |         |      | RW |   |   |    |      |    |                      |
| Reset   | 0     | 0        | 0                                           | 0  | 0   | 0     | 0      | 0       | 0    | 0  | 0 | 0 | 0  | 0    | 0  | 0                    |

## SOFT\_RST

| Field Name | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description |
|------------|----------|------|---------------|----------------|-------------|
| reserved   | [31: 16] | RO   | NA            | 0              |             |



| reserved | [15: 1] | RO | NA | 0 |            |
|----------|---------|----|----|---|------------|
| SOFT_RST | [0]     | RW | NA | 0 | soft reset |

#### 7.3.1.3 PMU\_REG0

| 0x00  | 00000 | 4        |                             |                   | PMU            | J_REC                   | 30(0x0      | 00002 | 2B4) |               |      |      | PM                    | U_RE | G0            |      |
|-------|-------|----------|-----------------------------|-------------------|----------------|-------------------------|-------------|-------|------|---------------|------|------|-----------------------|------|---------------|------|
| Bit   | 31    | 30       | 29                          | 28                | 27             | 26                      | 25          | 24    | 23   | 22            | 21   | 20   | 19                    | 18   | 17            | 16   |
| Name  |       | Reserved |                             |                   |                |                         |             |       |      |               |      |      |                       |      |               |      |
| Туре  |       |          |                             |                   |                |                         |             | R     | 0    |               |      |      |                       |      |               |      |
| Reset | 0     | 0        | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                   |                |                         |             |       |      |               |      |      |                       |      |               |      |
| Bit   | 15    | 14       | 13                          | 12                | 11             | 10                      | 9           | 8     | 7    | 6             | 5    | 4    | 3                     | 2    | 1             | 0    |
| Name  | F     | Reserve  | d                           | RG P U O V O EN B | RG P M O P B B | R P M P M A T T R K H Z | RG_F<br>PWM | _     | RG_F | PMU_PV<br>MPL | VM_A | VBAT | PMU_<br>'_DET<br>_BIT | RG_f | PMU_A\<br>BIT | /DD_ |
| Туре  |       | RO       |                             | RW                | RW             | RW                      | R           | W     |      | RW            |      | R    | W                     | - 1  | RW            | v    |
| Reset | 0     | 0        | 0                           | 0                 | 0              | 0                       | 1           | 0     | 1    | 0             | 1    | 1    | 0                     | 1    | 0             | 0    |

| Reset 0 0                     | 0 0      | 0 0  | 1 0           | 1 0            | 1 1 0 1 0 0                                                                                                                                                          |  |  |  |  |  |  |
|-------------------------------|----------|------|---------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| PMU_REGO LINISOC COnfidential |          |      |               |                |                                                                                                                                                                      |  |  |  |  |  |  |
| Field Name                    | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                                                          |  |  |  |  |  |  |
| reserved                      | [31: 16] | RO   | NA            | 0              |                                                                                                                                                                      |  |  |  |  |  |  |
| reserved                      | [15: 13] | RO   | NA            | 0              |                                                                                                                                                                      |  |  |  |  |  |  |
| RG_PMU_OVLO_<br>ENB           | [12]     | RW   | NA            | 0              | OVLO detect disable                                                                                                                                                  |  |  |  |  |  |  |
| RG_PMU_OTP_E<br>NB            | [11]     | RW   | NA            | 0              | over-temperature protection disable 1'b0: default, OTP function enable 1'b1: OTP disable                                                                             |  |  |  |  |  |  |
| RG_PMU_PWM_<br>AUTOTRACK_EN   | [10]     | RW   | NA            | 0              | Triangle amplitude auto-tracking control 1'b0: auto-track vboost output voltage 1'b1: auto-track disable. Triangle amplitude controlled by register RG_PWM_AMPL[2:0] |  |  |  |  |  |  |
| RG_PMU_PWM_<br>BIT            | [9: 8]   | RW   | NA            | 0x2            | PWM peak to peak voltage: 00:typical-400mV 01 : typical- 200mV 10:typical 11: typical+200mV                                                                          |  |  |  |  |  |  |
| RG_PMU_PWM_<br>AMPL           | [7: 5]   | RW   | NA            | 0x5            | PWM peak to peak voltage: 000: 1.375V 001 : 1.5V                                                                                                                     |  |  |  |  |  |  |



|                            |        |    |    |     | 010: 1.625V 011 : 1.75V<br>100: 1.875V 101 : 2V<br>110: 2.125V 111 : 2.25V<br>Default3'b101                                   |
|----------------------------|--------|----|----|-----|-------------------------------------------------------------------------------------------------------------------------------|
| RG_PMU_VBAT_<br>DETECT_BIT | [4: 3] | RW | NA | 0x2 | Gain protect voltage 00: Vbat=3.45V 01: Vbat=3.55V 10: Vbat=3.65V 11: Vbat=3.75V (default 2'b10)                              |
| RG_PMU_AVDD_<br>BIT        | [2: 0] | RW | NA | 0x4 | avdd output voltage: 000:3.08V 001 : 3.10V 010: 3.13V 011 : 3.17V 100: 3.20V 101 : 3.23V 110: 3.26V 111 : 3.29V Default3'b100 |

## 7.3.1.4 PMU\_REG1

| 0x00  | 00000 | 5       |    |                                   | PMU | J_REC                          | 31(0x0 | 00000 | IEF)  |    |    |      | PM    | U_RE        | :G1     |       |
|-------|-------|---------|----|-----------------------------------|-----|--------------------------------|--------|-------|-------|----|----|------|-------|-------------|---------|-------|
| Bit   | 31    | 30      | 29 | 28                                | 27  | 26                             | 25     | 24    | 23    | 22 | 21 | 20   | 19    | 18          | 17      | 16    |
| Name  |       |         |    |                                   |     |                                |        | Rese  | erved |    |    |      |       | -           | 1.0     | r     |
| Туре  |       | RO      |    |                                   |     |                                |        |       |       |    | F  |      |       | 110         | 11      |       |
| Reset | 0     | 0       | 0  | 0                                 | 0   | 0                              | 0      | 0     | 0     | 0  | 9  | 0    | 0     | 0           | 0       | 0     |
| Bit   | 15    | 14      | 13 | 12                                | 11  | 10                             | 9      | 8     | 7     | 6  | 5  | 4    | 3     | 2           | 1       | 0     |
| Name  | , F   | Reserve | d  | bst<br>_vo<br>trim<br>_sw<br>_sel |     | pm u_0 sc1 p6 m_ clsd sw _ sel |        |       |       |    |    | RG_I | PMU_O | SC1P6N<br>M | ∕I_CLSD | )_TRI |
| Туре  |       | RO      |    | RW                                |     | RW                             |        |       |       |    |    |      |       | RW          |         |       |
| Reset | 0     | 0       | 0  | 0                                 |     | 0                              |        |       |       |    |    | 0    | 1     | 1           | 1       | 1     |

## PMU\_REG1

| Field Name       | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                            |
|------------------|----------|------|---------------|----------------|----------------------------------------------------------------------------------------|
| reserved         | [31: 16] | RO   | NA            | 0              |                                                                                        |
| reserved         | [15: 13] | RO   | NA            | 0              |                                                                                        |
| bst_votrim_sw_se | [12]     | RW   | NA            | 0              | select bst_votrim from normal register     select bst_votrim from normal efuse bit map |
|                  |          |      |               |                |                                                                                        |



| pmu_osc1p6m_cl<br>sd_sw_sel      | [10]   | RW | NA | 0   | 1: select clsd_trim for 0: select clsd_trim for bit map                                                                                                                                                                                                       | ŭ                                                                                                                                                                                                                                                                 |
|----------------------------------|--------|----|----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RG_PMU_OSC1<br>P6M_CLSD_TRI<br>M | [4: 0] | RW | NA | Oxf | clock output frequer 00000:100KHz 00010:300KHz 00100: 500KHz 00110:700KHz 01100: 900KHz 01100: 1.3MHz 01110: 1.5MHz 10000:1.7MHz 10010:1.9MHz 10110:2.3MHz 10100:2.5MHz 11010: 2.7MHz 11100: 2.7MHz 11100: 2.9MHz 11100: 2.9MHz 11110: 3.1MHz Default5'b01111 | 00001: 200KHz<br>00001: 400KHz<br>000101:600KHz<br>00101:600KHz<br>00101: 1MHz<br>01001: 1MHz<br>01011: 1.2MHz<br>01101: 1.4MHz<br>10001: 1.8MHz<br>10001: 2MHz<br>10101: 2.2MHz<br>10101: 2.4MHz<br>11001: 2.4MHz<br>11001: 2.8MHz<br>11011: 3MHz<br>11101: 3MHz |

## 7.3.1.5 PMU\_RESERVED

| 7.3.1.5 | PM    | U_RE                                         | SER      | VED |    |    |    |      |       | 4 11 | ام | F  |    | rh | Sir | ar |
|---------|-------|----------------------------------------------|----------|-----|----|----|----|------|-------|------|----|----|----|----|-----|----|
| 0x00    | 00000 | 000006 PMU_RESERVED(0x00000000) PMU_RESERVED |          |     |    |    |    |      |       |      |    |    | )  |    |     |    |
| Bit     | 31    | 30                                           | 29       | 28  | 27 | 26 | 25 | 24   | 23    | 22   | 21 | 20 | 19 | 18 | 17  | 16 |
| Name    |       | M                                            | 12       | 0   |    |    |    | Rese | erved |      |    |    |    |    |     |    |
| Туре    |       |                                              | RO       |     |    |    |    |      |       |      |    |    |    |    |     |    |
| Reset   | 0     | 0                                            | 0        | 0   | 0  | 0  | 0  | 0    | 0     | 0    | 0  | 0  | 0  | 0  | 0   | 0  |
| Bit     | 15    | 14                                           | 13       | 12  | 11 | 10 | 9  | 8    | 7     | 6    | 5  | 4  | 3  | 2  | 1   | 0  |
| Name    |       |                                              | Reserved |     |    |    |    |      |       |      |    |    |    |    |     |    |
| Туре    |       | RO                                           |          |     |    |    |    |      |       |      |    |    |    |    |     |    |
| Reset   | 0     | 0                                            | 0        | 0   | 0  | 0  | 0  | 0    | 0     | 0    | 0  | 0  | 0  | 0  | 0   | 0  |

#### PMU\_RESERVED

| Field Name | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description |
|------------|----------|------|---------------|----------------|-------------|
| reserved   | [31: 16] | RO   | NA            | 0              |             |
| reserved   | [15: 0]  | RO   | NA            | 0              |             |

#### 7.3.1.6 BST\_REG0

| 0x00 | 00000 | 7  | BST_REG0(0x00000000) |    |    |    |    |    |    |    |    |    | BST_REG0 |    |    |    |  |  |
|------|-------|----|----------------------|----|----|----|----|----|----|----|----|----|----------|----|----|----|--|--|
| Bit  | 31    | 30 | 29                   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19       | 18 | 17 | 16 |  |  |



| Name  |                  | Reserved       |    |       |                                        |    |            |            |   |              |   |               |             |   |               |                 |
|-------|------------------|----------------|----|-------|----------------------------------------|----|------------|------------|---|--------------|---|---------------|-------------|---|---------------|-----------------|
| Туре  |                  | RO             |    |       |                                        |    |            |            |   |              |   |               |             |   |               |                 |
| Reset | 0                | 0              | 0  | 0     | 0                                      | 0  | 0          | 0          | 0 | 0            | 0 | 0             | 0           | 0 | 0             | 0               |
| Bit   | 15               | 14             | 13 | 12    | 11                                     | 10 | 9          | 8          | 7 | 6            | 5 | 4             | 3           | 2 | 1             | 0               |
| Name  | Res<br>erv<br>ed | RG BST BY PASS |    | SST_R | RG<br>_B<br>ST_<br>OV<br>P_<br>EN<br>B | _  | SST_N<br>R | RG B ST LP | _ | 3ST_I<br>NSE | _ | 3ST_I<br>IITP | RG_E<br>LIM | _ | RG B ST FP WM | R B T R B E B B |
| Туре  | RO               | RW             | R  | W     | RW                                     | R  | W          | RW         | R | W            | R | W             | R'          | W | RW            | RW              |
| Reset | 0                | 0              | 0  | 0     | 0                                      | 0  | 0          | 0          | 0 | 0            | 0 | 0             | 0           | 0 | 0             | 0               |

#### BST\_REG0

| Field Name         | Bit                      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                  |
|--------------------|--------------------------|------|---------------|----------------|----------------------------------------------------------------------------------------------|
| reserved           | [31: 16]                 | RO   | NA            | 0              |                                                                                              |
| reserved           | [15]                     | RO   | NA            | 0              |                                                                                              |
| RG_BST_BYPAS<br>S  | [14]                     | RW   | NA            | 0              | bypass mode<br>1'b0: default, boost mode<br>1'b1: bypass mode                                |
| RG_BST_RC          | [13: 12]<br>  <b>SOC</b> | RW   | NA            |                | compensator R 2'b00: default, 200kohm 2'b01: 2'b10: 2'b11:                                   |
| RG_BST_OVP_E<br>NB | [11]                     | RW   | NA            | 0              | over voltage protect 1'b0: default, with over voltage protect 1'b1: OVP disable              |
| RG_BST_NSR         | [10: 9]                  | RW   | NA            | 0              | Nside slew rate control<br>2'b00: default, x1<br>2'b01: x0.75<br>2'b10: x0.5<br>2'b11: x0.25 |
| RG_BST_LP          | [8]                      | RW   | NA            | 0              | low power mode<br>1'b0: default, normal mode<br>1'b1: low power mode                         |
| RG_BST_ISENS<br>E  | [7: 6]                   | RW   | NA            | 0              | current sense ratio 2'b00: default, 0.5ohm 2'b01: 2'b10: 2'b11:                              |
| RG_BST_ILIMITP     | [5: 4]                   | RW   | NA            | 0              | current limit threshold for Pside                                                            |



|                         |        |    |    |   | 2'b00: default, 1.5A<br>2'b01: 2A<br>2'b10: 2.5A<br>2'b11: 3A                                   |
|-------------------------|--------|----|----|---|-------------------------------------------------------------------------------------------------|
| RG_BST_ILIMIT           | [3: 2] | RW | NA | 0 | peak current limit threshold<br>2'b00: default, 4A<br>2'b01: 4.2A<br>2'b10: 4.4A<br>2'b11: 4.6A |
| RG_BST_FPWM             | [1]    | RW | NA | 0 | force PWM mode<br>1'b0: default, PFM/PWM auto mode<br>1'b1: force PWM mode                      |
| RG_BST_ANTIRI<br>NG_ENB | [0]    | RW | NA | 0 | antiring function 1'b0: default, antiring enable 1'b1: antiring disable                         |

## 7.3.1.7 BST\_REG1

| 0x00  | 00000            | 8  |                                                  |          | BS | T_REC | 31(0x0 | 00000 | 580) |      |            |    | BS         | T_RE       | G1          |                  |
|-------|------------------|----|--------------------------------------------------|----------|----|-------|--------|-------|------|------|------------|----|------------|------------|-------------|------------------|
| Bit   | 31               | 30 | <del>                                     </del> |          |    |       |        |       |      |      | 19         | 18 | 17         | 16         |             |                  |
| Name  |                  |    |                                                  |          |    |       |        | Rese  | rved |      |            |    |            |            | 16          |                  |
| Туре  |                  |    |                                                  |          |    |       |        | R     | 0    |      | 1          |    | 01         | rr         | SI          | 11               |
| Reset | 0                | 0  | 0                                                | 0        | 0  | 0     | 0      | 0     | 0    | 0    | 0          | 0  | 0          | 0          | 0           | 0                |
| Bit   | 15               | 14 | 13                                               | 12       | 11 | 10    | 9      | 8     | 7    | 6    | 5          | 4  | 3          | 2          | 1           | 0                |
| Name  | Res<br>erv<br>ed | R  |                                                  | _VOTRI   |    | F     | RG_BST | _VOSE | L    | RG_B | SST_V<br>- | _  | 3ST_V<br>H | RG_B<br>LO | SST_S<br>PE | RG BST SH OR T B |
| Туре  | RO               |    | R                                                | RW RW RW |    |       |        |       |      | W    | R          | W  | R          | W          | RW          |                  |
| Reset | 0                | 0  | 0                                                | 0        | 0  | 1     | 0      | 1     | 1    | 0    | 0          | 0  | 0          | 0          | 0           | 0                |

## BST\_REG1

| Field Name        | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                         |
|-------------------|----------|------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------|
| reserved          | [31: 16] | RO   | NA            | 0              |                                                                                                                     |
| reserved          | [15]     | RO   | NA            | 0              |                                                                                                                     |
| RG_BST_VOTRI<br>M | [14: 11] | RW   | NA            | 0              | PVDD output voltage trimming.<br>15.625mV/step<br>4'b1111: -15.625mV<br>~<br>4'b1000: -125mV<br>4'b0111: +109.375mV |



|                      |         |      |            |      | ~                                                                                                                                                       |
|----------------------|---------|------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      |         |      |            |      | 4'b0000: default, +0mV                                                                                                                                  |
| RG_BST_VOSEL         | [10: 7] | RW   | NA         | Oxb  | PVDD output voltage selection.<br>250mV/step<br>4'b1111: 9.5V<br>~<br>4'b1100: 8.75V<br>4'b1011: default, 8.5V<br>4'b1010: 8.25V<br>~<br>4'b0000: 5.75V |
| RG_BST_VL            | [6: 5]  | RW   | NA         | 0    | PFM lower threshold<br>2'b00: default, 0.65V<br>2'b01:<br>2'b10:<br>2'b11:                                                                              |
| RG_BST_VH            | [4: 3]  | RW   | NA         | 0    | PFM upper threshold<br>2'b00: default, 0.7V<br>2'b01:<br>2'b10:<br>2'b11:                                                                               |
| RG_BST_SLOPE         | [2: 1]  | RW   | NA         | 0    | slope compensation                                                                                                                                      |
| RG_BST_SHORT<br>_ENB | [0]     | RW   | na<br>nfid | enti | short protect 1'b0: default, with short protect 1'b1: short protect disable                                                                             |
| Un                   | SOU     | , 00 |            |      |                                                                                                                                                         |

## 7.3.1.8 BST\_REG2

| 0x00  | 00000               | 9        |    |    | BST | Γ_REC | 32(0x0 | 00000 | 000)  |    |    |      | BS            | T_RE | G2                   |                     |
|-------|---------------------|----------|----|----|-----|-------|--------|-------|-------|----|----|------|---------------|------|----------------------|---------------------|
| Bit   | 31                  | 30       | 29 | 28 | 27  | 26    | 25     | 24    | 23    | 22 | 21 | 20   | 19            | 18   | 17                   | 16                  |
| Name  |                     |          |    |    |     |       |        | Rese  | erved |    |    |      |               |      |                      |                     |
| Туре  |                     |          |    |    |     |       |        | R     | 0     |    |    |      |               |      |                      |                     |
| Reset | 0                   | 0        | 0  | 0  | 0   | 0     | 0      | 0     | 0     | 0  | 0  | 0    | 0             | 0    | 0                    | 0                   |
| Bit   | 15                  | 14       | 13 | 12 | 11  | 10    | 9      | 8     | 7     | 6  | 5  | 4    | 3             | 2    | 1                    | 0                   |
| Name  |                     | Reserved |    |    |     |       |        |       |       |    |    | RG_E | SST_ZX(<br>ET | OFFS | RG B ST ZX DE T_B NB | RG B ST UL S EL B B |
| Туре  |                     | RO       |    |    |     |       |        |       |       |    |    |      | RW            |      | RW                   | RW                  |
| Reset | 0 0 0 0 0 0 0 0 0 0 |          |    |    |     |       |        |       | 0     | 0  | 0  | 0    | 0             | 0    |                      |                     |

BST\_REG2



| Field Name             | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                 |
|------------------------|----------|------|---------------|----------------|-----------------------------|
| reserved               | [31: 16] | RO   | NA            | 0              |                             |
| reserved               | [15: 5]  | RO   | NA            | 0              |                             |
| RG_BST_ZXOFF<br>SET    | [4: 2]   | RW   | NA            | 0              | zero cross offset           |
| RG_BST_ZXDET<br>_ENB   | [1]      | RW   | NA            | 0              | zero cross function disable |
| RG_BST_WELLS<br>EL_ENB | [0]      | RW   | NA            | 0              | auto well voltage selection |

#### 7.3.1.9 BST\_RESERVED

| 0x00                                        | 00000                     | Α                                    |    | Е  | SST_R | ESER | RVED( | 0x000 | 00000 | )) |    |    | BST_ | RESE | RVED |    |
|---------------------------------------------|---------------------------|--------------------------------------|----|----|-------|------|-------|-------|-------|----|----|----|------|------|------|----|
| Bit                                         | 31                        | 30                                   | 29 | 28 | 27    | 26   | 25    | 24    | 23    | 22 | 21 | 20 | 19   | 18   | 17   | 16 |
| Name                                        |                           |                                      |    |    |       |      |       | Rese  | erved |    |    |    |      |      |      |    |
| Туре                                        | RO                        |                                      |    |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Reset                                       | 0                         | 0                                    | 0  | 0  | 0     | 0    | 0     | 0     | 0     | 0  | 0  | 0  | 0    | 0    | 0    | 0  |
| Bit                                         | 15                        | 5 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |    |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Name                                        |                           | Reserved                             |    |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Туре                                        | RO                        |                                      |    |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Reset                                       | 0 0 0 0 0 0 0 0 0 0 0 0 0 |                                      |    |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                           |                                      |    |    |       |      |       |       |       |    |    |    |      |      |      |    |

| Field Name | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description |
|------------|----------|------|---------------|----------------|-------------|
| reserved   | [31: 16] | RO   | NA            | 0              |             |
| reserved   | [15: 0]  | RO   | NA            | 0              |             |

#### 7.3.1.10 CLSD\_REG0

| 0x00  | 00000                | В    |     |                     | CLSI                 | D_RE | G0(0x        | 80000            | 2AB)              |              |                |    | CLS          | SD_RE      | EG0 |                               |
|-------|----------------------|------|-----|---------------------|----------------------|------|--------------|------------------|-------------------|--------------|----------------|----|--------------|------------|-----|-------------------------------|
| Bit   | 31                   | 30   | 29  | 28                  | 27                   | 26   | 25           | 24               | 23                | 22           | 21             | 20 | 19           | 18         | 17  | 16                            |
| Name  |                      |      |     |                     |                      |      |              | Rese             | erved             |              |                |    |              |            |     |                               |
| Туре  |                      | RO   |     |                     |                      |      |              |                  |                   |              |                |    |              |            |     |                               |
| Reset | 0                    | 0    | 0   | 0                   | 0                    | 0    | 0            | 0                | 0                 | 0            | 0              | 0  | 0            | 0          | 0   | 0                             |
| Bit   | 15                   | 14   | 13  | 12                  | 11                   | 10   | 9            | 8                | 7                 | 6            | 5              | 4  | 3            | 2          | 1   | 0                             |
| Name  | TIME,<br>_CLS<br>N_F | D_CI | WEE | _BET<br>N_BS<br>LSD | RG A CC CL A DA A ED |      | _DEP<br>TIME | Res<br>erv<br>ed | RG CL SD P CC E N | RG_C<br>DEAD | :LSD_<br>DTIME |    | CLSD_<br>DPE | RG_C<br>O( | _   | RG CL<br>SD M<br>OD E SE<br>L |



|       |    |   |   |   | GE |   |   |    |    |   |   |   |   |    |   |    |
|-------|----|---|---|---|----|---|---|----|----|---|---|---|---|----|---|----|
| Туре  | R\ | W | R | W | RW | R | W | RO | RW | R | W | R | W | R' | W | RW |
| Reset | 1  | 0 | 0 | 0 | 0  | 0 | 1 | 0  | 1  | 0 | 1 | 0 | 1 | 0  | 1 | 1  |

## CLSD\_REG0

| Field Name                 | Bit        | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                              |
|----------------------------|------------|------|---------------|----------------|------------------------------------------------------------------------------------------|
| reserved                   | [31: 16]   | RO   | NA            | 0              |                                                                                          |
| TIME_FOR_CLS<br>D_CIN_FAST | [15: 14]   | RW   | NA            | 0x2            | time for clsd cin fast: 00: 10ms 01: 15ms 10: 20ms 11: 25ms                              |
| TIME_BETWEEN<br>_BST_CLSD  | [13: 12]   | RW   | NA            | 0              | time between boost en and clsd en: 00: 1ms 01: 1.5ms 10: 2ms 11: 3ms                     |
| RG_ADC_CLK_D<br>ATA_EDGE   | [11]       | RW   | NA            | 0              | undifined function bit                                                                   |
| CLSD_DEPOP_TI<br>ME        | [10: 9]    | RW   | NA            | 0x1            | depop step<br>time,00:20us,01:30us;10:40us;11:50us                                       |
| reserved                   | [8]        | RO   | NA C          | 0              |                                                                                          |
| RG_CLSD_PCC_<br>EN         | <b>500</b> | , RW | NA            | 0x1            | enable bit of pcc, enable when 1, disable when 0.                                        |
| RG_CLSD_DEAD<br>TIME       | [6: 5]     | RW   | NA            | 0x1            | classD outstage control deadtime,00,01,10,11-]increasing the deadtime                    |
| RG_CLSD_SLOP<br>E          | [4: 3]     | RW   | NA            | 0x1            | classD output slope<br>selection;00,01,10,11-]increaing the<br>slope.                    |
| RG_CLSD_OCP                | [2: 1]     | RW   | NA            | 0x1            | classD over current protect point selction; 00,01,10,11 increasing the threshold of OCP. |
| RG_CLSD_MOD<br>E_SEL       | [0]        | RW   | NA            | 0x1            | mode selection of classd: spk mode when 1,reciver mode when 0.                           |

## 7.3.1.11 CLSD\_REG1

| 0x000 | 00000 | С                                               |    |    | CLS | D_RE | G1(0x | 00000 | 004) |   |   |   | CLS | SD_RE | EG1 |   |
|-------|-------|-------------------------------------------------|----|----|-----|------|-------|-------|------|---|---|---|-----|-------|-----|---|
| Bit   | 31    | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 |    |    |     |      |       |       |      |   |   |   |     |       |     |   |
| Name  |       | Reserved                                        |    |    |     |      |       |       |      |   |   |   |     |       |     |   |
| Туре  | RO    |                                                 |    |    |     |      |       |       |      |   |   |   |     |       |     |   |
| Reset | 0     | 0                                               | 0  | 0  | 0   | 0    | 0     | 0     | 0    | 0 | 0 | 0 | 0   | 0     | 0   | 0 |
| Bit   | 15    | 14                                              | 13 | 12 | 11  | 10   | 9     | 8     | 7    | 6 | 5 | 4 | 3   | 2     | 1   | 0 |



| Name  |   |    |   |   | Rese | erved |   |   |   |   | READ | _ADC_<br>_DLY | FLAG |   | CLSD<br>G_DLY | _FLA |
|-------|---|----|---|---|------|-------|---|---|---|---|------|---------------|------|---|---------------|------|
| Туре  |   | RO |   |   |      |       |   |   |   |   |      |               |      |   | RW            |      |
| Reset | 0 | 0  | 0 | 0 | 0    | 0     | 0 | 0 | 0 | 0 | 0    | 0             | 0    | 1 | 0             | 0    |

## CLSD\_REG1

| Field Name             | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                         |
|------------------------|----------|------|---------------|----------------|-------------------------------------------------------------------------------------|
| reserved               | [31: 16] | RO   | NA            | 0              |                                                                                     |
| reserved               | [15: 6]  | RO   | NA            | 0              |                                                                                     |
| READ_ADC_FLA<br>G_DLY  | [5: 3]   | RW   | NA            | 0              | ADC calibration flag delay 000: 20us 001: 100us 010: 200us 011: 300us               |
| READ_CLSD_FL<br>AG_DLY | [2: 0]   | RW   | nfid          | ox4            | classD calibration flag delay 000: 20us 001: 100us 010: 200us 011: 300us 111: 700us |

## 7.3.1.12 CLSAB\_REG0

| 0x00  | 00000 | D                 |    |    | CLSA | AB_RE | G0(0 | k0000 | 0000) |    |                   |                                        | CLS        | AB_R        | EG0                               |                             |
|-------|-------|-------------------|----|----|------|-------|------|-------|-------|----|-------------------|----------------------------------------|------------|-------------|-----------------------------------|-----------------------------|
| Bit   | 31    | 30                | 29 | 28 | 27   | 26    | 25   | 24    | 23    | 22 | 21                | 20                                     | 19         | 18          | 17                                | 16                          |
| Name  |       |                   |    |    |      |       |      | Rese  | erved |    |                   |                                        |            |             |                                   |                             |
| Туре  |       | RO                |    |    |      |       |      |       |       |    |                   |                                        |            |             |                                   |                             |
| Reset | 0     | 0                 | 0  | 0  | 0    | 0     | 0    | 0     | 0     | 0  | 0                 | 0                                      | 0          | 0           | 0                                 | 0                           |
| Bit   | 15    | 14                | 13 | 12 | 11   | 10    | 9    | 8     | 7     | 6  | 5                 | 4                                      | 3          | 2           | 1                                 | 0                           |
| Name  |       |                   |    |    | Rese | erved |      |       |       |    | RG CL SA B OC P S | RG<br>CL<br>SA<br>B_<br>OC<br>P_<br>PD | RG_(<br>B_ | CLSA<br>.IB | RG<br>_CL<br>SA<br>B_<br>RS<br>TN | RG CL<br>SA B_ MO<br>DE _ N |
| Туре  |       | RO                |    |    |      |       |      |       |       |    |                   | RW                                     | R'         | W           | RW                                | RW                          |
| Reset | 0     | 0 0 0 0 0 0 0 0 0 |    |    |      |       |      |       |       |    | 0                 | 0                                      | 0          | 0           | 0                                 | 0                           |

CLSAB\_REG0



| Field Name           | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                   |
|----------------------|----------|------|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| reserved             | [31: 16] | RO   | NA            | 0              |                                                                                                                               |
| reserved             | [15: 6]  | RO   | NA            | 0              |                                                                                                                               |
| RG_CLSAB_OCP<br>_S   | [5]      | RW   | NA            | 0              | ClassAB over current protect point selction; 0,1 increasing the threshold of OCP.                                             |
| RG_CLSAB_OCP<br>_PD  | [4]      | RW   | NA            | 0              | ClassAB over current protect circuit power down signal 0 = power up 1 = power down                                            |
| RG_CLSAB_IB          | [3: 2]   | RW   | NA            | 0              | ClassAB bias current decreasing level for less Quiescent current  00 = lb x 4/4  01 = lb x 4/6  10 = lb x 4/8  11 = lb x 4/10 |
| RG_CLSAB_RST<br>N    | [1]      | RW   | NA            | 0              |                                                                                                                               |
| RG_CLSAB_MO<br>DE_EN | [0]      | RW   | NA            | 0              |                                                                                                                               |

## 7.3.1.13 CLS\_RESERVED

| 7.3.1.13 | CL    | cls_reserved Ear hiar         |          |    |       |      |       |       |       |    |    |    |      |      |      |    |
|----------|-------|-------------------------------|----------|----|-------|------|-------|-------|-------|----|----|----|------|------|------|----|
| 0x00     | 00000 | E                             |          | C  | CLS_R | ESER | RVED( | 0x000 | 00000 | 7  | a  |    | CLS_ | RESE | RVED | )  |
| Bit      | 31    | 30                            | 29       | 28 | 27    | 26   | 25    | 24    | 23    | 22 | 21 | 20 | 19   | 18   | 17   | 16 |
| Name     |       | In                            | 15       | UC |       |      |       | Rese  | erved |    |    |    |      |      | -    |    |
| Туре     |       |                               |          |    |       |      |       | R     | 0     |    |    |    |      |      |      |    |
| Reset    | 0     | 0                             | 0        | 0  | 0     | 0    | 0     | 0     | 0     | 0  | 0  | 0  | 0    | 0    | 0    | 0  |
| Bit      | 15    | 14                            | 13       | 12 | 11    | 10   | 9     | 8     | 7     | 6  | 5  | 4  | 3    | 2    | 1    | 0  |
| Name     |       |                               | Reserved |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Туре     |       | RO                            |          |    |       |      |       |       |       |    |    |    |      |      |      |    |
| Reset    | 0     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |          |    |       |      |       |       |       |    |    |    |      |      |      |    |

#### CLS\_RESERVED

| Field Name | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description |
|------------|----------|------|---------------|----------------|-------------|
| reserved   | [31: 16] | RO   | NA            | 0              |             |
| reserved   | [15: 0]  | RO   | NA            | 0              |             |

## 7.3.1.14 IV\_SENSE\_FILTER\_REG0



| Bit   | 31 | 30       | 29 | 28            | 27                | 26                      | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24               | 23           | 22           | 21           | 20          | 19                 | 18                    | 17                  | 16           |
|-------|----|----------|----|---------------|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------|--------------|--------------|-------------|--------------------|-----------------------|---------------------|--------------|
| Name  |    | Reserved |    |               |                   |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |              |              |              |             |                    |                       |                     |              |
| Туре  |    |          |    |               |                   |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R                | 0            |              |              |             |                    |                       |                     |              |
| Reset | 0  | 0        | 0  | 0 0 0 0 0 0 0 |                   | 0                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                | 0            | 0            | 0            | 0           | 0                  |                       |                     |              |
| Bit   | 15 | 14       | 13 | 12            | 11                | 10                      | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8                | 7            | 6            | 5            | 4           | 3                  | 2                     | 1                   | 0            |
| Name  | F  | Reserve  | d  |               | AUD_<br>/CMO<br>S | RG A D P A P C O P S EN | $ \overset{\circ}{\mathbb{R}} \overset{\circ}{\prec} \overset{\circ}{\mathbb{D}} \overset{\circ}{P} \overset{\circ}{\prec} \overset{\circ}{\mathcal{S}} \overset{\circ}{P} \overset{\circ}{P} \overset{\circ}{\mathcal{S}} \overset{\circ}{P} \overset{\circ}{S} \overset{\circ}{P} \overset{\circ}{P} \overset{\circ}{S} \overset{\circ}{P} \overset{P}} \overset{P} \overset{P}} \overset{P} \overset{P} \overset{P} \overset{P}} \overset{P} \overset{P} \overset{P} \overset{P} $ | Res<br>erv<br>ed | RG_/<br>PA_\ | AUD_<br>/S_G | RG_/<br>PA_l | AUD_<br>S_G | RG A D P A S S S D | RG A DD P A SIS NS AD | G 4 D P, 4 % % H, z | RG ADPASSIEN |
| Туре  |    | RO RW    |    |               |                   | RW                      | RW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RO               | R            | W            | R            | W           | RW                 | RW                    | RW                  | RW           |
| Reset | 0  | 0        | 0  | 0             | 1                 | 0                       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                | 0            | 1            | 0            | 1           | 0                  | 0                     | 0                   | 0            |

# IV\_SENSE\_FILTER\_REG0

| Field Name                 | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                 |
|----------------------------|----------|------|---------------|----------------|---------------------------------------------|
| reserved                   | [31: 16] | RO   | NA            | 0              | r hiar                                      |
| reserved                   | [15: 13] | RO   | NA            | 0              | al FOI That                                 |
| RG_AUD_SP_VC<br>MO S       | [12: 11] | RW   | NA            | 0x1            | Select I/Vsense output VCM:                 |
|                            | SOU      | , 00 |               |                | 2'b00; 0.5*AVDD_VB;<br>2'b01; 0.45*AVDD_VB; |
| Olli                       |          |      |               |                | 2'b10; 0.425*AVDD_VB;                       |
|                            |          |      |               |                | 2'b11; 0.4*AVDD_VB;                         |
| RG_AUD_PA_SP               | [10]     | RW   | NA            | 0              | Enable PA Vsense's CHOP function            |
| _CHOP_VSEN                 |          |      |               |                | 0: disable                                  |
|                            |          |      |               |                | 1: enable                                   |
| RG_AUD_PA_SP<br>_CHOP_ISEN | [9]      | RW   | NA            | 0              | Enable PA Isense's CHOP function            |
| _01101 _10214              |          |      |               |                | 0: disable                                  |
|                            | re1      | D.0  |               | •              | 1: enable                                   |
| reserved                   | [8]      | RO   | NA            | 0              |                                             |
| RG_AUD_PA_VS<br>_G         | [7: 6]   | RW   | NA            | 0x1            | Select the Vsense's gain:                   |
|                            |          |      |               |                | 2'b0x; gain=-11dB;                          |
|                            |          |      |               |                | 2'b10; gain=-14dB; 2'b11; gain=-<br>17dB;   |
| RG_AUD_PA_IS_              | [5: 4]   | RW   | NA            | 0x1            | Select the Isense's gain:                   |
| G                          |          |      |               |                | 2'b00; gain=12dB; 2'b01;<br>gain=18dB;      |
|                            |          |      |               |                | 2'b1x; gain=24dB;                           |
| RG_AUD_PA_SV<br>SNSAD      | [3]      | RW   | NA            | 0              | Enable PA Vsense's input path switches      |
|                            |          |      |               |                | 0: disable                                  |



|                       |     |    |    |   | 1: enable                                                   |
|-----------------------|-----|----|----|---|-------------------------------------------------------------|
| RG_AUD_PA_SI<br>SNSAD | [2] | RW | NA | 0 | Enable PA Isense's input path switches 0: disable 1: enable |
| RG_AUD_PA_VS<br>NS_EN | [1] | RW | NA | 0 | Enable PA Vsense's opamp 0: disable 1: enable               |
| RG_AUD_PA_IS<br>NS_EN | [0] | RW | NA | 0 | Enable PA Isense's opamp 0: disable 1: enable               |

## 7.3.1.15 IV\_SENSE\_ADC\_REG0

| 0x00  | 00001               | 0        |                    | IV_S | SENSE                   | _AD(                 | C_REC              | 30(0x0              | 0000              | 557)            |                  | IV_                 | SENS              | E_AD      | C_RE                | :G0                 |
|-------|---------------------|----------|--------------------|------|-------------------------|----------------------|--------------------|---------------------|-------------------|-----------------|------------------|---------------------|-------------------|-----------|---------------------|---------------------|
| Bit   | 31                  | 30       | 29                 | 28   | 27                      | 26                   | 25                 | 24                  | 23                | 22              | 21               | 20                  | 19                | 18        | 17                  | 16                  |
| Name  |                     | Reserved |                    |      |                         |                      |                    |                     |                   |                 |                  |                     |                   |           |                     |                     |
| Туре  |                     | RO       |                    |      |                         |                      |                    |                     |                   |                 |                  |                     |                   |           |                     |                     |
| Reset | 0                   | 0        | 0                  | 0    | 0                       | 0                    | 0                  | 0                   | 0                 | 0               | 0                | 0                   | 0                 | 0         | 0                   | 0                   |
| Bit   | 15                  | 14       | 13                 | 12   | 11                      | 10                   | 9                  | 8                   | 7                 | 6               | 5                | 4                   | 3                 | 2         | 1                   | 0                   |
| Name  | R A D A P A B S L Z | R        | R A D > R S F C UR | RG   | RG A D A D A A N E SE T | RG A D A D C K R P - | RG A D A D C K E Y | RG A D A D C K RS T | R 4 5 4 0 C k E - | R A D A C > 8 T | RG A U A DC > EN | RG A DD A C -  80 T | RG A DD A DC I EN | RG V B EN | RG A UD A D GA TE V | RG A UD A D GA TE - |
| Туре  | RW                  | RW       | RW                 | RW   | RW                      | RW                   | RW                 | RW                  | RW                | RW              | RW               | RW                  | RW                | RW        | RW                  | RW                  |
| Reset | 0                   | 0        | 0                  | 0    | 0                       | 1                    | 0                  | 1                   | 0                 | 1               | 0                | 1                   | 0                 | 1         | 1                   | 1                   |

#### IV\_SENSE\_ADC\_REG0

| Field Name                 | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                               |
|----------------------------|----------|------|---------------|----------------|-----------------------------------------------------------|
| reserved                   | [31: 16] | RO   | NA            | 0              |                                                           |
| RG_AUD_ADPG<br>A_IBIAS_EN  | [15]     | RW   | NA            | 0              | ADC bias enable 0: disable 1: enable                      |
| RG_AUD_VCM_V<br>REF_BUF_EN | [14]     | RW   | NA            | 0              | ADCI / ADCV vcm & vref buffer enable 0: disable 1: enable |
| RG_AUD_VREF_<br>SFCUR      | [13]     | RW   | NA            | 0              | not used                                                  |
| RG_AUD_AD_DA               | [12]     | RW   | NA            | 0              | ADCV output data inverse polarity                         |



| TA INVERSE V                 |            |     |      |     | 0                                                                                |
|------------------------------|------------|-----|------|-----|----------------------------------------------------------------------------------|
| TA_INVERSE_V                 |            |     |      |     | normal polarity     inverse polarity                                             |
| RG_AUD_AD_DA<br>TA_INVERSE_I | [11]       | RW  | NA   | 0   | ADCI output data inverse polarity 0: normal polarity 1: inverse polarity         |
| RG_AUD_AD_CL<br>K_RST_V      | [10]       | RW  | NA   | 0x1 | ADCV clock reset 0: reset uneffective 1: reset effective                         |
| RG_AUD_AD_CL<br>K_EN_V       | [9]        | RW  | NA   | 0   | ADCV clock enable 0: disable ADCR clock 1: enable ADCR clock                     |
| RG_AUD_AD_CL<br>K_RST_I      | [8]        | RW  | NA   | 0x1 | ADCI clock reset 0: reset uneffective 1: reset effective                         |
| RG_AUD_AD_CL<br>K_EN_I       | [7]        | RW  | NA   | 0   | ADCI clock enable 0: disable ADCL clock 1: enable ADCL clock                     |
| RG_AUD_ADC_V<br>_RST         | [6]        | RW  | NA   | 0x1 | ADCV integrator reset 0: not reset 1: reset effect                               |
| RG_AUD_ADC_V<br>_EN          | [5]        | RW  | NA   | o   | ADCV enable 0: disable ADC 1: enable ADC                                         |
| RG_AUD_ADC_I<br>_RST         | [4]<br>SOC | RWO | NA C | 0x1 | ADCI integrator reset 0: not reset 1: reset effect                               |
| RG_AUD_ADC_I<br>_EN          | [3]        | RW  | NA   | 0   | ADCI enable 0: disable ADC 1: enable ADC                                         |
| RG_VB_EN                     | [2]        | RW  | NA   | 0x1 | ADC output data enable 0: disable adc output to 00 1: enable adc output          |
| RG_AUD_AD_D_<br>GATE_V       | [1]        | RW  | NA   | 0x1 | ADC V output data gating 0: no gating ADC output 1: ADC 2bit output gating to 01 |
| RG_AUD_AD_D_<br>GATE_I       | [0]        | RW  | NA   | 0x1 | ADC I output data gating 0: no gating ADC output 1: ADC 2bit output gating to 01 |

## 7.3.1.16 IV\_SENSE\_ADC\_REG1

| 0x00 | 00001 | 11 IV_SENSE_ADC_REG1(0x00000042) |    |          |    |    |    |    |    |    |    | IV_SENSE_ADC_REG1 |    |    |    |    |  |
|------|-------|----------------------------------|----|----------|----|----|----|----|----|----|----|-------------------|----|----|----|----|--|
| Bit  | 31    | 30                               | 29 | 28       | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20                | 19 | 18 | 17 | 16 |  |
| Name |       |                                  |    | Reserved |    |    |    |    |    |    |    |                   |    |    |    |    |  |



| Туре  |    | RO |    |      |       |    |   |   |              |      |      |       |        |       |              |       |
|-------|----|----|----|------|-------|----|---|---|--------------|------|------|-------|--------|-------|--------------|-------|
| Reset | 0  | 0  | 0  | 0    | 0     | 0  | 0 | 0 | 0            | 0    | 0    | 0     | 0      | 0     | 0            | 0     |
| Bit   | 15 | 14 | 13 | 12   | 11    | 10 | 9 | 8 | 7 6 5 4      |      |      |       | 3      | 2     | 1            | 0     |
| Name  |    |    |    | Rese | erved |    |   |   | RG_A<br>ADPO | GA_V | RG_A | UD_AD | PGA_IE | BIAS_ | RG_A<br>DAC_ | _I_AD |
| Туре  |    |    |    | R    | .0    |    |   |   | R'           | W    |      | R     | W      |       | R'           | W     |
| Reset | 0  | 0  | 0  | 0    | 0     | 0  | 0 | 0 | 0            | 1    | 0    | 0     | 0      | 0     | 1            | 0     |

#### IV\_SENSE\_ADC\_REG1

| Field Name                 | Bit      | Туре  | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                                                                                                                                                                                |
|----------------------------|----------|-------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reserved                   | [31: 16] | RO    | NA            | 0              |                                                                                                                                                                                                                                                                                            |
| reserved                   | [15: 8]  | RO    | NA            | 0              |                                                                                                                                                                                                                                                                                            |
| RG_AUD_ADPG<br>A_VCMI_V    | [7: 6]   | RW    | NA            | 0x1            | AD VCM select                                                                                                                                                                                                                                                                              |
| RG_AUD_ADPG<br>A_IBIAS_SEL | [5: 2]   | RW CO | nfid          | enti           | AD and PGA bias current select IBIAS_SEL[3:2]=00, PGA bias current=10uA IBIAS_SEL[3:2]=01, PGA bias current=7.5uA IBIAS_SEL[3:2]=10/11, PGA bias current=5uA IBIAS_SEL[1:0]=00, ADC bias current=10uA IBIAS_SEL[1:0]=00, ADC bias current=7.5uA IBIAS_SEL[1:0]=10/11, ADC bias current=5uA |
| RG_AUD_DAC_I<br>_ADJ       | [1: 0]   | RW    | NA            | 0x2            | not used                                                                                                                                                                                                                                                                                   |

#### 7.3.1.17 RESERVED\_REG0

| 0x00  | 00001                            | 2                               |    | RI | ESER' | VED_I | REG0 | (0x00 | OFF0 | 0) |    | F  | RESEF | RVED | REG | 0  |
|-------|----------------------------------|---------------------------------|----|----|-------|-------|------|-------|------|----|----|----|-------|------|-----|----|
| Bit   | 31 30 29 28 27 26 25 24 23 22 21 |                                 |    |    |       |       |      |       |      |    | 21 | 20 | 19    | 18   | 17  | 16 |
| Name  |                                  |                                 |    |    |       |       |      | Rese  | rved |    |    |    |       |      |     |    |
| Туре  |                                  | RO                              |    |    |       |       |      |       |      |    |    |    |       |      |     |    |
| Reset | 0                                | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |    |    |       |       |      |       |      |    |    |    |       |      |     |    |
| Bit   | 15                               | 14                              | 13 | 12 | 11    | 10    | 9    | 8     | 7    | 6  | 5  | 4  | 3     | 2    | 1   | 0  |
| Name  |                                  | RG_RESERVED0                    |    |    |       |       |      |       |      |    |    |    |       |      |     |    |
| Туре  | RW                               |                                 |    |    |       |       |      |       |      |    |    |    |       |      |     |    |
| Reset | 1 1 1 1 1 1 1 0 0                |                                 |    |    |       |       |      |       |      |    | 0  | 0  | 0     | 0    | 0   | 0  |

## RESERVED\_REG0



| Field Name   | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                                                                                                                    |
|--------------|----------|------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reserved     | [31: 16] | RO   | NA            | 0              |                                                                                                                                                                                                                                |
| RG_RESERVED0 | [15: 0]  | RW   | NA            | 0xff00         | reserve bits [0]: oscillator test en. Reuse INN/INP for CLK_1P6M_DIG/CLK_1P6M_CLAS calibration. [2:1]: Boost current sense compensator adjust. [3]: pmu ana_test_en. [7:4]: internal AVDD32 calibration [15:8]: POR reset flag |

## 7.3.1.18 PDM\_PH\_SEL

| 0x00  | 00001 | E      |    |         | PDM      | _PH_S | SEL(0 | x0000                               | 0000)                        |                                              |              |                                        | PDN                          | 1_PH_                            | SEL            |                            |
|-------|-------|--------|----|---------|----------|-------|-------|-------------------------------------|------------------------------|----------------------------------------------|--------------|----------------------------------------|------------------------------|----------------------------------|----------------|----------------------------|
| Bit   | 31    | 30     | 29 | 28      | 27       | 26    | 25    | 24                                  | 23                           | 22                                           | 21           | 20                                     | 19                           | 18                               | 17             | 16                         |
| Name  |       |        |    |         |          |       |       | Rese                                | erved                        |                                              |              |                                        |                              |                                  |                |                            |
| Туре  | RO    |        |    |         |          |       |       |                                     |                              |                                              |              |                                        |                              |                                  |                |                            |
| Reset | 0     | 0      | 0  | 0       | 0        | 0     | 0     | 0                                   | 0                            | 0                                            | 0            | 0                                      | 0                            | 0                                | 0              | 0                          |
| Bit   | 15    | 14     | 13 | 12      | 11       | 10    | 9     | 8                                   | 7                            | 6                                            | 5            | 4                                      | 3                            | 2                                | 10             | 0                          |
| Name  |       | antil. | is | Reserve | <u>,</u> | ÇC    | ní    | BS<br>TOV<br>P_F<br>LA<br>G CL<br>R | BS<br>T_OV<br>P_F<br>LA<br>G | BS<br>T_<br>OC<br>P_F<br>LA<br>G_<br>CL<br>R | BS T C P A G | IDE<br>TE<br>CT<br>FL<br>AG<br>CL<br>R | IDE<br>TE<br>CT<br>_FL<br>AG | OT<br>P_F<br>LA<br>G_<br>CL<br>R | OT P_F<br>LA G | PD<br>M_<br>PH<br>_S<br>EL |
| Туре  | RO    |        |    |         |          |       |       | WC                                  | RO                           | WC                                           | RO           | WC                                     | RO                           | WC                               | RO             | RW                         |
| Reset | 0     | 0      | 0  | 0       | 0        | 0     | 0     | 0                                   | 0                            | 0                                            | 0            | 0                                      | 0                            | 0                                | 0              | 0                          |

## PDM\_PH\_SEL

| Field Name           | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                           |
|----------------------|----------|------|---------------|----------------|---------------------------------------|
| reserved             | [31: 16] | RO   | NA            | 0              |                                       |
| reserved             | [15: 9]  | RO   | NA            | 0              |                                       |
| BST_OVP_FLAG<br>_CLR | [8]      | WC   | NA            | 0              | 0: no effect<br>1: clean BST_OVP flag |
| BST_OVP_FLAG         | [7]      | RO   | NA            | 0              | 0: no BST OVP<br>1: BST_OVP           |
| BST_OCP_FLAG<br>_CLR | [6]      | WC   | NA            | 0              | 0: no effect<br>1: clean BST_OCP flag |
| BST_OCP_FLAG         | [5]      | RO   | NA            | 0              | 0: no BST_OCP                         |



|                      |     |    |    |   | 1: BST_OCP                                                  |
|----------------------|-----|----|----|---|-------------------------------------------------------------|
| IDETECT_FLAG_<br>CLR | [4] | WC | NA | 0 | 0: no effect<br>1: clean IDETECT flag                       |
| IDETECT_FLAG         | [3] | RO | NA | 0 | 0: no IDETECT<br>1: IDETECT                                 |
| OTP_FLAG_CLR         | [2] | WC | NA | 0 | 0: no effect<br>1: clean OTP flag                           |
| OTP_FLAG             | [1] | RO | NA | 0 | 0: no OTP<br>1: OTP                                         |
| PDM_PH_SEL           | [0] | RW | NA | 0 | PDM_PH_SEL 1:inv select ivsen @ posedge and negedge pdm-clk |

## 7.3.1.19 AGC\_EN

| 0x00  | 00002                             | F  |    |    | AC | C_EN | V(0x00 | 00000 | 00)   |    |    |    | Α              | GC_E | N  |    |
|-------|-----------------------------------|----|----|----|----|------|--------|-------|-------|----|----|----|----------------|------|----|----|
| Bit   | 31                                | 30 | 29 | 28 | 27 | 26   | 25     | 24    | 23    | 22 | 21 | 20 | 19             | 18   | 17 | 16 |
| Name  |                                   |    |    |    |    |      |        | Rese  | erved |    |    |    |                |      |    |    |
| Туре  | RO                                |    |    |    |    |      |        |       |       |    |    |    |                |      |    |    |
| Reset | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |    |    |    |    |      |        |       |       |    |    |    | 0              |      |    |    |
| Bit   | 15                                | 14 | 13 | 12 | 11 | 10   | 9      | 8     | 7     | 6  | 5  | 4  | 3              | 2    | 7  | 0  |
| Name  | Reserved                          |    |    |    |    |      |        |       |       |    |    |    | AG<br>C_<br>EN |      |    |    |
| Туре  | I Inisoc Ro                       |    |    |    |    |      |        |       |       |    |    |    |                | RW   |    |    |
| Reset | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0     |    |    |    |    |      |        |       |       |    |    | 0  |                |      |    |    |

## AGC\_EN

| Field Name | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description |
|------------|----------|------|---------------|----------------|-------------|
| reserved   | [31: 16] | RO   | NA            | 0              |             |
| reserved   | [15: 1]  | RO   | NA            | 0              |             |
| AGC_EN     | [0]      | RW   | NA            | 0              | AGC enable  |

## 7.3.1.20 PIN\_REG0

| 0x00  | 00003                     | 0                                                                                                                |   |   | PIN | REG | 0(0x0 | 00011 | CC) |   |   |   | PII | N_RE | G0 |    |
|-------|---------------------------|------------------------------------------------------------------------------------------------------------------|---|---|-----|-----|-------|-------|-----|---|---|---|-----|------|----|----|
| Bit   | 31                        | 31         30         29         28         27         26         25         24         23         22         21 |   |   |     |     |       |       |     |   |   |   | 19  | 18   | 17 | 16 |
| Name  |                           | Reserved                                                                                                         |   |   |     |     |       |       |     |   |   |   |     |      |    |    |
| Туре  |                           | RO                                                                                                               |   |   |     |     |       |       |     |   |   |   |     |      |    |    |
| Reset | 0                         | 0                                                                                                                | 0 | 0 | 0   | 0   | 0     | 0     | 0   | 0 | 0 | 0 | 0   | 0    | 0  | 0  |
| Bit   | 15 14 13 12 11 10 9 8 7 6 |                                                                                                                  |   |   |     |     |       |       |     |   | 5 | 4 | 3   | 2    | 1  | 0  |



| Name  |  |  |  |  |    | SCL_FUNC<br>_DRV |   | SC<br>L_<br>WP<br>DO | SDA_<br>C_[ | _FUN<br>DRV | SD A P U | SD<br>A_<br>WP<br>DO |
|-------|--|--|--|--|----|------------------|---|----------------------|-------------|-------------|----------|----------------------|
| Туре  |  |  |  |  | R' | RW               |   | RW                   | R           | W           | RW       | RW                   |
| Reset |  |  |  |  | 1  | 1                | 0 | 0                    | 1           | 1           | 0        | 0                    |

#### PIN\_REG0

| Field Name   | Bit                  | Туре | Set/Cle<br>ar | Reset<br>Value | Description(IO Voltage=1.8V)                                               |
|--------------|----------------------|------|---------------|----------------|----------------------------------------------------------------------------|
| reserved     | [31: 16]             | RO   | NA            | 0              |                                                                            |
| SCL_FUNC_DRV | [7: 6]               | RW   | NA            | 0x3            | SCL pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA             |
| SCL_WPU      | [5]                  | RW   | NA            | 0              | SCL pad pull up enable 0: disable 1: enable                                |
| SCL_WPDO     | [4]                  | RW   | NA            | 0              | SCL pad pull down enable 0: disable 1: enable                              |
| SDA_FUNC_DRV | [3: 2]<br><b>SOC</b> | RW   | NAC           | 0x3            | SDA pad driving select<br>00: 0.4mA<br>01: 0.8mA<br>10: 1.2mA<br>11: 1.6mA |
| SDA_WPU      | [1]                  | RW   | NA            | 0              | SDA pad pull up enable 0: disable 1: enable                                |
| SDA_WPDO     | [0]                  | RW   | NA            | 0              | SDA pad pull down enable 0: disable 1: enable                              |

## 7.3.1.21 PIN\_REG1

| 0x00  | 00003                       | 1          |           |                 | PIN | REG        | 1(0x0     | 00000           | CC)          |    |                |                | PII          | N_RE | <b>G1</b>       |                 |
|-------|-----------------------------|------------|-----------|-----------------|-----|------------|-----------|-----------------|--------------|----|----------------|----------------|--------------|------|-----------------|-----------------|
| Bit   | 31                          | 30         | 29        | 28              | 27  | 26         | 25        | 24              | 23           | 22 | 21             | 20             | 19           | 18   | 17              | 16              |
| Name  |                             | Reserved   |           |                 |     |            |           |                 |              |    |                |                |              |      |                 |                 |
| Туре  |                             | RO         |           |                 |     |            |           |                 |              |    |                |                |              |      |                 |                 |
| Reset | 0 0 0 0 0 0 0 0 0 0 0       |            |           |                 |     |            |           |                 |              | 0  | 0              | 0              | 0            | 0    | 0               |                 |
| Bit   | 15 14 13 12 11 10 9 8 7 6 5 |            |           |                 |     |            |           |                 | 4            | 3  | 2              | 1              | 0            |      |                 |                 |
| Name  | INP_F                       | FUNC<br>RV | INP<br>_W | INP<br>_W<br>PD | _   | FUNC<br>RV | INN<br>_W | INN<br>_W<br>PD | CLK_<br>FUN( | _  | CL<br>K_<br>PD | CL<br>K_<br>PD | DATA<br>M_FU | _    | DA<br>TA_<br>PD | DA<br>TA_<br>PD |



|       |         |   | PU | 0  |    |   | PU | 0  | \  | / | M_<br>WP<br>U | M_<br>WP<br>DO | DF | RV | M_<br>WP<br>U | M_<br>WP<br>DO |
|-------|---------|---|----|----|----|---|----|----|----|---|---------------|----------------|----|----|---------------|----------------|
| Туре  | Type RW |   | RW | RW | R' | W | RW | RW | R\ | W | RW            | RW             | R  | W  | RW            | RW             |
| Reset | 0       | 0 | 0  | 0  | 0  | 0 | 0  | 0  | 1  | 1 | 0             | 0              | 1  | 1  | 0             | 0              |

## PIN\_REG1

| Field Name           | Bit             | Туре | Set/Cle<br>ar | Reset<br>Value | Description(IO Voltage=1.8V)                                               |
|----------------------|-----------------|------|---------------|----------------|----------------------------------------------------------------------------|
| reserved             | [31: 16]        | RO   | NA            | 0              |                                                                            |
| INP_FUNC_DRV         | [15: 14]        | RW   | NA            | 0              | INP pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA             |
| INP_WPU              | [13]            | RW   | NA            | 0              | INP pad pull up enable 0: disable 1: enable                                |
| INP_WPDO             | [12]            | RW   | NA            | 0              | INP pad pull down enable 0: disable 1: enable                              |
| INN_FUNC_DRV         | [11: 10]<br>SOC | RW   | na<br>nfid    | enti           | INN pad driving select<br>00: 0.4mA<br>01: 0.8mA<br>10: 1.2mA<br>11: 1.6mA |
| INN_WPU              | [9]             | RW   | NA            | 0              | INN pad pull up enable 0: disable 1: enable                                |
| INN_WPDO             | [8]             | RW   | NA            | 0              | INN pad pull down enable 0: disable 1: enable                              |
| CLK_PDM_FUNC<br>_DRV | [7: 6]          | RW   | NA            | 0x3            | CLK_PDM pad driving select 00: 0.4mA 01: 0.8mA 10: 1.2mA 11: 1.6mA         |
| CLK_PDM_WPU          | [5]             | RW   | NA            | 0              | CLK_PDM pad pull up enable 0: disable 1: enable                            |
| CLK_PDM_WPD<br>O     | [4]             | RW   | NA            | 0              | CLK_PDM pad pull down enable 0: disable 1: enable                          |
| DATA_PDM_FUN         | [3: 2]          | RW   | NA            | 0x3            | DATA_PDM pad driving select                                                |



| C_DRV             |     |    |    |   | 00: 0.4mA<br>01: 0.8mA<br>10: 1.2mA<br>11: 1.6mA   |
|-------------------|-----|----|----|---|----------------------------------------------------|
| DATA_PDM_WP<br>U  | [1] | RW | NA | 0 | DATA_PDM pad pull up enable 0: disable 1: enable   |
| DATA_PDM_WP<br>DO | [0] | RW | NA | 0 | DATA_PDM pad pull down enable 0: disable 1: enable |

#### 7.3.1.22 RESERVED\_REG1

| 0x00                      | 000032 RESERVED_REG1(0x0000FF00) RESERVED_REG1 |    |    |    |    |    |    |       | 1     |    |    |    |    |     |    |    |
|---------------------------|------------------------------------------------|----|----|----|----|----|----|-------|-------|----|----|----|----|-----|----|----|
| Bit                       | 31                                             | 30 | 29 | 28 | 27 | 26 | 25 | 24    | 23    | 22 | 21 | 20 | 19 | 18  | 17 | 16 |
| Name                      | Reserved                                       |    |    |    |    |    |    |       |       |    |    |    |    |     |    |    |
| Туре                      | RO                                             |    |    |    |    |    |    |       |       |    |    |    |    |     |    |    |
| Reset                     | 0                                              | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0  | 0  | 0  | 0  | 0   | 0  | 0  |
| Bit                       | 15                                             | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7     | 6  | 5  | 4  | 3  | 2   | 1  | 0  |
| Name                      |                                                |    |    |    |    |    | R  | G_RES | ERVED | 1  |    |    |    |     |    |    |
| Туре                      |                                                |    |    |    |    |    |    | R     | W     |    |    |    |    | . } | is | Y  |
| Reset                     | 1                                              | 1  | 1  | 1  | 1  | 1  | 1  | 1     | 0     | 0  | 0  | 0  | 0  | 0   | 0  | 0  |
| RESERVED_REG1SOC CONFIGER |                                                |    |    |    |    |    |    |       |       |    |    |    |    |     |    |    |

| Field Name   | Bit      | Туре | Set/Cle<br>ar | Reset<br>Value | Description                                                                                                                                                   |
|--------------|----------|------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| reserved     | [31: 16] | RO   | NA            | 0              |                                                                                                                                                               |
| RG_RESERVED1 | [15: 0]  | RW   | NA            | 0xff00         | reserve bits [0]: class D 3rd en [1]: class AB depop en [2]: class AB depop dg [3]: class D 3dB [4]: class AB 3dB [7]: bst ocp reboot enable [8]: class D AVG |



# **8** Application Information

# 8.1 Feedback Resistor Rsense(R0) Selection

See the following table for reference

| YAGEO PE0805FRE470R1Z | 100m ohm | 1% | 0.5W | 0805 | I |
|-----------------------|----------|----|------|------|---|
|-----------------------|----------|----|------|------|---|

# 8.2 Input capacitor Selection

| gain(dB) | Rin<br>(k ohm) |
|----------|----------------|----------|----------------|----------|----------------|----------|----------------|
| 17       | 1.9            | 5.5      | 5.2            | -6.0     | 10.0           | -17.5    | 13.3           |
| 16.5     | 1.9            | 5.0      | 5.4            | -6.5     | 10.2           | -18.0    | 13.4           |
| 16       | 2.1            | 4.5      | 5.6            | -7.0     | 10.4           | -18.5    | 13.5           |
| 15.5     | 2.2            | 4.0      | 5.8            | -7.5     | 10.6           | -19.0    | 13.5           |
| 15       | 2.3            | 3.5      | 6.0            | -8.0     | 10.8           | -19.5    | 13.6           |
| 14.5     | 2.4            | 3.0      | 6.3            | -8.5     | 10.9           | -20.0    | 13.7           |
| 14       | 2.5            | 2.5      | 6.4            | -9.0     | 11.1           | -20.5    | 13.8           |
| 13.5     | 2.6            | 2.0      | 6.6            | -9.5     | 11.3           | -21.0    | 13.8           |
| 13       | 2.7            | 1.5      | 6.9            | -10.0    | 11.4           | -21.5    | 13.9           |
| 12.5     | 2.9            | 1.0      | 7.1            | -10.5    | 11.6           | -22.0    | 13.9           |
| 12       | 3.0            | 0.5      | 7.3            | -11.0    | 11.7           | -22.5    | 14.0           |
| 11.5     | 3.2            | 0.0      | 7.5            | -11.5    | 11.9           | -23.0    | 14.1           |
| 11       | 3.3            | -0.5     | 7.7            | -12.0    | 12.0           | -23.5    | 14.1           |
| 10.5     | 3.4            | -1.0     | 7.9            | -12.5    | 12.2           | -24.0    | 14.2           |
| 10       | 3.6            | -1.5     | 8.1            | -13.0    | 12.3           | -24.5    | 14.2           |
| 9.5      | 3.8            | -2.0     | 8.4            | -13.5    | 12.4           | -25.0    | 14.3           |
| 9        | 3.9            | -2.5     | 8.6            | -14.0    | 12.5           | -25.5    | 14.3           |
| 8.5      | 4.1            | -3.0     | 8.8            | -14.5    | 12.7           | -26.0    | 14.3           |
| 8        | 4.3            | -3.5     | 9.0            | -15.0    | 12.8           | -26.5    | 14.4           |
| 7.5      | 4.4            | -4.0     | 9.2            | -15.5    | 12.9           | -27.0    | 14.4           |
| 7        | 4.7            | -4.5     | 9.4            | -16.0    | 13.0           | -27.5    | 14.5           |
| 6.5      | 4.8            | -5.0     | 9.7            | -16.5    | 13.1           | -28.0    | 14.5           |
| 6        | 5.0            | -5.5     | 9.8            | -17.0    | 13.2           |          |                |

If smart PA fuction is used, input capacitor is selected if 1uF;

If smart PA fuction is not used,input capacitor is not limited.

The -3dB frequency points of high pass filter is shown below:

$$f_H = \frac{1}{2*\pi*R_{in}*C_{in}} (Hz)$$



## 8.3 PCB and Device Layout Consideration

See the following items for PCB placement and layout notice:

- Put the chip UCP130x close to speaker connector
- Put the Rsense R0=0.1ohm, close to speaker connector
- Put the PVDD output capacitor close to PVDD pin
- Put the input capacitor close to INN/INP pins, with differential parallel trace
- The trace of inductor to SW pin should be as short as possible
- The current capability of trace width:

BGND pin ~1.5A

PVDD pin ~1A

PGND pin ~1A

VOP/VON pins ~2A

• The trace of VSENP/IVSENN/ISENN should be as short as possible, with differential parallel trace (The trace IVSENN should route between VSENP and ISENP)

# 8.4 Smart Amplifier Design Guide with Unisoc FB-SmarAmp™V3.0 algorithm

#### Overall

- Need speaker rear chamber sealing, Speaker+Box design is MUST
- Unisoc help on SPK music playback tuning(except for EQ). Need 5pcs~10pcs final speaker+box(housing) tuning
- Not suitable for PCBA shipping project
- For speaker front port design, +90 degree port is preferred
- For dual speakers design, recommend two speakers distance > 10cm with separated Boxes

# Step1 - Select Speaker Vendors

- To select Unisoc approval vendor AVL is recommended
- To select speaker vendor which speaker parts is dedicated for Smart PA is MUST. (ex: AAC, Haosheng, Keysound, JIANGSU MIDI....etc)
- Provide speaker datasheet, and Xmax, Tmax, Tcoeff(alpha) parameters to Unisoc

# ■ Step2 – Speaker Box Design

- To Speaker Box Design is MUST, with leakage hole is preferred
- Ask speaker vendor to ship Speaker+Box is MUST
- Need to take antenna pattern into consideration
- Provide Speaker+Box samples 5pcs~10pcs to Unisoc

# ■ Step3 – HW SCH/PCB Design

Contact with Unisoc for help and review

# Step4 – Turn on FB-SmarAmp™V3.0 Algorithm

Contact with Unisoc for help and review

# ■ Step5 – For Speaker 2nd Source

- All speaker's performance, TS parameters, Xmax, Tmax, Tcoeff(alpha), DC offset...etc need to be the same between main/second source
- To select Unisoc approval vendor AVL is recommended



• To select speaker vendor which speaker parts is dedicated for Smart PA is MUST. (ex: AAC, Haosheng, Keysound, JIANGSU MIDI....etc)

## ■ Step6 – MP Requirements

- For Alpha customer, if there is fail samples, Unisoc will help to check total phone performance and analyze first, both before/after MP
- Both for main/second source speaker components, need to meet the following spec. after MP:
  - 1. F0 tolerance < +/-10%
  - 2. BI tolerance < +/- 10% (BI is one TS parameter)
  - 3. Re tolerance < +/-10% (Re is one TS parameter)
  - 4. X DC offset tolerance < 0.1 x Xmax @ rated power
  - 5. Xmax no tolerance, 100% all meet spec.
  - 6. Tmax no tolerance, 100% all meet spec.
  - 7. Tcoeff(alpha) should use the same material

Unisoc Confidential For hiar