## **SANDIA REPORT**

SAND2009-8196 Unlimited Release Printed December 2009

# Trilinos ThreadPool Library v1.1

#### H. Carter Edwards

Prepared by Sandia National Laboratories Albuquerque, New Mexico 87185 and Livermore, California 94550

Sandia is a multiprogram laboratory operated by Sandia Corporation, a Lockheed Martin Company, for the United States Department of Energy's National Nuclear Security Administration under Contract DE-AC04-94-AL85000.

Approved for public release; further dissemination unlimited.



Issued by Sandia National Laboratories, operated for the United States Department of Energy by Sandia Corporation.

**NOTICE:** This report was prepared as an account of work sponsored by an agency of the United States Government. Neither the United States Government, nor any agency thereof, nor any of their employees, nor any of their contractors, subcontractors, or their employees, make any warranty, express or implied, or assume any legal liability or responsibility for the accuracy, completeness, or usefulness of any information, apparatus, product, or process disclosed, or represent that its use would not infringe privately owned rights. Reference herein to any specific commercial product, process, or service by trade name, trademark, manufacturer, or otherwise, does not necessarily constitute or imply its endorsement, recommendation, or favoring by the United States Government, any agency thereof, or any of their contractors or subcontractors. The views and opinions expressed herein do not necessarily state or reflect those of the United States Government, any agency thereof, or any of their contractors.

Printed in the United States of America. This report has been reproduced directly from the best available copy.

Available to DOE and DOE contractors from U.S. Department of Energy Office of Scientific and Technical Information

PO. Box 62

Oak Ridge, TN 37831

Telephone: (865) 576-8401 Facsimile: (865) 576-5728

E-Mail: reports@adonis.osti.gov
Online ordering: http://www.osti.gov/bridge

#### Available to the public from

U.S. Department of Commerce National Technical Information Service 5285 Port Royal Rd Springfield, VA 22161

Telephone: (800) 553-6847 Facsimile: (703) 605-6900

E-Mail: orders@ntis.fedworld.gov

Online ordering: http://www.ntis.gov/help/ordermethods.asp?loc=7-4-0#online



#### SAND2009-8196 Unlimited Release Printed December 2009

## **Trilinos ThreadPool Library v1.1**

H. Carter Edwards
hcedwar@sandia.gov
Computational Simulation Infrastructure
Sandia National Laboratories
P.O. Box 5800
Albuquerque, NM 87185

#### **Abstract**

A "manycore revolution" is underway in high performance computing (HPC) to move from model of interconnected single-core nodes with a single thread of execution to many-core nodes with many threads execution [5]. This revolution leaves HPC application programmers with the challenge of maximizing parallel performance at both the interconnect level (*i.e.* process parallelism) and the manycore level (*i.e.* thread parallelism). The ThreadPool library has been developed within the Trilinos Project [2] to provide HPC applications with a simple interface to make effective use of thread parallelism on CPU-based manycore nodes.

## **Contents**

| 1                                        | Inti                        | Introduction                                              |    |  |
|------------------------------------------|-----------------------------|-----------------------------------------------------------|----|--|
| 2 Application Programmer Interface (API) |                             |                                                           | 11 |  |
|                                          | 2.1                         | Initialization, Finalization, and Blocking                | 12 |  |
|                                          | 2.2                         | Running Work Subprograms                                  | 14 |  |
|                                          | 2.3                         | Running Work Subprograms with Locks                       | 17 |  |
|                                          | 2.4                         | Running Work Subprograms with Reductions                  | 19 |  |
| 3 Performance Considerations             |                             | formance Considerations                                   | 21 |  |
|                                          | 3.1                         | Pool of Threads                                           | 21 |  |
|                                          | 3.2                         | Ready, Spinning Threads                                   | 21 |  |
|                                          | 3.3                         | Blocking Threads                                          | 22 |  |
|                                          | 3.4                         | Work Completion and Reductions                            | 22 |  |
| 4                                        | Hybrid Parallel Performance |                                                           | 23 |  |
|                                          | 4.1                         | Parallel Conjugate Gradient Algorithm Iteration           | 24 |  |
|                                          | 4.2                         | Hybrid Fused Parallel Sparse Matrix Vector Multiplication | 25 |  |
|                                          | 4.3                         | Performance Study                                         | 26 |  |
| 5                                        | Conclusion                  |                                                           | 34 |  |
|                                          | 5.1                         | To-be-done: Comparison other Threading Capabilities       | 34 |  |

# **Figures**

| 1   | Software layers for the separation of concerns within HPC applications exploiting both distributed and manycore parallelism                                                                                                           | 10 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 2   | ThreadPool state diagram with state transitions identified by thread pool                                                                                                                                                             | 10 |
|     | functions                                                                                                                                                                                                                             | 11 |
| 3   | Assumed work flow for an application and its algorithms                                                                                                                                                                               | 13 |
| 4   | TPI work subprogram C language interface defined in the TPI.h header file                                                                                                                                                             |    |
| 5   | Example implementation of a simple, thread parallel AXPY operation using TPI_Run_threads                                                                                                                                              |    |
| 6   | Example implementation for a simple, thread parallel DDOT operation using TPI_Run_threads, TPI_Lock, and TPI_Unlock                                                                                                                   | 18 |
| 7   | Example implementation of a simple, thread parallel DDOT operation using TPI_Run_threads_reduce                                                                                                                                       | 20 |
| 8   | Comparison of hybrid parallel conjugate gradient iteration performance for 4 compute nodes with 64 threads: p4 x t16 = one MPI process per node, p16 x t4 = one MPI process per socket, and p64 x t1 = one MPI process per core.      |    |
| 9   | Comparison of hybrid parallel conjugate gradient iteration performance for 8 compute nodes with 128 threads: p8 x t16 = one MPI process per node, p32 x t4 = one MPI process per socket, and p128 x t1 = one MPI process              | 20 |
| 1.0 | per core.                                                                                                                                                                                                                             | 28 |
| 10  | Comparison of hybrid parallel conjugate gradient iteration performance for 16 compute nodes with 256 threads: p16 x t16 = one MPI process per node, p64 x t4 = one MPI process per socket, and p256 x t1 = one MPI process            |    |
|     | per core                                                                                                                                                                                                                              | 29 |
| 11  | Comparison of hybrid parallel conjugate gradient iteration performance for 32 compute nodes with 512 threads: p32 x t16 = one MPI process per node, p128 x t4 = one MPI process per socket, and p512 x t1 = one MPI process per core. | 29 |
| 12  | Hybrid parallel conjugate gradient iteration strong scaling for 1M rows: one MPI process with 4 threads per CPU socket versus one MPI process                                                                                         |    |
|     | per CPU core                                                                                                                                                                                                                          | 30 |
| 13  | Hybrid parallel conjugate gradient iteration strong scaling for 1.7M rows: one MPI process with 4 threads per CPU socket versus one MPI process                                                                                       |    |
| 4.4 | per CPU core.                                                                                                                                                                                                                         | 30 |
| 14  | Hybrid parallel conjugate gradient iteration strong scaling with one MPI process and 4 threads per CPU socket. Strong scaling over 64, 128, 256, and 512 threads is observed for a range of problem sizes by noting the               |    |
|     | associated problem-size point on each curve                                                                                                                                                                                           | 31 |
| 15  | Hybrid parallel conjugate gradient iteration relative performance improvement for parallel fused kernels with 4 compute nodes and 64 threads: p4 x                                                                                    |    |
|     | t16 = one MPI process per node and p16 x t4 = one MPI process per socket.                                                                                                                                                             | 32 |

| 16 Hybrid parallel conjugate gradient iteration relative performance |                                                                                  |    |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------|----|
|                                                                      | ment for parallel fused kernels with 32 compute nodes and 512 threads:           |    |
|                                                                      | $p32 \times t16 = one MPI process per node and p128 \times t4 = one MPI process$ |    |
|                                                                      | per socket.                                                                      | 33 |

# **List of Algorithms**

| 1 | Conjugate gradient algorithm with <i>fused</i> parallel kernels                                     | 24 |
|---|-----------------------------------------------------------------------------------------------------|----|
| 2 | Fused hybrid parallel kernel for $\gamma = dot((\mathbf{y} = \mathbf{A} * \mathbf{x}), \mathbf{x})$ | 25 |

## 1 Introduction

A "manycore revolution" is underway in high performance computing (HPC) to move from model of interconnected single-core nodes with a single thread of execution to many-core nodes with many threads execution [5]. This revolution leaves HPC application programmers with the challenge of maximizing parallel performance at both the interconnect level (*i.e.* process parallelism) and the manycore level (*i.e.* thread parallelism). The ThreadPool library has been developed within the Trilinos Project [11] to provide HPC applications with a simple interface to make effective use of thread parallelism on CPU-based manycore nodes.

Parallelism at the interconnect level is being effectively exploited by HPC applications, with the Message Passing Interface (MPI) [7] as the *de-facto* programming model. Research is in progress to effectively exploit parallelism at the manycore level. The architecture of the HPC node drives manycore programming models in two directions: homogeneous thread parallelism versus heterogeneous thread parallelism. In homonegenous manycore parallelism all processing cores of a node are equivalent—they have equal capabilities and access to the node's resources (*e.g.*, memory, interconnect, disks). In heterogeneous manycore parallelism the processing cores residing within a node have different compute capabilities and different means of accessing the node's resources.

Homogeneous manycore and heterogeneous manycore programming models have fundamental differences; however, an HPC application can adopt the layered software architecture illustrated in Figure 1 to isolate these differences as much as feasible. The primary objective of this layered software architecture is to separate concerns such that porting or refactoring one layer (*e.g.*, manycore parallelism) has minimal impact on the remaining layers. In this architecture the lowest-level computational kernels are *stateless* functions that perform their computations on data provided through the manycore resource management layer.

A primary function of the intra-node (manycore) resource management layer is to dispatch the stateless computational kernels to be called in parallel on each available thread. This is the intended functionality of the ThreadPool library, as well as other libraries and programming languages. A well-known library supporting homogeneous manycore parallelism is the Intel Threading Building Blocks (TBB) [4], which provides a C++ interface to manage thread-parallel execution of C++ functions. A well-known language supporting heterogeneous manycore parallelism is CUDA [9], which supports thread-parallel execution of functions written in the CUDA language on GPGPU manycores manufactured by NVIDIA [8].

The ThreadPool library provides a simple, minimalistic, and highly portable package with which HPC applications can effectively exploit homogeneous manycore parallelism; and through which the performance implications of this architectural layer can be easily explored. It is written in the standard C programming language and utilizes a small portion of the standard **pthreads** [3] in Linux environments. This report describes the application



**Figure 1.** Software layers for the separation of concerns within HPC applications exploiting both distributed and manycore parallelism

programmer interface (API) and performance of the ThreadPool library available through the Trilinos project [11].

## 2 Application Programmer Interface (API)

The ThreadPool manages a set of parallel threads running on the local computational node and sharing the resources of that computational node. An application can dispatch thread-parallel work, defined by a work subprogram and work information, to the ThreadPool. The ThreadPool causes each parallel thread, including the application's *main* thread, to call the application's work subprogram with the application's work information. The Thread-Pool application programmer interface (API), ThreadPool implementation, and application's work subprograms conform to the standard C programming language.

The ThreadPool has four states: NULL, BLOCKED, READY, and ACTIVE. These states and state transitions are illustrated in the ThreadPool state diagram given in Figure 2. Each state transition occurs through application calls to the ThreadPool functions noted in Figure 2.



**Figure 2.** ThreadPool state diagram with state transitions identified by thread pool functions

The ThreadPool is in the ACTIVE state while running an application's work subprogram. A work subprogram may be run in several different thread-parallel modes, as described in Sections 2.2-2.4. An application selects the thread-parallel mode by calling the associated version of a TPI\_Run\_\* function.

#### 2.1 Initialization, Finalization, and Blocking

#### **2.1.1 TPI\_Init( int thread\_count )**

The ThreadPool starts in the NULL state, without any additional threads of execution. An application calls the TPI\_Init function to create thread\_count-1 threads and transition the ThreadPool from the NULL state to the READY state. This TPI\_Init function can only be called when the ThreadPool is in the NULL state. These created threads are in addition to the application's *main* thread, for a total of thread\_count available threads of execution. While in the READY state the ThreadPool is ready to dispatch work routine to threads.

Thread creation and initialization is a time consuming operation. As such the Thread-Pool creates threads during initialization and then holds them in the READY state for subsequent use by the application. Threads in the READY state are continually running on the manycore CPU and polling the ThreadPool for work to be performed. This strategy minimizes the time required to dispatch work to threads by maintaining the threads in this *ready to run* state.

It is recommended that the number of requested threads, thread\_count, be no greater than the number of available processing cores. If more threads are requested then the threads will be required to block and unblock (*i.e.*, context switch) in order for all of the threads to execute. This blocking and unblocking introduces overhead which degrades thread-parallel performance.

#### 2.1.2 TPI\_Finalize()

While in the READY state an application calls TPI\_Finalize to destroy the created threads and transition the ThreadPool to the NULL state. A call to TPI\_Finalize can be followed by a call to TPI\_Init to reinitialize the ThreadPool with a different number of threads.

#### 2.1.3 TPI\_Block() and TPI\_Unblock()

While in the READY state the created threads are running and consuming CPU resources. If an application creates additional non-ThreadPool threads, either explicitly or through a different parallel threading library, the ThreadPool threads in the READY state will continually compete with those non-ThreadPool threads for CPU resources. An application may block the ThreadPool created threads to preempt this competition for CPU resources. The TPI\_Block() blocks the ThreadPool created threads and transitions the ThreadPool from the READY state to the BLOCKED state.

An application unblocks the ThreadPool created threads by calling TPI\_Unblock().

This function returns the ThreadPool to the READY state with the ThreadPool created threads running and polling the ThreadPool for work. Blocking and unblocking created threads is a time consuming operation; however, it is not as time consuming as destruction and creation of threads.

#### 2.1.4 Intended Use

An application code initializes the ThreadPool, calls a sequence of algorithms, and then finalizes the ThreadPool. An algorithm is assumed to run many thread-parallel computational kernels through a single threading mechanism; *e.g.*, ThreadPool, OpenMP, or TBB. An algorithm which runs computational kernels through the ThreadPool mechanism would unblock the worker threads, run its sequence of thread-parallel computational kernels, and then return the worker threads to the blocked state. This assumed application and algorithm flow is summarized in Figure 3.

```
#include<TPI.h>
int main(...)
{
   TPI_Init( thread_count );
   /*
    * Application's program control flow
    * calls application's algorithms.
    */
   TPI_Finalize();
}

void an_application_algorithm(...)
{
   const int was_blocked = TPI_Isblocked();
   if ( was_blocked ) TPI_Unblock();
   /*
    * Run many thread-parallel computational kernels...
    */
   if ( was_blocked ) TPI_Block();
   return;
}
```

**Figure 3.** Assumed work flow for an application and its algorithms

#### 2.2 Running Work Subprograms

While in the READY state an application calls one of the TPI\_Run functions to dispatch work subprograms to be called on all available threads, including the application's main thread. A TPI\_Run function can only be called when the ThreadPool is in the READY state. While an application's work subprogram is running the ThreadPool is in the ACTIVE state. When all invocations of the work subprogram return, the ThreadPool returns to the READY state.

#### 2.2.1 Work Subprogram

An application's work subprogram is called by the ThreadPool an application-specified number of times. Each call to the work subprogram is responsible for performing an application-specified portion of the computational work. Two pieces of information is required by a call to the work subprogram: (1) the computational work to be performed and (2) a means of partitioning this work.

An application's work subprogram is a function conforming to the C language interface defined in Figure 4. A work subprogram determines which portion of work that it should perform from members of the input TPI\_Work\_Struct argument.

```
struct TPI_Work_Struct {
 const void * info ;
                           /**< Shared info input to TPI_Run
                                                                      */
          * reduce ; /**< Data for reduce operation, if any
                                                                      */
 void
                           /**< Count of work requested via TPI_Run
             count ;
 int
                                                                     */
                           /**< Rank of work for the current call
              rank ;
                                                                      */
 int
 int
              lock_count ; /**< Count of locks requested via TPI_Run */</pre>
};
typedef const struct TPI_Work_Struct TPI_Work ;
typedef void (*TPI_work_subprogram)( TPI_Work * work );
```

**Figure 4.** TPI work subprogram C language interface defined in the TPI.h header file

- The work->info member provides a pointer to application-provided work information. This work information is shared by all calls to a work subprogram on all threads. It is declared constant to promote safe multi-threaded access.
- The work->count member identifies the total number times the work subprogram is being called during a single call to a TPI\_Run function.

• The work->rank member is given a unique value for each call of the work subprogram. These values are in the range [0..work->count-1]. Due to non-determinism of thread-execution there is no guaranteed correlation between the work->rank value and the calling order of the work subprogram. These work->rank and work->count members provide the minimal information required for a call to a work subprogram to determine its portion of the total work to be performed.

The remaining TPI\_Work\_Struct members are described with respect to the calling TPI\_Run functions.

#### 2.2.2 Calling Work Subprograms via TPI\_Run\_threads(...)

The TPI\_Run\_threads function is used to call an application's work subprogram once on each available thread, both main and created threads. A simple use of this function to perform a thread-parallel  $Y = \alpha * X + Y$  operation is illustrated in Figure 5.

```
typedef struct {
  int n;
  double a ;
  double * x ;
  double * y ;
} WorkInfo ;
void daxpy( int n , double a , double * x , double * y )
  WorkInfo work_info = { n , a , x , y };
  TPI_Run_threads( tpi_daxpy , & work_info , 0 );
void tpi_daxpy( TPI_Work * work )
  const WorkInfo * const info = (const WorkInfo *) work->info ;
  int begin , end , i ;
  compute_span_of_work( work->count , work->rank , info->n , & begin , & end );
  for ( i = begin ; i < end ; ++i ) {
    work->y[i] += work->a * work->x[i] ;
  }
```

**Figure 5.** Example implementation of a simple, thread parallel AXPY operation using TPI\_Run\_threads

When the application's work subprogram is called by each thread the TPI\_Work argument (see Figure 4) is populated with the following information.

- work->info = pointer to work\_info the application-supplied *shared* work data,
- work->count = the total number of threads calling the work subprogram, and
- work->rank = the rank of the calling thread.

#### 2.2.3 Calling Work Subprograms via TPI\_Run(...)

An application can specify that the work subprogram is called work\_count times, regardless of the number of available threads. The ThreadPool threads use an internally-shared work counter to guarantee the correct number of calls, and to provide a unique work->rank for each call. In this interface the TPI\_Work\_Struct is populated with the following information.

- work->info = pointer to work\_info the application's *shared* work data,
- work->count = work\_count the specified number of calls to the work subprogram, and
- work->rank = the rank of the call out of the specified number of calls.

This interface is intended for applications that (1) have a large amount of work to perform and (2) have units of work with an irregular computational load. In this situation the application can partition its irregular work into many more units of work that there are threads, and then dispatch the work subprogram to process these work\_count units of work. As each thread completes a call to the application's work subprogram it will claim the next unit of work from the shared work counter.

This interface provides an application with a means for automatically (but only approximately) balancing computational work among threads. The quality of this load balancing is dependent upon the the variability of the work load among the units of work.

## 2.3 Running Work Subprograms with Locks

When a work subprogram updates a shared variable or data structure that update must be thread safe. One strategy for thread safe updates is with *mutually exclusive locks* (referred to as *mutex* in the **pthreads** API). Locks provide mutually exclusive execution of those portions of a work subprogram that access a shared variable or data structure that is updated by the work subprogram. This usage is illustrated by the simple, thread-parallel implementation of a dot product given in Figure 6.

In the illustrative implementation (Figure 6), each thread-parallel call to tpi\_ddot has its own thread-local accumulation variable local\_result. Summation of the local accumulation into the global accumulation is thread safe by the calls to TPI\_Lock and TPI\_Unlock. The first thread to arrive at TPI\_Lock acquires the mutually exclusive lock and proceeds with the local-to-global accumulation. If a second thread arrives at this func-

```
typedef struct {
  int n;
  double * result_pointer ;
  const double * x ;
  const double * y ;
} WorkInfo ;
double ddot( int n , const double * x , const double * y )
  double result = 0.0 ;
  WorkInfo work_info = { n , & result , x , y };
  TPI_Run_threads( tpi_ddot , & work_info , 1 /* lock_count */ );
  return result ;
void tpi_ddot( TPI_Work * work )
  const WorkInfo * const info = (const WorkInfo *) work->info ;
  double local_result = 0.0 ;
  int begin , end , i ;
  compute_span_of_work( work->count , work->rank , info->n , & begin , & end );
  for ( i = begin ; i < end ; ++i ) {
    local_result += work->y[i] * work->x[i] ;
  }
  TPI_Lock(0);
                                            /* probable blocking */
  *(work->result_pointer) += local_result ; /* serialized */
  TPI_Unlock(0);
```

**Figure 6.** Example implementation for a simple, thread parallel DDOT operation using TPI\_Run\_threads, TPI\_Lock, and TPI\_Unlock

tion call it will block and wait for the first thread to release the lock via TPI\_Unlock. Once the first thread releases the lock the second thread unblocks, acquires the lock, and proceeds with its own contribution to the summation.

Using mutually exclusive locks has the performance liabilities of

- serializing thread execution between TPI\_Lock and TPI\_Unlock,
- introducing overhead for blocking and unblocking threads, and
- introducing a non-deterministic race condition for the local-to-global accumulation.

The serialization and overhead liabilities increase execution time. The non-deterministic liability can cause computions to be non-repeatable. All of these liabilities can be addressed for reduction operations through the following section.

#### 2.4 Running Work Subprograms with Reductions

Alternate versions of the TPI\_Run and TPI\_Run\_threads functions, TPI\_Run\_reduce and TPI\_Run\_threads\_reduce respectively, are defined to support efficient reduction operations. An example usage of this reduction-supporting interface is given in Figure 7.

```
typedef void (*TPI_reduce_init)( TPI_Work * work );
typedef void (*TPI_reduce_join)( TPI_Work * work , const void * reduce );
int TPI_Run_threads_reduce( TPI_work_subprogram work_subprogram
                             const void *
                                                  work_info ,
                             TPI_Reduce_join
TPI_Reduce_init
                                                  reduce_join ,
                                                  reduce_init ,
                             int
                                                  reduce_size ,
                             void *
                                                  reduce_data );
int TPI_Run_reduce( TPI_work_subprogram work_subprogram
                    const void *
                                         work_info ,
                    int
                                         work_count ,
                    TPI_Reduce_join
                                         reduce_join ,
                    TPI_Reduce_init
                                         reduce_init ,
                    int
                                         reduce_size ,
                    void *
                                         reduce_data );
```

work->reduce: Each call to the work\_subprogram accumulates its portion of the reduction operation into a reduction variable, pointed to by the work->reduce argument. Each call to the work\_subprogram has exclusive access to the reduction variable — no locking is required. Exclusive access is guaranteed by each thread having its own copy of the reduction variable. This copy is allocated to be reduce\_size bytes and is initialized by a call to the application-provided reduce\_init function.

reduce\_join: As threads complete their calls to the work\_subprogram the per-thread reduction variables are reduced (joined together) via the application's reduce\_join function. The final result is reduced into the application-provided reduction variable pointed to by the reduce\_data argument. These join operations occur without additional serialization, without extra runtime overhead, and are deterministic. Thus for algorithms with reduction operations, or with updates to shared variables which can be expressed as reduction operations, this interface resolves the performance liabilities of the locking / unlocking approach.

```
typedef struct {
  int n ;
  const double * x ;
  const double * y ;
} WorkInfo ;
double ddot( int n , const double * x , const double * y )
 double result = 0.0 ;
 WorkInfo work_info = { n , & result , x , y };
 TPI_Run_threads_reduce( tpi_ddot , & work_info ,
                          tpi_ddot_join , tpi_ddot_init ,
                          sizeof(result) , & result );
 return result;
void tpi_ddot( TPI_Work * work )
 const WorkInfo * const info = (const WorkInfo *) work->info ;
 double * const local_result = (double*) work->result ;
 int begin , end , i ;
 compute_span_of_work( work->count , work->rank , info->n , & begin , & end );
 for ( i = begin ; i < end ; ++i ) {
    *local_result += work->y[i] * work->x[i] ;
 }
void tpi_ddot_join( TPI_Work * work , const void * reduce )
{ *((double*) work->reduce) += *((const double*) reduce); }
void tpi_ddot_init( TPI_Work * work }
{ *((double*) work->reduce) = 0 ; }
```

**Figure 7.** Example implementation of a simple, thread parallel DDOT operation using TPI\_Run\_threads\_reduce

### 3 Performance Considerations

The ThreadPool manages a set of parallel *pthreads* [3] to run on a CPU-multicore node. The purpose of these threads is to support thread-parallel execution of *high performance computing* (HPC) work subprograms. As such the implementation of the ThreadPool addresses the following potential performance impediments.

- The time required to create and destroy threads.
- The time required to block and unblock threads.
- Sharing CPU resources with threads that exist outside of the ThreadPool.
- Serialization of code segments within the HPC kernel.

#### 3.1 Pool of Threads

The ThreadPool creates a pool of threads at initialization, holds them ready to execute HPC work subprograms, and terminates the threads only upon request (Figure 2). It is intended for the HPC application to initialized the ThreadPool when it begins execution and terminate the ThreadPool only after all of the application's work has been completed. This *thread pool* strategy pays the time-cost of creating and deleting threads only once.

## 3.2 Ready, Spinning Threads

A thread is either running or blocked on the compute node. When a thread is running (1) it is assigned to a CPU-core and (2) its instructions and data are present in the nodes' main memory and cache memory; within limitations of the node's capacity and operating system kernel. When a thread is blocked its instructions and data may be ejected from cache memory or even swapped out of main memory. Activating a blocked thread can include time-costs of (1) reassigning the thread to a CPU-core, (2) reloading its instructions and data into main memory and cache memory.

The time-cost of unblocking a blocked thread is minimized by keeping threads actively running on the CPU-cores, even when they are doing no work. *Spinning* is the term associated with threads which are actively running and waiting for work. When the ThreadPool is in the READY state (Figure 2) the created threads are spinning. When an application calls one of the TPI\_Run functions the ThreadPool attaches the application's work subprogram and work information to each thread, and these threads then call the work subprogram in thread-parallel.

#### 3.3 Blocking Threads

An application may utilize multiple thread-parallel capabilities such as this ThreadPool, OpenMP [10], Intel threading builing blocks (TBB) [4], or Boost's C++ thread pool [6]. If the ThreadPool created threads are spinning in the READY state then these threads will compete with other thread-parallel capabilities for CPU resources. As such the Thread-Pool provides an application with a means of blocking and unblocking ThreadPool created threads. As previously noted, a blocked thread is detached from a CPU core and may have its instruction and data ejected from cache or entirely swapped out of main memory.

#### 3.4 Work Completion and Reductions

Every call to a TPI\_Run function waits for all created threads to return to the READY state before returning to the application. This completion operation is a parallel collective barrier in which the application's main thread of execution cannot proceed until all created threads have completed. The barrier is a parallel reduction operation with the reduced data being the created threads' transition from the ACTIVE state to the READY state. This reduction is implemented as a fan-in operation with the application's main thread of execution being the root of the fan-in tree.

An application's parallel reduction operations (Section 2.4) are attached to the work-completion barrier. This implementation performs the given reduction operation without having to introduce locking or additional synchronizations. Furthermore, the reduction is deterministic due to the deterministic fan-in operation for the work-completion barrier.

## 4 Hybrid Parallel Performance

Runtime performance is investigated through the hybrid parallel implementation of a simple "mini-application." This mini-application generates a parallel distributed sparse matrix and then applies conjugate gradient solution algorithm iterations to that system of equations. The sparse matrix is generated from applying a 27-point stencil to a regular three dimensional grid, resulting in 27 non-zero coefficients per matrix row associated with locations in the interior of the grid. The distribution of the sparse matrix is obtained by applying a recursive coordinate bisection [1] partitioning to the grid.

Performance is studied by running this mini-application on a hybrid parallel machine. This mini-application is run in the following three modes.

- An all-MPI mode where one MPI process is run on each CPU core.
- A one-MPI-process-per-node mode where one worker thread is created for each additional CPU core on the node.
- A one-MPI-process-per-socket mode where one MPI process is run on each CPU socket and one worker thread is created for each additional CPU core on the socket.

#### 4.1 Parallel Conjugate Gradient Algorithm Iteration

A simple conjugate gradient solver algorithm for a sparse linear system of equations is implemented using two-level parallelism: MPI for inter-process parallelism and ThreadPool for intra-process parallelism. This parallel algorithm can be implemented with a small number of basic linear algebra subprogram (BLAS) kernels:  $\mathbf{y} = \mathbf{x}$ ,  $dot(\mathbf{x}, \mathbf{y})$ ,  $\mathbf{y} = \alpha * \mathbf{x} + \beta * \mathbf{y}$ , and  $\mathbf{y} = \mathbf{A} * \mathbf{x}$ . For intra-process thread-level parallelism each call to a kernel will have runtime overhead starting and waiting on the local threads. This overhead can be minimized by *fusing* parallel kernels, as presented in Algorithm 1.

```
begin parallel symmetric conjugate gradient algorithm
     Input: A \equiv sparse symmetric matrix
     Input: \mathbf{b} \equiv \text{right-hand-side vector}
     InOut: \mathbf{x} \equiv \text{initial guess, solution vector}
     Data: \mathbf{r} \equiv \text{residual vector}
     Data: \mathbf{p} \equiv \text{solution vector update, length} = \# \text{ columns of } \mathbf{A}
     Data: Ap \equiv residual vector update
     \mathbf{r} = \mathbf{b};
                                                                                                     /* parallel */
                                                                                                     /* parallel */
     \mathbf{p} = \mathbf{x}:
                                                                                                     /* parallel */
     Ap = A * p;
     \mathbf{r} = \mathbf{r} - \mathbf{A}\mathbf{p}; \delta = dot(\mathbf{r}, \mathbf{r});
                                                                                         /* fused parallel */
                                                                                                        /* serial */
     while tolerance <\delta and within iteration limit do
                                                                                                        /* serial */
           \mathbf{p} = \mathbf{r} + \boldsymbol{\beta} * \mathbf{p};
                                                                                                    /* parallel */
           \mathbf{A}\mathbf{p} = \mathbf{A} * \mathbf{p} ; \gamma = dot(\mathbf{A}\mathbf{p}, \mathbf{p}) ;
                                                                                       /* fused parallel */
           \alpha = \delta/\gamma; \beta = \delta;
                                                                                                        /* serial */
           \mathbf{x} = \mathbf{x} + \alpha * \mathbf{p}; \mathbf{r} = \mathbf{r} - \alpha * \mathbf{A}\mathbf{p}; \delta = dot(\mathbf{r}, \mathbf{r});
                                                                                   /* fused parallel */
           \beta = \delta/\beta;
                                                                                                        /* serial */
     end
end
```

**Algorithm 1**: Conjugate gradient algorithm with *fused* parallel kernels

In the conjugate gradient algorithm the matrix vector multiplication step is immediately followed by an inner product of the input and output vectors. Fusing these steps into a single parallel kernel eliminates the thread-wait and thread-start overhead associated with completing the first kernel and starting the second kernel. A thread-parallel work kernel for this operation could separate or fuse these steps.

### 4.2 Hybrid Fused Parallel Sparse Matrix Vector Multiplication

Algorithm 2 describes a hybrid parallel fused implementation of the matrix-vector multiply followed by a dot product of the input and output vectors. In this algorithm the thread work kernel performs both the matrix-vector multiply and the dot product. Internal to the thread work kernel, these two operations can be implemented separate serial linear algebra kernels.

```
begin Fused parallel function: \gamma = dot((\mathbf{y} = \mathbf{A} * \mathbf{x}), \mathbf{x})
     Input: A_P \equiv this process' rows of matrix A
     InOut: \mathbf{x}_P \equiv this process' portion of vector \mathbf{x} spans columns of \mathbf{A}_P
     Output: y_P \equiv this process' portion of vector y
     Output: \gamma \equiv result of dot product on all processes
     Gather off-process columns into \mathbf{x}_P via MPI communication
     Call TPI_Run_threads_reduce( work_kernel , reduction_kernel )
          Each thread calls work_kernel
                Input: A_{P,T} \equiv this thread's span of matrix A_{P}
                Input: \mathbf{x}_P \equiv \text{this process' complete input vector}
                Output: y_{P,T} \equiv this thread's span of vector y_P
                Output: \gamma_T \equiv this thread's contribution to \gamma
               \mathbf{y}_{\mathsf{P},\mathsf{T}} = \mathbf{A}_{\mathsf{P},\mathsf{T}} * \mathbf{x}_{\mathsf{P}}
               \gamma_{\rm T} = dot(\mathbf{y}_{\rm P,T}, \mathbf{x}_{\rm P,T})
          end
          Each thread calls reduction_kernel
                InOut: \gamma_T \equiv this thread's contribution to \gamma
               Input: \gamma_U \equiv another thread's contribution to \gamma
               \gamma_{\rm T} = \gamma_{\rm T} + \gamma_{\rm U}
          end
     end
     Reduce γ among all processes via MPI_Allreduce
```

**Algorithm 2**: Fused hybrid parallel kernel for  $\gamma = dot((\mathbf{y} = \mathbf{A} * \mathbf{x}), \mathbf{x})$ 

#### 4.3 Performance Study

This performance study was run on an HPC cluster at Sandia National Laboratories. This cluster (called *glory*) consists of 272 quad-socket compute nodes with 2.2 GHz AMD quad-core CPUs, and an Infiniband interconnect. The mini-application was compiled at optimization level 3, using the Intel-11 compiler, OpenMPI, and standard pthreads.

The mini-application is run on 4, 8, 16, and 32 compute nodes with

- one MPI process on each available core,
- one MPI process on each available socket and worker threads created on each remaining core, and
- one MPI process on each node and worker threads created on each remaining core.

The compute node architecture provides non-uniform memory access (NUMA) performance between the CPUs and main memory. As such the Linux non-uniform memory access control (numactl) capability is used to attach MPI processes to sockets or cores.

#### 4.3.1 Processes versus Threads

Results from the performance studies are summarized in Figures 8-11. Each of these graphs is for a fixed number of compute nodes and thread, where each line is for one of the three approaches to allocating MPI process and pthreads to cores (MPI-per-core, MPI-per-socket, and MPI-per-node). The objective of these studies is to compare the performance of the three MPI process versus pthread allocation approaches over a range of problem sizes. This comparison method is chosen to make apparent the impact of cache memory and non-uniform memory access on performance.

Each graph (Figures 8-11) plots the aggregate gigaflop performance attained from parallel CG iterations over a range of problem size, from less than 1e4 to more than 1e7 grid points (matrix rows). For small problem sizes of less than 1e4 grid points the message passing, thread startup, and thread completion overhead dominates performance — yielding poor gigaflop performance. From this small problem size, performance of the hybrid parallel approaches improves rapidly with problem size. However, once the matrix and vectors exceeds the CPUs' cache size performance drops significantly and becomes limited by main memory access performance. Furthermore, the performance drop of the MPI-pernode approach is worse due to threads running on four different sockets accessing shared memory allocated physically near its own socket. This is in contrast to the MPI-per-socket and MPI-per-core results where each thread only accesses NUMA memory associated with its own socket.

The approach of using one-MPI-process-per-socket, with one thread per core, consistently yielded the best performance. This result is especially pronounced for the strong scaling (*i.e.*, speed up) results presented in Figures 12 and 13. These results are for matrices with 1M and 1.7M rows respectively.

Strong scaling results presented in Figures 12 and 13 are problem dependent. This dependency is readily apparent in Figure 14 which plots performance versus problem size for each of the one-MPI-process-per-socket test cases.

The following three observations are apparent from these performance results.

- Strong scaling of the one-MPI-process-per-node and one-MPI-process per socket is dramatically better than the one-MPI-process-per-core for small matrices.
- Performance of the one-MPI-process-per-node mode is significantly worse for large matrices.
- Performance of the one-MPI-process-per-socket mode is better for (nearly) all sizes of matrices.

Thus for this mini-application running on Sandia's glory cluster, with its NUMA compute nodes, the best performance is achieved with a hybrid parallel strategy of allocating one MPI process to each CPU socket and then applying thread parallelism to utilize the three remaining cores within each socket. The degree to which performance is better depends upon the size and layout of the computational data relative to the CPU cache. If this data can be held in CPU cache for a relatively large number of computations then performance is show to be dramatically better.



**Figure 8.** Comparison of hybrid parallel conjugate gradient iteration performance for 4 compute nodes with 64 threads:  $p4 \times t16 = 0$  one MPI process per node,  $p16 \times t4 = 0$  one MPI process per socket, and  $p64 \times t1 = 0$  one MPI process per core.



**Figure 9.** Comparison of hybrid parallel conjugate gradient iteration performance for 8 compute nodes with 128 threads: p8 x t16 = one MPI process per node, p32 x t4 = one MPI process per socket, and p128 x t1 = one MPI process per core.



**Figure 10.** Comparison of hybrid parallel conjugate gradient iteration performance for 16 compute nodes with 256 threads: p16 x t16 = 0 one MPI process per node, p64 x t4 = 0 one MPI process per socket, and p256 x t1 = 0 one MPI process per core.



**Figure 11.** Comparison of hybrid parallel conjugate gradient iteration performance for 32 compute nodes with 512 threads: p32 x t16 = one MPI process per node, p128 x t4 = one MPI process per socket, and p512 x t1 = one MPI process per core.



**Figure 12.** Hybrid parallel conjugate gradient iteration strong scaling for 1M rows: one MPI process with 4 threads per CPU socket versus one MPI process per CPU core.



**Figure 13.** Hybrid parallel conjugate gradient iteration strong scaling for 1.7M rows: one MPI process with 4 threads per CPU socket versus one MPI process per CPU core.



**Figure 14.** Hybrid parallel conjugate gradient iteration strong scaling with one MPI process and 4 threads per CPU socket. Strong scaling over 64, 128, 256, and 512 threads is observed for a range of problem sizes by noting the associated problem-size point on each curve.

#### 4.3.2 Fused Parallel Kernels

Thread-parallel performance is most significantly improved by fused parallel kernels, as per Algorithms 1 and 2, when thread start/completion overhead is costly compare to kernel's computational costs. This result can be seen in Figures 15 and 16, where CG iteration performance improvements are greater for small matrices than for larger matrices. In these graphs the speed up is computed as the performance difference between the fused parallel kernel and conventional parallel kernel implementations, divided by the performance of the conventional parallel kernel implementation.



**Figure 15.** Hybrid parallel conjugate gradient iteration relative performance improvement for parallel fused kernels with 4 compute nodes and 64 threads:  $p4 \times t16 = one MPI process per node and <math>p16 \times t4 = one MPI process per socket.$ 



**Figure 16.** Hybrid parallel conjugate gradient iteration relative performance improvement for parallel fused kernels with 32 compute nodes and 512 threads:  $p32 \times t16 = one MPI process per node and p128 x t4 = one MPI process per socket.$ 

## 5 Conclusion

The ThreadPool library within Trilinos provides a simple, minimalistic API for HPC applications to effectively use hybrid parallelism on HPC systems with CPU-based manycore nodes. The ThreadPool library is currently implemented in the standard C language using the standard **pthread** library. The ThreadPool library creates a pool of *worker* threads which are held ready for use by the application. The ThreadPool API assumes an application programming model (Figure 1) which separates its software into lower-level stateless computational kernels and higher-level control flow and resource management components. ThreadPool functions are called by an application to run computational kernels thread-parallel. Inter-thread synchronization is supported through mutually exclusive execution locks, or through more efficient reduction operations.

A simple mini-application performing conjugate gradient solution algorithm iterations was run on Sandia National Laboratories' *glory* cluster with 272 quad-socket / quad-core compute nodes with non-uniform memory access (NUMA). This mini-application on this cluster demonstrated significantly improved performance, for CPU cache-resident problems, by nesting thread-parallelism within CPU-cores, while retaining MPI-parallelism between CPU-sockets. For large problems with performance limited by access to main memory the performance improvement is relatively small. These results show that hybrid thread-parallelism nested within MPI-parallelism can improve HPC application performance when run on clusters of multicore compute nodes.

## 5.1 To-be-done: Comparison other Threading Capabilities

Hybrid parallel performance results presented in this report use standard pthreads managed by the ThreadPool interface. Other thread parallel mechanisms such as OpenMP and TBB could yield different performance results. The hybrid parallel conjugate gradient performance test cases could be re-implemented using OpenMP and TBB to compare and evaluate the ThreadPool library's efficiency and API compared to these other threading capabilities.

### References

- [1] M. Berger and S. Bokhari. A partitioning strategy for nonuniform problems on multiprocessors. *IEEE Trans. Computers*, C-36:279301, 1989.
- [2] Michael A. Heroux, Roscoe A. Bartlett, Vicki E. Howle, Robert J. Hoekstra, Jonathan J. Hu, Tamara G. Kolda, Richard B. Lehoucq, Kevin R. Long, Roger P. Pawlowski, Eric T. Phipps, Andrew G. Salinger, Heidi K. Thornquist, Ray S. Tuminaro, James M. Willenbring, Alan Williams, and Kendall S. Stanley. An overview of the trilinos project. *ACM Trans. Math. Softw.*, 31(3):397–423, 2005.
- [3] IEEE Std 1003.1, 2004 Edition, <pthread.h>, 2004.
- [4] James Reinders. Intel Threading Building Blocks. O'Reilly, July 2007.
- [5] John Shalf, Jon Bashor, Dave Patterson, Krste Asanovic, Katherine Yelick, Kurt Keutzer, and Tim Mattson. The MANYCORE Revolution: Will HPC LEAD or FOLLOW? http://www.scidacreview.org/0904/html/multicore.html, October 2009.
- [6] Boost C++ Thread Pool Website. http://threadpool.sourceforge.net/, October 2009.
- [7] Message passing interface (MPI) standard documents http://www.mpi-forum.org/docs/docs.html, October 2009.
- [8] NVIDIA Website. http://www.nvidia.com, October 2009.
- [9] NVIDIA CUDA Website. http://www.nvidia.com/object/cuda\_home.html, October 2009.
- [10] OpenMP Website. http://openmp.org/, October 2009.
- [11] Trilinos Website. http://trilinos.sandia.gov/, October 2009.

## DISTRIBUTION:

| 1 | MS 0380 | David E. Womble, 01540   |
|---|---------|--------------------------|
| 1 | MS 0832 | Ted D. Blacker, 01543    |
| 1 | MS 0382 | H. Carter Edwards, 01543 |
| 1 | MS 0382 | Michael W. Glass, 01543  |
| 1 | MS 0382 | Alan B. Williams, 01543  |
| 1 | MS 1320 | S. Scott Collis, 01416   |
| 1 | MS 1320 | Michael Heroux, 01416    |
| 1 | MS 0899 | Technical Library, 9536  |

