

## **PES University, Bengaluru**

(Established under Karnataka Act 16 of 2013)

## END SEMESTER ASSESSMENT (ESA) - JULY - 2023

| UE19EC302 - Digital VLSI Design                                                                                                                                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Total Marks : 100.0                                                                                                                                                                        |
| 1.a. Draw the CMOS inverter circuit diagram with voltage transfer characteristics curve and mention the operating conditions for the load and the driver in all five regions  (10.0 Marks) |
|                                                                                                                                                                                            |
| 1.b. Draw the circuit diagram of the BiCMOS NOR2 gate and BiCMOS NAND2 gate.<br>(10.0 Marks)                                                                                               |
|                                                                                                                                                                                            |
|                                                                                                                                                                                            |
|                                                                                                                                                                                            |
| 2.a. Briefly explain the various steps involved in n-well CMOS fabrication process with the help of cross- sectional schematic. (10.0 Marks)                                               |
|                                                                                                                                                                                            |
|                                                                                                                                                                                            |
|                                                                                                                                                                                            |

| 2.b. Draw the circuit diagram, monochrome stick diagram and mask layout for the two input CMOS NAND gate. (10.0 Marks)                                                                                                                                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                |
| 3.a. An interconnect line runs over an insulating oxide layer that is 1000Å thick. The line has a width of 0.5 $\mu$ m and is 40 $\mu$ m long. The sheet resistance is known to be 25 $\Omega$ i) Find the line resistance R <sub>line</sub>                   |
| ii) Find the line capacitance C <sub>line</sub> . Use $\varepsilon$ ox = 3.453 x $10^{-13}$ F/cm and express the answer in femtofarads (fF) where 1 fF = $10^{-15}$ F.  iii) Find the time constant t for the line in units of picoseconds (ps) where 1 ps= 10 |
| <sup>-12</sup> sec. (10.0 Marks)                                                                                                                                                                                                                               |
| 3.b. Calculate the inverter pair delay for the following with a relevant circuit diagram.                                                                                                                                                                      |
| i) NMOS<br>ii) CMOS (10.0 Marks)                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                |
| 4.a. Implement the following function using CMOS Transmission gate?  i) XOR gate                                                                                                                                                                               |
| ii) 4:1 MUX (10.0 Marks)                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                |

| 4.b. Dynamic CMOS logic circuits cannot be cascaded . Justify the | statement<br>(10.0 Marks) |
|-------------------------------------------------------------------|---------------------------|
| 5.a. With a neat diagram, explain Resistive load SRAM Cell.       | (10.0 Marks)              |
| 5.b. With a neat diagram, explain 1T DRAM Cell.                   | (10.0 Marks)              |