

## PES University, Bengaluru

(Established under Karnataka Act 16 of 2013)

## **END SEMESTER ASSESSMENT (ESA) - May 2023**

**UE19EC302 - Digital VLSI Design** 

**Total Marks: 100.0** 

| 1.a. Draw the following                                                               |
|---------------------------------------------------------------------------------------|
| i) VLSI design flow in three domains (Y-chart representation) and also the simplified |
| VLSI Design Flow.                                                                     |
| ii) Circuit diagram of the BiCMOS NOR2 gate and BiCMOS NAND2 gate. (10.0 Marks        |
|                                                                                       |

1.b. Draw the CMOS inverter circuit diagram with voltage transfer characteristics curve and mention the operating conditions for the load and the driver in all five regions. (10.0 Marks)

2.a. Briefly explain the various steps involved in n-well CMOS fabrication process with the help of cross- sectional schematic. (10.0 Marks)

about:blank 1/3

| .5, 4.00 1 101             | LOA - WAT 2020 - OL 19L0302 (361- 1) |                     |
|----------------------------|--------------------------------------|---------------------|
| 2.b. i)Distinguish Buried  | and Butting contact cuts in nMOS cir | cuits with suitable |
| diagrams.                  |                                      |                     |
| ii)Draw the circuit diagra | am, monochrome stick diagram and r   | nask layout for the |
| two input CMOS NAND        | gate.                                | (10.0 Marks)        |

- 3.a. i)Define Scaling of MOS Circuits and mention the different scaling models.
- ii)An interconnect line runs over an insulating oxide layer that is 1000 Å thick. The line has a width of 0.5 $\mu$ m and is 40 $\mu$ m long. The sheet resistance is known to be 25 $\Omega$
- a) Find the line resistance R<sub>line</sub>
- b) Find the line capacitance  $C_{line}$ . Use  $E_{line}$  Use  $E_{line}$  = 3.453 x  $E_{line}$  = 10  $E_{line}$  =
- c) Find the time constant t for the line in units of picoseconds (ps) where 1 ps= 10 (10.0 Marks)
- 3.b. Calculate the inverter pair delay for the following with a relevant circuit diagram.

i) NMOS

ii) CMOS (10.0 Marks)

4.a. Implement the following function using CMOS Transmission gate?

i) XOR gate

ii) 4:1 MUX (10.0 Marks)

about:blank 2/3

| 1/9/23, 4:06 PM                                 | ESA - MAY 2023 -                                                                 | UE19EC302 (set- 1)                     |
|-------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------|
|                                                 | nic CMOS logic circuits cannot be caso<br>elp of a neat diagram, explain in brie |                                        |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |
| 5.a. Explain                                    | in detail time borrowing in latch base                                           | ed sequencing systems.<br>(10.0 Marks) |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |
| 5.b. With a r<br>i) Resistive lo<br>ii) 1T DRAM |                                                                                  | (10.0 Marks)                           |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |
|                                                 |                                                                                  |                                        |

about:blank 3/3