## 模拟与数字电路

## **Analog and Digital Circuits**



课程主页 扫一扫

第 十 讲: **D型触发器的应用** 

Lecture 10: Applications of DFFs

主 讲: 陈迟晓

Instructor: Chixiao Chen

# 提纲

- 复习
  - 请描述下页列电路的功能,并用verilog藐视

- 分频器
- 移位寄存器
- 同步时序电路
- 流水线电路

## 任意整数倍分频电路

```
// Verilog project: Verilog code for clock divider on FPGA
// Top level Verilog code for clock divider on FPGA
module Clock divider(clock in, clock out
input clock in; // input clock on FPGA
output reg clock out; // output clock after dividing the input clock by div
reg[27:0] counter=28'd0;
parameter DIVISOR = 28'd2;
// The frequency of the output clk out
// = The frequency of the input clk in divided by DIVISOR
// For example: Fclk in = 50Mhz, if you want to get 1Hz signal to blink LED
// You will modify the DIVISOR parameter value to 28'd50.000.000
// Then the frequency of the output clk out = 50Mhz/50.000.000 = 1Hz
always @(posedge clock in)
begin
 counter <= counter + 28'd1;
 if(counter>=(DIVISOR-1))
  counter <= 28'd0;
 clock out <= (counter<DIVISOR/2)?1'b1:1'b0;</pre>
end
endmodule
```

#### DFF应用(一) 寄存器 – Register

- Register 寄存器:用于实现数据存储与数据移动的操作
  - N-bit register store n-bit binary information
  - 带有载入使能(load enable) 的门控寄存器





#### Register Transfer

• 大型数字系统中,我们常用计算器转移级(RTL)来描述各个电路某块,因此我们把这样的Verilog代码简称为RTL代码

- Data transfer from a register to another one
  - R2 ←R1
- Data transfer with conditions
  - If (K1=1) then (R2 ←R1)
  - K1: R2 ←R1
- Hardware implementation



#### 移位寄存器与串并转换

• 移位寄存器是在 干相同时间脉 下工作的以触 发器为基础的器 数据以并行 或串行的方式输入到该器件中, 然后每个时间脉 冲依次向左或右 移动一个比特, 在输出端进行输







Parallel-in serial-out left-shift register



Parallel-in parallel-out shift register

Figure 2 Various kinds of shift registers

#### 移位寄存器

- 具有同步预置功能的8位寄存器
  - □ clk是移位时钟信号, load是并行数据预置使能信号, din是 8位并行预置数据端口, qb是串行输出端口。

#### 工作原理:

- 当clk的上升沿到来时,过程被启动,如果此时预置使能端口load为高电平,则输入端口din的8位二进制数被同步并行移入移位寄存器,用作串行右移的初始值;
- 如果此时预置使能端口load为低电平,则执行赋值语句: reg8[6:0] <= reg8[7:1];

这样完成一个时钟周期后,把上一时钟周期的高7位值 reg8[7:1]更新至此寄存器的低7位reg8[6:0],实现右移一位的操作。连续赋值语句把移位寄存器最低位通过qb端口输出。

```
timescale 1ns / 1ps
module shift reg8
    input clk.
    input rst,
    input en,
    input [7:0] din,
    output qb
    reg [7:0] reg8;
    always @(posedge clk or negedge rst or negedge en) begin
        if (!rst)
            reg8 <= 0;
        else if (!en)
            reg8 <= din;
            reg8[6:0] <= reg8[7:1];
    end
    assign qb = reg8[0];
endmodule
```

#### Serial-to-Parallel Interface (SPI)

• 常用串行总线协议(I2C)







#### DFF应用(二)同步时序电路



- 数字电路一般分为组合逻辑电路与时序逻辑电路
- 时序逻辑又被分为同步时序 电路与异步时序电路,其区 别在于前者有统一的时钟源 而后者没有
- 同步时序电路相对简单、稳定,大部分设计均采用同步时序电路。

## D触发器的时序要求



## 同步时序电路的建立与保持时间



## 同步时序电路的最小周期

•原则:下一个上升沿到来前,下一个触发器的D端数据ready



- The minimum clock period is the smallest feasible clock period  $t_{min} = t_{pd} + t_{comb} + t_{s}$ 
  - Need time for a change to get out of a flip-flop, through the circuit, and be present at another flip-flop input before the start of the set-up time



#### DFF应用(一)同步时序电路



- 所有触发器共享同一时钟
- 只关心时钟上升沿之前寄存器输入值
- 时钟周期大于每个组合逻辑延迟加建立时间(大于关键路径)
- 若时钟周期小于关键路径时间, 将导致寄存器锁存不稳定错误数据
- 可通过引入流水线寄存器缩短关键路径

#### DFF应用(二)流水线设计



- 将某一工作分成多个步骤, 由多个不同单元分步完成
- 面积换速度



## 基于寄存器(DFF)的流水线设计

Total delay = Delay<sub>1</sub> + Delay<sub>2</sub> + Delay<sub>3</sub> Interval between outputs > Total delay



Clock period =  $max(Delay_1, Delay_2, Delay_3)$ Total delay =  $3 \times clock period$ Interval between outputs = 1 clock period

# 流水线Verilog实例



```
module average_pipeline ( output reg signed [0:13] avg,
                                     signed [0:13] a, b, c,
                          input
wire signed [0:14] a_plus_b;
Wire signed [0:15] sum;
 wire signed [0:22] sum_div_3;
  reg signed [0:14] saved_a_plus_b
Reg signed [0:13] saved_c
Reg [0:15] saved_sum;
  . . .
                         clk );
input
 assign a_plus_b = a + b;
 always @(posedge clk) begin // Pipeline register 1
   saved_a_plus_b <= a_plus_b;</pre>
   saved_c
                   <= C:
 end
 assign sum = saved_a_plus_b + saved_c;
 always @(posedge clk) // Pipeline register 2
   saved_sum <= sum;
 assign sum_div_3 = saved_sum * 7'b0101010;
 always @(posedge clk) // Pipeline register 3
   avg <= sum_div_3;
endmodule
```

## 流水线型乘法加法器

• 加法器的级联与进位

```
module power3 (
  output reg [7:0] XPower,
  input
                   clk,
  input
         [7:0] X
  );
            [7:0] XPower1, XPower2;
 reg
 req
            [7:0] X1, X2;
  always @(posedge clk) begin
   // Pipeline stage 1
    X1
            <= X:
    XPower1 <= X;
    // Pipeline stage 2
           <= X1;
    XPower2 <= XPower1 * X1;
    // Pipeline stage 3
    XPower <= XPower2 * X2;
  end
endmodule
```

