# **M74ALS138P**

6249827 MITSUBISHI (DGTL LOGIC)

91D 12395

3-LINE TO 8-LINE DECODER/DEMULTIPLEXER

T-66-21-55

#### **DESCRIPTION**

The M74ALS138P is a semiconductor integrated circuit of a 3-line-to-8-line decoder/demultiplexer with enable inputs.

### **FEATURES**

- Three types of enable inputs
- 4 to 16 decoder/demultiplexer capability without adding external components
- Wide operating temperature range (T<sub>a</sub> = −20 ~ +75°C)

#### **APPLICATION**

General purpose, for use in industrial and consumer digital equipment.

#### **FUNCTIONAL DESCRIPTION**

Using as a decoder, give the address in 3-bit binary code on inputs  $D_A \sim D_C$ , and one output among outputs  $\overline{Y_0} \sim \overline{Y_7}$  corresponding to the address is low and the other seven outputs are all high. In this case, enable input  $E_1$  is set high and enable inputs  $\overline{E_2}$  and  $\overline{E_3}$  are set low. When  $E_1$ ,  $\overline{E_2}$  and  $\overline{E_3}$  are in any other condition, the outputs are high irrespective of the status of  $D_A \sim D_C$ .

When the device is used as a demultiplexer, it functions as a 1-line-to-8-line demultiplexer by making  $E_1$ ,  $E_2$  and  $E_3$  the data inputs and  $D_0 \sim D_0$  the selection inputs.

In addition to the features of this device the M74ALS137P and M74ALS131P offer an address latch function and an address register function respectively.





6249827 MITSUBISHI (DGTL LOGIC)

91D 12396

D T-66-21-55

## 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER

### FUNCTION TABLE (Note 1)

|                |    | Inputs         |                |    | Outputs .  |            |                |                |            |                |                |                  |
|----------------|----|----------------|----------------|----|------------|------------|----------------|----------------|------------|----------------|----------------|------------------|
| E <sub>1</sub> | Ēx | D <sub>C</sub> | D <sub>B</sub> | DA | <u>Y</u> 0 | <u>Y</u> 1 | Y <sub>2</sub> | Y <sub>3</sub> | <u>Y</u> 4 | Y <sub>5</sub> | Y <sub>6</sub> | $\overline{Y_7}$ |
| X              | Н  | X              | х              | х  | Н          | Н          | Н              | Н              | н          | Н              | Н              | Н                |
| L              | x  | х              | х              | ×  | н          | Н          | Н              | Н              | н          | н              | Н              | Н                |
| Н              | L  | L              | L              | L  | L          | Н          | H              | Н              | н          | Н              | Н              | Н                |
| н              |    | L              | L              | Н  | н          | L          | Н              | н              | н          | Н              | н              | н                |
| н              | L  | L              | Н              | L  | н          | н          | L              | н              | Н          | н              | Н              | Н                |
| Н              | L  |                | н              | н  | Н          | н          | Н              | L              | Н          | н              | н              | н                |
| н              | L  | н              | L              | L  | н          | Н          | н              | н              | L          | Н              | Н              | н                |
| н              |    | н              | L              | Н  | н          | Н          | Н              | Н              | Н          | L              | н              | Н                |
| н              | L  | Н              | Н              | L  | Н          | н          | Н              | н              | н          | н              | L              | н                |
| н              | L  | Н              | Н              | Н  | Н          | Н          | Н              | Н              | Н          | Н              | н              | L                |

Note 1:  $\overline{E_x} = \overline{E_2} + \overline{E_3}$ X: irrelevant

### ABSOLUTE MAXIMUM RATINGS (Ta = -20 - +75°C, unless otherwise noted)

| Symbol | Parameter                                    | Conditions       | Ratings              | Unit |
|--------|----------------------------------------------|------------------|----------------------|------|
| Vcc    | Supply voltage                               |                  | -0.5~+7              | ٧    |
| Vı     | Input voltage                                |                  | -0.5~+7              | V    |
| Vo     | Output voltage                               | High-level state | -0.5~V <sub>cc</sub> | ٧    |
| Topr   | Operating free-air ambient temperature range |                  | <b>−20~+75</b>       | င    |
| Tstg   | Storage temperature range                    |                  | <del>-65~+</del> 150 | င    |

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          |                                              |     | 11-14 |      |      |  |
|-----------------|----------------------------------------------|-----|-------|------|------|--|
|                 | Parameter                                    | Min | Тур   | Max  | Unit |  |
| Vcc             | Supply voltage                               | 4.5 | 5     | 5. 5 | V    |  |
| V <sub>IH</sub> | High-level input voltage                     | 2   |       |      | V    |  |
| VIL             | Low-level input voltage                      |     |       | 0.8  | V    |  |
| I <sub>OH</sub> | High-level output current                    | 0   |       | -0.4 | mA   |  |
| IOL             | Low-level output current                     | 0   |       | 8    | mA   |  |
| Topr            | Operating free-air ambient temperature range | -20 |       | +75  | ᢗ    |  |

### ELECTRICAL CHARACTERISTICS (Ta = -20 ~ +75°C, unless otherwise noted)

| Symbol          |                                  |                                                     | Limits               |                    |       | Unit |    |
|-----------------|----------------------------------|-----------------------------------------------------|----------------------|--------------------|-------|------|----|
|                 | Parameter                        | Test                                                | Min                  | Typ*               | Max   | Oill |    |
| V <sub>IC</sub> | Input clamp voltage              | V <sub>CC</sub> =4.5V, I <sub>IC</sub> =−18mA       |                      |                    |       | -1.2 | ٧  |
| VoH             | High-level output voltage        | V <sub>CC</sub> =4.5~5.5V, I <sub>OH</sub> ==-0.4mA |                      | V <sub>cc</sub> -2 |       |      | ٧  |
| VoL             | Low-level output voltage         | V <sub>cc</sub> =4.5V                               | l <sub>OL</sub> ≔4mA |                    | 0. 25 | 0.4  | v  |
|                 |                                  |                                                     | I <sub>OL</sub> =8mA |                    | 0.35  | 0.5  |    |
| 1,              | Input current at maximum voltage | V <sub>CC</sub> =5.5V, V <sub>I</sub> =7V           |                      |                    |       | 0.1  | mΑ |
| l <sub>iB</sub> | High-level input current         | V <sub>CC</sub> =5.5V, V <sub>I</sub> =2.7V         |                      |                    |       | 20   | μΑ |
| I <sub>IL</sub> | Low-level input current          | V <sub>CC</sub> =5.5V, V <sub>I</sub> =0.4V         |                      |                    |       | 0.1  | mA |
| lo              | Output current .                 | V <sub>CC</sub> =5.5V, V                            | -30                  |                    | -112  | mA   |    |
| Icc             | Supply current                   | V <sub>CC</sub> ==5.5V                              |                      | 5                  | 10    | mA   |    |

\* : All typical values are at V<sub>CC</sub> = 5V, T<sub>a</sub> = 25°C.

6249827 MITSUBISHI (DGTL LOGIC)

DΕ

91D 12397

T-66-21-55

## 3-LINE TO 8-LINE DECODER/DEMULTIPLEXER

### **SWITCHING CHARACTERISTICS**

|                  |                  |                                 |                           | Test conditions/Limits (Note 2) |                       |       |     |             |       |     |      |
|------------------|------------------|---------------------------------|---------------------------|---------------------------------|-----------------------|-------|-----|-------------|-------|-----|------|
|                  |                  | V <sub>cc</sub> =5V             | V <sub>cc</sub> =4.5~5.5V |                                 |                       |       |     |             |       |     |      |
|                  | Parameter        |                                 |                           | C <sub>L</sub> =15pF            |                       | C_=5  | 0pF |             |       |     | Unit |
| Symbol           |                  |                                 |                           | R∟≕500Ω                         | R <sub>L</sub> =500Ω  |       |     |             |       |     |      |
|                  |                  |                                 |                           | Ta=25℃                          | T <sub>a</sub> =0~70℃ |       |     | Ta=-20~+75℃ |       |     |      |
|                  |                  | Inputs                          | Output                    | Тур                             | Min                   | Typ * | Max | Min         | Тур * | Max |      |
| t <sub>PLH</sub> | Propagation time | D <sub>A</sub> , D <sub>B</sub> | <b>⊽</b>                  | 12                              | 6                     | 13    | 22  | 6           | 13    | 23  | ns   |
| tpHL             |                  | Dc                              | Y                         | 9.                              | 6                     | 11    | 18  | 6           | 11    | 19  |      |
| telh             |                  |                                 | _                         | 10                              | 4                     | 11    | 17  | 4           | 11    | 18  | ns   |
| tent             |                  | E <sub>3</sub>                  | Ÿ                         | 10 -                            | 5                     | 12    | 17  | 5           | 12    | 18  |      |

<sup>\*:</sup> All typical values are at V<sub>CC</sub> = 5V, T<sub>a</sub> = 25°C.

### Note 2: Measurement circuit



(1) The pulse generator (PG) has the following characteristics:

PRR≦1MHz

 $t_f=2ns$ ,  $t_f=2ns$ 

VIH=3.5V, VIL=0.3V

duty cycle=50%

 $z_o = 50 \Omega$ 

(2) C<sub>L</sub> includes probe and jig capacitance.

### TIMING DIAGRAM (Reference level = 1.3V)



#### APPLICATION EXAMPLES

4-line to 16-line decoder/demultiplexer



PACKAGE OUTLINES

MITSUBISHI {DGTL LOGIC}

91D 12323

D T-90-20





1895

B-14

1-36



## **PACKAGE OUTLINES**

91D 12324 D T-90-20

## 6249827 MITSUBISHI (DGTL LOGIC)







# **TYPE DESIGNATION TABLE**

MITSUBISHI (DGTL LOGIC)

91D D

6249827 0012784 7 MIT3

T-90-20

### ALSTTL SERIES SOP TYPE DESIGNATION TABLE

| Туре                         |               | Circuit function                                                                                                                  | Package<br>Outlines |
|------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|
| M74ALS00ADP                  | *             | Quadruple 2-Input Positive NAND Gate                                                                                              | 14P2P               |
| M74ALS02DP                   | *             | Quadruple 2-Input Positive NOR Gate                                                                                               | 14P2P               |
| M74ALS04ADP                  | *             | Hex Inverter                                                                                                                      | 14P2P               |
| M74ALS05ADP                  | **            | Hex Inverter with Open Colletor Output                                                                                            | 14P2P               |
| M74ALS08DP                   | *             | Quadruple 2-Input Positive AND Gate                                                                                               | 14P2P               |
| M74ALS09DP                   | **            | Quadruple 2-Input Positive AND Gate with Open Collector Output                                                                    | 14P2P               |
| M74ALS10ADP                  | *             | Triple 3-Input Positive NAND Gate                                                                                                 | 14P2P               |
| M74ALS11ADP                  | *             | Triple 3-Input Positive AND Gate                                                                                                  | 14P2P               |
| M74ALS20ADP                  | **            | Dual 4-Input Positive NAND Gate                                                                                                   | 14P2P               |
| M74ALS27DP                   | **            | Triple 3-Input Positive NOR Gate                                                                                                  | 14P2P               |
| M74ALS30ADP                  | **            | Single 8-Input Positive NAND Gate                                                                                                 | 14P2P               |
| M74ALS32DP                   | *             | Quadruple 2-Input Positive OR Gate                                                                                                | 14P2P               |
| M74ALS37ADP                  | **            | Quadruple 2-Input Positive NAND Buffer                                                                                            | 14P2P               |
| M74ALS38ADP                  | **            | Quadruple 2-Input Positive NAND Buffer with Open Collector Output                                                                 | 14P2P               |
| M74ALS74ADP                  | *             | Dual D-Type Positive Edge-Triggered Flip-Flop with Set and Reset                                                                  | 14P2P               |
| M74ALS109ADP                 | **            | Dual J-K Positive Edge-Triggered Flip-Flop with Set and Reset                                                                     | 16P2P               |
| M74ALS112ADP                 | *             | Dual J-K Negative Edge-Triggered Flip-Flop with Set and Reset                                                                     | 16P2P               |
| M74ALS131DP                  | **            | 3-Line to 8-Line Decoder/Demultiplexer with Address Register                                                                      | 16P2P               |
| M74ALS138DP                  | *             | 3-Line to 8-Line Decoder/Demultiplexer                                                                                            | 16P2P               |
| M74ALS153DP                  | **            | Dual 4-Line to 1-Line Data Selector/Multiplexer with Strobe                                                                       | 16P2P               |
| M74ALS157DP                  | *             | Quadruple 2-Line to 1-Line Data Selector/Multiplexer                                                                              | 16P2P               |
| M74ALS161BDP                 | **            | Synchronous Presettable 4-Bit Binary Counter with Direct Reset                                                                    | 16P2P               |
| M74ALS163BDP                 | **            | Fully Synchronous Presettable 4-Bit Binary Counter                                                                                | 16P2P               |
| M74ALS169BDP                 | **            | Synchronous 4-Bit Binary Counter                                                                                                  | 16P2P               |
| M74ALS174DP                  | *             | Hex D-Type Positive Edge-Triggered Flip-Flop with Reset                                                                           | 16P2P               |
| M74ALS175DP                  | **            | Quadruple D-Type Positive Edge-Triggered Flip-Flop with Reset                                                                     | 16P2P               |
| M74ALS193DP                  | **            | Synchronous Presettable Up/Down 4-Bit Binary Counter                                                                              | 16P2P               |
| M74ALS1930F                  | *             | Octal Buffer/Line Driver with 3-State Output (Inverted)                                                                           | 20P2V               |
| M74ALS244ADWP                | <del>^</del>  | Octal Buffer/Line Driver with 3-State Output (Noninverted)                                                                        | 20P2V               |
| M74ALS244ADWP                | **            | Octal Bus Transceiver with 3-State Output (Noninverted)                                                                           | 20P2V               |
| M74ALS245ADWP                | **            | Octal Bus Transceiver with 3-State Output (Noninverted)                                                                           | 20P2V               |
| M74ALS257DP                  | <del>^^</del> | Quadruple 2-Line to 1-Line Data Selector/Multiplexer with 3-State Output                                                          | 16P2P               |
|                              | **            | Octal D-Type Positive Edge-Triggered Flip-Flop with Reset                                                                         | 20P2V               |
| M74ALS273DWP                 |               | 8-Bit Universal Shift/Storage Register with 3-State Output                                                                        | 20P2V               |
| M74ALS299DWP<br>M74ALS373DWP | **            | Octal D-Type Transparent Latch with 3-State Output                                                                                | 20P2V               |
|                              | **            | Octal D-Type Positive Edge-Triggered Flip-Flop with 3-State Output                                                                | 20P2V               |
| M74ALS374DWP                 | **            | Octal D-Type Positive Edge Higgered Pilp Pilop Will 3 State Output  Octal D-Type Transparent Latch with 3-State Output (Inverted) | 20P2V               |
| M74ALS533DWP                 | **            | Octal D-Type Positive Edge-Triggered Flip-Flop with 3-State Output (Inverted)                                                     | 20P2V               |
| M74ALS534DWP                 | <u>**</u>     | Synchronous Presettable 4-Bit Binary Counter with 3-State Output                                                                  | 20P2V               |
| M74ALS561ADWP                | **            | Synchronous Presettable 4-bit Binary Counter with 3-State Output  Synchronous Up/Down 4-Bit Binary Counter with 3-State Output    | 20P2V               |
| M74ALS569ADWP                | **            | Octal D-Type Transparent Latch with 3-State Output (Noninverted)                                                                  | 20P2V               |
| M74ALS573ADWP                | **            | Octal D-Type Positive Edge-Triggered Flip-Flop with 3-State Output (Noninverted)                                                  | 20P2V               |
| M74ALS574ADWP                |               | Octal Bus Transceiver with 3-State Output (Inverted)                                                                              | 20P2V               |
| M74ALS640ADWP                | **            |                                                                                                                                   | 20P2V               |
| M74ALS642ADWP                | **            | Octal Bus Transceiver with Open Collector Output (Inverted)  Octal Bus Transceiver with 3-State Output (Noninverted)              | 20P2V               |
| M74ALS645ADWP                | **            |                                                                                                                                   | 14P2P               |
| M74ALS1034DP                 |               | Hex Noninverting Buffer  Index development                                                                                        |                     |
| ★: New product               | 88 : U//      | mer development                                                                                                                   |                     |

\*: New product \*\*: Under development



6249827 MITSUBISHI (DGTL LOGIC) 91D 12785 D

DESCRIPTION

MITZUBIŠHI (DGTL LOGIC)

91D D

6249827 0012785 9 MIT3

T-90-20

### **DESCRIPTION**

The ALSTTL SOP (Small Outline Package) devices are identical in all respects except for their package outlines to DIP (Dual Inline Package).

MITSUBISHI (DGTL LOGIC) 910 D 6249827 0012786 0 MITS

T-90-20





## **PACKAGE OUTLINES**

MITSUBISHI (DGTL LOGIC)

ard D

6249827 0012787 2 MMIT3

T-90-20

