# **Table of Contents**

| Preface      | 1.1   |
|--------------|-------|
| Introduction | 1.2   |
| Quickstart   | 1.2.1 |
| Overview     | 1.2.2 |
| Features     | 1.3   |
| Routability  | 1.3.1 |
| Ir drop      | 1.3.2 |

### **CircuitNet**

An Open-Source Dataset for Benchmarking Machine Learning in VLSI CAD Applications

CircuitNet is an open-source dataset dedicated to machine learning application in VLSI CAD back-end design. We collect more than 10K samples from versatile runs of commercial design tools based on 6 open-source RISC-V designs, and types of features are extracted for release.

This documentation is organized as followed:

- Introduction: introduction and quick start.
- Feature Description: name conventions, calculation method, characteristics and visualization.

### Intro

### **CircuitNet**

CircuitNet is an open-source dataset dedicated to machine learning application in VLSI CAD back-end design. We collect more than 10K samples from versatile runs of commercial design tools based on 6 open-source RISC-V designs, and types of features are extracted for release. The features are saved seperately as below:



L—generate\_training\_set.py

The features are saved separately in CircuitNet to enable customized application, and they need to be preprocessed and combined in certain arrangement for training. We provide our implementation of script for preprocessing as reference. But we also encourage to implement different preprocessing methods and use different combinations of features as feature engineering can effect the results a lot.

### **Quick Start**

(1)Based on your target tasks, download Routability Features(for congestion and DRC) or IR Drop Features(for IR drop).

#### Google Drive

#### Baidu Netdisk

#### Decompress with

```
cat Routability_features.tar.gz > Routability_features.tar.gz
tar -xzvf Routability_features.tar.gz

Of cat Routability_features.tar.gz > Ir_drop_features.tar.gz
tar -xzvf Ir_drop_features.tar.gz
```

(2)Run preprocessing script to generate training set for coressponding tasks. Specify your task with option: congestion/drc/irdrop.

```
python generate_training_set.py $task --data_path [path_to_decompressed_dataset] --
save_path [path_to_save_output]
```

### **Dataset Overview**

The dataset now mainly provide support for three cross-stage prediction tasks in back-end design: congestion prediction, DRC violations prediction and IR drop prediction. The common practice in these tasks is to leverage computer vision methods(e.g. CNN or FCN), thus the main part of CircuitNet is 2D image-like data.

## **Image-like Feature Maps**

The information on layout is converted into image-like feature maps based on tiles of size

 $1.5\mu\text{m}\times1.5\mu\text{m}$ , and they make up the main part of CircuitNet.



#### · Macro Region:

the regions covered by macros, used for estimation routing resources available in each tile.

#### • Routability Features:

- (1) Cell density: the cell number counted in each tile.
- (2) RUDY: a routing demand estimation for each net over spatial dimension. It is widely used for its high efficiency and accuracy. A variation named pin RUDY is also included as the pin density estimation.
- (3) Pin configuration: a high resolution representation of pin and routing blockage shapes that conveys pin accessibility in routing.

- (4) Congestion: the overflow of routing demand in each tile.
- (5) DRC violations: the number of DRC violations in each tile.

#### • IR Drop Features:

- (1) Instance power: the instance level internal, switching and leakage power along with the toggles rate from a vectorless power analysis.
- (2) Signal arrival timing window: the possible switching time domain of the instance in a clock period from a static timing analysis for each pin.
- (3) IR drop: the IR drop value on each node from a vectorless power rail analysis.

## **Supported Predition Tasks**

### **Congestion Prediction**

Predict congestion at post-placement stages. Input features:

- Macro region
- RUDY
- Pin RUDY Label: Congestion

#### **DRC Violations Prediction**

Predict DRC violations at post-global-routing stages. Input features:

- Macro region
- RUDY
- Pin RUDY
- · Cell density
- Congestion Label: DRC violations

### **IR Drop Prediction**

Predict IR drop at post-CTS stages.

Input features:

Spatial and temporal power maps

Label:

IR drop

### **Overview**

## **Basic Properties**

All features are tile-based. Most information in layout is mapped into tiles with a size of

 $1.5\mu\text{m}\times1.5\mu\text{m}$  (One exception is the pin confiureation map). Moreover, layouts are around  $450\mu\text{m}\times450\mu\text{m}$ , resulting in feature maps of around  $300\times300$  tiles. Their detailed calculations are described in the following sections.

The features in dataset are saved seperately and has to be

Note that the features need to be preprocessed for training, including resizing and normalization. We provide script of our customized preprocessing method used in our experiment, but there is more than one way to complete preprocessing.

## **Naming Conventions**

10370 samples are generated from 6 original RTL designs with variations in synthesis and physical design as shwon in table below.

| Design           | Synthesis Variations |                    | Physical Design V   |                     |
|------------------|----------------------|--------------------|---------------------|---------------------|
|                  | #Macros              | Frequency<br>(MHz) | Utilizations<br>(%) | #Macro<br>Placement |
| RISCY-           | 3/4/5                |                    |                     |                     |
| RISCY-<br>FPU-a  |                      | F0/000/F00         | 70/75/00/05/00      |                     |
| zero-<br>riscy-a |                      | 50/200/500         | 70/75/80/85/90      | 3                   |
| RISCY-<br>b      | 40/44/45             |                    |                     |                     |
| RISCY-<br>FPU-b  | 13/14/15             |                    |                     |                     |
| zero-<br>riscy-b |                      |                    |                     |                     |

The naming convention for data is deined as: {Design name}-{#Macros}-c{Clock}-u{Utilizations}-m{Macro placement}-p{Power mesh setting}-f{filler insertion}

Here is an example of data name: RISCY-a-1-c2-u0.7-m1-p1-f0

| Comparison table   |                               |                           |  |  |  |  |
|--------------------|-------------------------------|---------------------------|--|--|--|--|
| Design name        | 6 RTL designs                 |                           |  |  |  |  |
| #Macros            | 3/4/5 or 13/14/15             | 1/2/3                     |  |  |  |  |
| Clock              | Frequency 500/200/50<br>MHz   | Clock period 2/5/20<br>ns |  |  |  |  |
| Utilizations       | 70/75/80/85/90%               | 0.7/0.75/0.8/0.85/0.9     |  |  |  |  |
| Macro placement    | 3                             | 1/2/3                     |  |  |  |  |
| Power mesh setting | 8                             | 1/2/3/4/5/6/7/8           |  |  |  |  |
| filler insertion   | After placement/After routing | 1/0                       |  |  |  |  |

# **Routability Features**

# **Macro Region** ①

The region on the layout covered by macro which shows the relative routing resource distribution. Region covered and uncovered by macro denoted as different grey scale, 1 and 0, respectively.



# **Cell Density** ②

Density distribution of cells, which is equivalent to the cell counts in each tile.



Congestion  $3 \sim 10$ 

| name                                   | computation apporach | stage             | direct |
|----------------------------------------|----------------------|-------------------|--------|
| congestion_eGR_horizontal_overflow     | overflow             | early             | horizc |
| congestion_eGR_vertical_overflow<br>④  |                      | global<br>routing | verti  |
| congestion_GR_horizontal_overflow<br>⑤ |                      | global            | horizc |
| congestion_GR_vertical_overflow ⑥      |                      | routing           | verti  |
| congestion_eGR_horizontal_util ⑦       | utilization          | early             | horizc |
| congestion_eGR_vertical_util ®         |                      | global<br>routing | verti  |
| congestion_GR_horizontal_util          |                      | global            | horizc |
| congestion_GR_vertical_util @          |                      | global<br>routing | verti  |

#### · Computation method:

Congestion is computed based on the routing resources reported by Innovus, and there are 2 computation method, overflow based and utilization based. The report basically contains 3 information: total tracks, remain tracks and overflow, based on each GCell, aka tile. Wires have to be routed on tracks, thus tracks are equivalent to routing resources.

Overflow based congestion is computed as  $\frac{overflow}{totaltracks}$ . Overflow is the extra demand over total tracks and reflects where congestion occurs.

Utilization based congestion is computed as  $\frac{reamintracks}{totaltracks}$ . Utilization reflects the distribution of routing resources.

- Stage: Congestion is reported by Innovus in 2 different stage, eGR and GR.
   eGR is early global routing, aka trial routing. It is done after placement as a
   quick and early estimation for congestion. GR is global routing, and the
   congestion is more accurate than eGR in this stage.
- Direction: The tech lef we use is of type HVH, which meaning that the wires
  on M1 is horizontal, the ones on M2 is vertical and so on. In this way, the
  congestion is divided into 2 directions, horizontal and vertical.



## **RUDY** 11 ~ 15

RUDY refers to Rectangular Uniform wire DensitY which works as a early routing demand estimation after placement. There are several derivatives:

- RUDY (1)
- long RUDY 12
- short RUDY 13
- pin RUDY 14
- long pin RUDY 15
- (1) For the kth net with bounding box  $(x_{k,min},\,x_{k,max},\,y_{k,min},\,y_{k,max})$ , its RUDY at tile (i,j) with bounding box  $(x_{i,min},\,x_{i,max},\,y_{j,min},\,{}_{j,max})$  is defined as

$$w_k = x_{k,max} - x_{k,min}$$

$$h_k = y_{k,max} - y_{k,min}$$

$$s_k = (min(x_{k,max}, x_{i,max}) - max(x_{k,min}, x_{i,min})) imes (min(y_{k,max}, y_{j,max}) - max(y_{k,min}, x_{i,min})) imes (min(y_{k,max}, y_{j,min})) imes (min(y_{k,max}, y_{j,max}) - max(y_{k,min}, x_{j,min})) imes (min(y_{k,max}, y_{j,max}) - max(y_{k,min}, x_{j,min})) imes (min(y_{k,max}, y_{j,max}) - max(y_{k,min}, y_{j,max})) imes (min(y_{k,max}, y_{j,max}) - max(y_{k,min}, y_{j,max})) imes (min(y_{k,max}, y_{j,max}) + max(y_{k,min}, y_{j,max})) imes (min(y_{k,max}, y_{j,max})) imes (min(y_{k,max}, y_{j,max})) imes (min(y_{k,max}, y_{j,max})) imes (min(y_{k,max}, y_{j,max})) imes (min(y_{$$

$$s_{ij} = (x_{i,max} - x_{i,min}) imes (y_{j,max} - y_{j,min})$$

$$RUDY_k(i,j) = rac{w_k + h_k}{w_k imes h_k} rac{s_i j}{s_k}$$

where min()/max() return the smaller/larger value among 2 inputs,  $s_{ij}$  is the area of tile (i,j) and  $s_k$  denotes the area of tile (i,j) covered by net k.

- (2) long RUDY and short RUDY are the decomposition of RUDY, concerning the length of net k. If net k covers more than 1 tile, it contributes to long RUDY. Otherwise, net k covers only 1 tile, it contributes to short RUDY.
- (3) pin RUDY is calculated on the basis of each pin and the net connected the pin. For tile (i,j), pin RUDY of a pin belonging to net  ${\bf k}$  is calculated as

$$pinRUDY(i,j) = rac{w_k + h_k}{w_k imes h_k}$$

long pin RUDY is defined in symmetry with long RUDY as the decomposition of pin RUDY, i.e. if net k covers more than 1 tile, its pins contributes to long pin RUDY.

## DRC 16

Design rule check violations counted in each tile. Different types of DRC are both saved together in one map and seperately saved.



# **IR Drop Features**

## **Power Maps**

Including 5 component: 1. internal power  $P_i$ , 2. switching power  $P_s$ , 3. toggle rate scaled power  $P_{sca}$ , 4. all  $P_{all}$ , 5. time-decomposed  $P_t$ . They are generated with power report and timing window report from Innovus.

- (1) Power report contains instance level power and toggles rate from a vectorless power analysis.
  - Internal power  $(p_i)$
  - Switching power  $(p_s)$
  - Leakage power  $(p_l)$
  - Toggles rate  $(r_{tog})$

Then these instance level power is merged into corresponding tile to form power maps.

$$P_i \propto p_i$$

$$P_s \propto p_s$$

$$P_{sca} \propto (p_i + p_s) imes r_{tog} + p_l$$

$$P_{all} \propto p_i + p_s + p_l$$

(2) Timing window report contains possible switching time domain of the instance in a clock period from a static timing analysis for each pin. The clock period is decomposed evenly into 20 parts, and the cell contributes to power map  $P_t$  only in the parts that it is switching.

$$P_t[0, 19] \propto p_{sca}$$



# **IR Drop Map**

IR drop value on each node from a vectorless power rail analysis is merged into corresponding tile to form IR drop maps.

