# DUNE ColdADC ASIC Preliminary Testing Results

Authors go here

January 10, 2020

DUNE Electronics Consortium

Abstract

Abstract

### Contents

| 1 | Introduction [Grace/Lin]                                                                                                                                                                                                                                  | 3                                                   |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 2 | Test Setup  2.1 Cryogenic Test System (CTS) [Lin]                                                                                                                                                                                                         | 3<br>3<br>3<br>3                                    |
| 3 | Functional Testing [Christian]                                                                                                                                                                                                                            | 3                                                   |
| 4 | Performance Results 4.1 Noise                                                                                                                                                                                                                             | 4<br>4<br>4<br>4                                    |
| 5 | Issues Identified and Mitigations  5.1 Autocal 5.2 IR Drop 5.3 Level Shifter 5.4 ADC Core Linearity 5.5 SHA/MUX Linearity 5.6 SDC Linearity 5.7 SHA/MUX Crosstalk 5.8 BGR Op-amp 5.9 Reset Out-of-Sync Between Two ADC Pipelines 5.10 Overflow Wraparound | 4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4<br>4 |
| 6 | Production Testing [Furic] 6.1 Test Setup                                                                                                                                                                                                                 | 4<br>4<br>4<br>5                                    |
| 7 | Summary                                                                                                                                                                                                                                                   | 9                                                   |

- 1 Introduction [Grace/Lin]
- 2 Test Setup
- 2.1 Cryogenic Test System (CTS) [Lin]
- 2.2 BNL Test System [Gao]

Describe BNL test setup including the test boards.

#### 2.3 Fermilab Cryo Cooler Test System [Christian]

Describe Fermilab test setup including the test boards.

- 2.4 LBNL Test Board [Lin]
- 3 Functional Testing [Christian]

Discuss functional testing including reading/writing registers with I2C and UART, verifying the data I/O, including LVDS current control, and verifying clock generation.

#### 4 Performance Results

- 4.1 Noise
- 4.1.1 ColdADC Only
- 4.1.2 LArASIC + ColdADC [Gao]
- 4.2 Static Linearity (INL,DNL)
- 4.3 Dynamic Linearity (ENOB)
- 4.4 Channel Crosstalk
- 5 Issues Identified and Mitigations
- 5.1 Autocal
- 5.2 IR Drop
- 5.3 Level Shifter
- 5.4 ADC Core Linearity
- 5.5 SHA/MUX Linearity
- 5.6 SDC Linearity
- 5.7 SHA/MUX Crosstalk
- 5.8 BGR Op-amp
- 5.9 Reset Out-of-Sync Between Two ADC Pipelines
- 5.10 Overflow Wraparound
- 6 Production Testing [Furic]
- 6.1 Test Setup
- 6.2 Results

### 7 Summary

## Appendix