#### Datasheet of FP FMAC

Lei Li (lile@iis.ee.ethz.ch)

#### 28/07/2017

### 1. Algorithms and functions

The design supports IEEE 754 for single precision. The three basic components in IEEE 754 are sign(S), exponent(E) and mantissa(M).

Table 1 IEEE 754 for single precision

| Precision | Sign  | Exponent | Mantissa | Bias |
|-----------|-------|----------|----------|------|
| Single    | 1[31] | 8[30:23] | 23[22:0] | 127  |

$$= (-1)^s \times (1.M)^E$$
Table 2 Special bit patterns in IEEE 754

|       | M=0 | M≠0                    |
|-------|-----|------------------------|
| E=0   | 0   | Denormalized with real |
|       |     | exponent=1             |
| E=255 | ±∞  | NaN                    |

The IEEE 754 2008 standard supports all floating point operations. It handles all special inputs including signaling NaN, quiet NaN,+Infinity,-Infinity, positive zero and negative zero. Our design supports IEEE 754 and offers two exceptions namely overflow(OF) and underflow(UF). Besides, our design supports four different rounding modes: RNE(Round to Nearest, ties to Even, 00), RTZ(Round towards Zero, encoding as 01), RDN(Round Down, encoding as 10), RUP(Round Up, encoding as 11).

This document is organized as follows: Chapter 2 will summarize all inputs/outputs. Chapter 3 will introduce the architecture. Chapter 4 will address normalization. Chapter 5 will show the rounding modes. Chapter 6 will present exceptions. Chapter 7 will provide some waveforms for simulations. Chapter 8 will give the synthesized results.

## 2. Inputs and Outputs

*fmac* is the name of our design, which can be used to perform floating point fused multiply-add: Operand\_a\_DI + Operand\_b\_DI \* Operand\_c\_DI. The input RM\_SI is a 2-bit rounding mode.

Table 3 Inputs and outputs of fmac

| Ports            | width  | direction | Function                    |
|------------------|--------|-----------|-----------------------------|
| Precision_ctl_SI | 5      | IN        | Reserved for transprecision |
| Operand_a_DI     | 32bits | IN        | Addend                      |
| Operand_b_DI     | 32bits | IN        | Multiplier                  |
| Operand_c_DI     | 32bits | IN        | Multiplicand                |
| RM_SI            | 2 bits | IN        | Rounding mode.              |
| Result_DO        | 32bits | OUT       | result                      |
| OF_SO            | 1 bit  | OUT       | Active high                 |
| UF_SO            | 1 bit  | OUT       | Active high                 |

#### 3. Architecture

The employed architecture is shown in Fig.1, most of which are based on the recommended architecture (Eric M. Schwarz, "Binary floating-point unit design: the fused multiply-add dataflow"). *Fmac* is consisted of *fmac\_preprocess*, *pp\_generation*, *Wallace*, *CSA*, *aligner*, *adders*, *LZA* and *fpu\_norm*.

In the *fmac\_preprocess* module, three operands are unpacked into three IEEE-754 encoded numbers into corresponding sign bits, biased binary exponents, and mantissas. To support denormal numbers, Operand detection is added to check each operand and give the corresponding symbols, InF\_x\_S, Zero\_x\_S, NaN\_x\_S and DeN\_x\_S. When DeN\_x\_S is logic 1, the corresponding exponent Exp\_x\_D will be set to 1, which offers a simple implementation with some extra latency. Another solution for high speed is shown in (Eric M. Schwarz, "Binary floating-point unit design: the fused multiply-add dataflow"). These signals are also used for normalization.

Radix-4 booth coding will be used to produce 13 partial products, which will be compressed by a Wallace consisted of 5 levels of CSAs. Booth encoding starts from Mant\_b\_DI[1:-1]. Thus the last partial product is always positive. Adding a hot one can be implemented in next partial products. Therefore, 13 partial products will be generated. *pp\_generation* is used to instance *booth encoders* and *booth selector*. *Wallace* tree is used to compress 13 partial products into 2. The produced 2 results will be further compressed with Mant\_al\_D using *CSA*. Due to using the sign extension in (Eric M. Schwarz, "Binary floating-point unit design: the fused multiply-add dataflow"), all the carry outs of *wallace* and *CSA* should be taken into account.



Fig.1 The architecture for FMAC

Aligner is used to implement the alignment. The alignment scheme in (Gongqiong Li, Zhaolin Li, "Design of a fully pipelined single-precision multiply-add-fused unit," IEEE VLSID'07,2007) is employed. Most of detailed implementation can be based on (Gongqiong Li, Zhaolin Li, "Design of a fully pipelined single-precision multiply-add-fused unit," IEEE VLSID'07,2007), except normalization, since (Gongqiong Li, Zhaolin Li, "Design of a fully pipelined single-precision multiply-add-fused unit," IEEE VLSID'07,2007) does not support denormal numbers.

The difference

$$d = Exp_a_D - Exp_b_D - Exp_c_D + Cbias$$
 (1)

$$mv = 27 - d \tag{2}$$

The exponent after alignment can be given for two cases:

- (1) If mv is negative, the result exponent is Exp\_a\_DI with the result mantissa of Mant a DI;
- (2) Others: the result exponent is  $Exp_b_D + Exp_c_D Cbias + 27$ .

If  $Sign_a_D \oplus (Sign_b_D \oplus Sign_c_D)$ , there will be a substraction. The scheme in (Gongqiong Li, Zhaolin Li, "Design of a fully pipelined single-precision multiply-add-fused unit," IEEE VLSID'07,2007 ) is employed to address this issue.

According to the shift amount, Mant\_a\_D is divided into two parts: Mant\_ah\_D and Mant\_al\_D. Mant\_ah\_D is inputted into an incrementer. Mant\_al\_D is taken as another inputs of the final CSA. The carry-out of EACA is used to choose the right result for Mant\_ah\_D. The corresponding theory is shown in (Eric M. Schwarz, "Binary floating-point unit design: the fused multiply-add dataflow,").

Adders is used to implement the functions of EACA and deal with  $Mant\_ah\_D$  to produce a positive result, as well as offering the inputs of LZA. Two channels are needed to implement EACA to produce a positive result. The inputs of either channel can be taken as the inputs of LZA.

LZA is used to finish the leading one detection. The method in (M. Schmookler, K. J. Nowka, "Leading Zero anticipation and detection—A comparison of method," IEEE,2001) is used for high speed. One LZD is introduced to produce the index. Since LZA cannot predict an exact position and two channels are used for normalization for this part.

#### 4. Normalization

(1)  $d \ge 27$ , there is no overlap for Operand\_a\_DI and Operand\_b\_DI \* Operand\_c\_DI.

Return Operand\_a\_DI and set the value for rounding based on Operand\_b\_DI \* Operand c DI.

(2)  $d \le -48$ , there is no overlap for Operand\_a\_DI and Operand\_b\_DI + Operand\_c\_DI.

Return Operand\_b\_DI \* Operand\_c\_DI and set the value for rounding based on Operand\_a\_DI.

(3) -48 < d < 27, There is overlap for Operand\_a\_DI and Operand\_b\_DI  $\ast$  Operand\_c\_DI.

The exponent after normalization can be given as:

$$Exp\_norm\_D = Exp\_prenorm\_D + 27 - LZ$$

Where LZ is the leading zero detection for the 74-bit mantissa.

Mant norm 
$$D = Right shift(27 - LZ)$$
 Mant prenorm D

- If  $Exp\_norm\_D > 255$ , OF is signaled and return E=255, M=0;
- If Exp\_norm\_D = 255 and  $M \neq 0$ , NaN is signaled and return qNaN;
- If  $Exp\_norm\_D == 1$  and  $Mant\_norm\_D[C_{MANT} 1] == 0$ , the result is a denormal number, return  $Exp\_norm\_D == 0$  and  $Mant\_norm\_D$ ;
- If  $1 = \langle \text{Exp\_norm\_D} \langle = 254 \text{ and } \text{Mant\_norm\_D}[C_{\text{MANT}} 1] == 1$ , it is a normal result, return Exp\\_norm\_D and Mant\_norm\_D;
- If Exp\_norm\_D == 0 and M $\neq$ 0, it is a denormal number, return >> (M) and the adjusted E;
- (4)Special cases

Table 4 Special cases for FMAC

| FMAC | operation   | return |
|------|-------------|--------|
| 1    | NaN +b*c    | qNaN   |
| 2    | a+NaN*c     | qNaN   |
| 3    | a+b*NaN     | qNaN   |
| 4    | Inf+ b*c    | Inf    |
| 5    | a+Inf*c     | Inf    |
| 6    | a+ b*Inf    | Inf    |
| 7    | DeN+DeN*c   | DeN    |
| 8    | DeN+DeN*DeN | DeN    |

<sup>\*</sup>qNaN=0x7fc00000

# 5. Rounding

The design supports four different rounding modes: RNE(Round to Nearest, ties to Even, 00), RTZ(Round towards Zero, encoding as 01),RDN(Round Down, encoding as 10),RUP(Round Up, encoding as 11).

Table 5 Rounding modes

| Mode | Code |
|------|------|
| RNE  | 00   |
| RTZ  | 01   |
| RDN  | 10   |
| RUP  | 11   |

# 6. Exceptions

The design supports two exceptions namely overflow(OF), underflow(UF).

Exp OF SO is signaled if the exact result has an exponent that cannot be represented

<sup>(5)</sup> The above analysis is based on the conventional method. For high speed purpose, LZA based on the inputs of EACA can be used. The method in (M. Schmookler, K. J. Nowka, "Leading Zero anticipation and detection—A comparison of method," IEEE,2001) can be used.

in the format. Returns infinity (positive or negative) as result.

Exp UF SO is signaled when the result is denormal and rounded.

### 7. Waveforms

The waveforms are based on fmac. Fmac.sv has been tested on the pulpino using benchmark programs.

|                 | ·· F - C     |              |            |           |          |           |             |             |            |           |           |            |            |             |        |
|-----------------|--------------|--------------|------------|-----------|----------|-----------|-------------|-------------|------------|-----------|-----------|------------|------------|-------------|--------|
| check_result[8] | 32'he6928553 | 32'he6928553 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[7] | 32'h61b80e21 | 32'h61b80e21 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[6] | 32'hdeaa1471 | 32'hdeaa1471 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[5] | 32'ha85645e3 | 32'ha85645e3 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[4] | 32'h6b2dc4b6 | 32'h6b2dc4b6 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[3] | 32'hd952cbc4 | 32'hd952cbc4 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[2] | 32'he34baa63 | 32'he34baa63 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[1] | 32'hefedd826 | 32'hefedd826 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| check_result[0] | 32'h6d8329e9 | 32'h6d8329e9 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| clk_i           | 1'h0         |              |            |           |          |           | Щ           |             |            |           |           |            | $\perp$    |             | $\top$ |
| ind             | 32'h000003e8 | 32'h00000000 | 32         | 2'h00000  | 001 32'  | 100000002 | 32'h000000  | 03 (32'h00  | 000004 32  | h00000005 | 32'h0000  | 0006 【32'h | 00000007 [ | 32'h000000  | 008    |
| Result_D        | 32'h7f800000 | 32 32 h6d8   | 329e9 🖁 32 | 2'hefedd  | 326 32'  | ne34baa63 | 32'hd952cb  | ¢4 \ 32'h6b | 2dc4b6 32  | ha85645e3 | 32'hdeaa1 | 471 (32'h  | 61b80e21 🏻 | 32'he69285  | 53 🛴   |
| rst_ni          | 1'h1         |              |            |           |          |           |             |             |            |           |           |            |            |             |        |
| enable          |              | 32'h00000000 |            |           |          |           |             |             |            |           |           |            |            |             |        |
| Operand_a_DI    | 32'h00000000 | 32 32 h6d8   | 329e9 🖁 32 | 2'hefe9dc | 41 (32)  | n0c358296 | 32'h52e337  | ¢1 【32'h6b  | 2dc4b6 (32 | ha85645e3 | 32'h0c85  | b3a (32'h  | 61b80e21 🏻 | 32'h81d9f63 | 39 🚶   |
| Operand_b_DI    | 32'h00000000 | 32 32 h99b   | e4ed5 32   | 2'hcc967  | d28 32'  | n2a5d6170 | 32'h7bd5bd  | 4e (32'h9c  | 41ec9 32   | h93429031 | 32'h610fc | b1f 【32'h  | 3c618a53 🚶 | 32'hd1f1a92 | 2f     |
| Operand_c_DI    | 32'h7f800000 | 32 32 h045   | a94d4 🖁 32 | 2'h5fd8d  | ece (32' | nf86b83c3 | 32'h9cfc81f | a 32'heea   | 2bf4b 32   | h2a5e9359 | (32'hbd17 | 6636 (32'h | 0268f1a1 ( | 32'h541b36  | f8 )   |
| RM_SI           | 2'h0         | 2'h0         |            |           |          |           |             |             |            |           |           |            |            |             |        |
| Exp_OF_SO       | 1'h1         |              |            |           |          |           |             |             |            |           |           |            |            |             |        |
| Exp_UF_SO       | 1'h0         |              |            |           |          |           |             |             |            |           |           |            |            |             |        |
| errors          | 32'h00000000 | 32'h00000000 |            |           |          |           |             |             |            |           |           |            |            |             |        |

Fig.2 The waveform for the first 9 test cases (normal cases)

| _            |           |        |        |         |         |        |        |        |        | •      |           |       |         |          |         |        |         |            |
|--------------|-----------|--------|--------|---------|---------|--------|--------|--------|--------|--------|-----------|-------|---------|----------|---------|--------|---------|------------|
| clk_i        | -No Data- |        |        |         |         |        |        | ш      |        |        | oxdot     |       |         |          |         |        | $\bot$  |            |
| rst_ni       | -No Data- |        |        |         |         |        |        |        |        |        |           |       |         |          |         |        |         |            |
| ind          | -No Data- | 32'    | 1000   | 32'h000 | 32'h0   | 00 3   | 2'h000 | 32'h00 | 0 [32' | h000 ( | 32'h000.  | 32'h( | 00 3:   | 2'h000   | 32'h00  | 0 32   | !'h000  | 32'h000    |
| Operand_a_DI | -No Data- | [32]   | 1778 X | 32'h0ad | 32'h6   | 5b 🛚 3 | 2'h7a4 | 32'h00 | 7fffff |        |           | 32'h  | fc (3)  | 2'h00000 | 000     | (32    | !'h7f8  | 32'h000000 |
| Operand_b_DI | -No Data- | [32]   | ո788 ( | 32'h1c1 | 32'hf   | 58 3   | 2'hb07 | 32'h00 | 7fffff |        |           | 32'h( | 00 (3:  | 2'h7fc   | 32'h00  | 000000 |         | 32'hff80   |
| Operand_c_DI | -No Data- | [32]   | nebd 🏻 | 32'h3e5 | 32'h0   | 9a 🕽   | 2'h931 | 32'h00 | 7 (32' | h077 ( | 32'hf07f. | 32'h( | 000000  | 0        | 32'h7fc | (32    | !h00000 | 000 )      |
| Result_D     | -No Data- | 32'    | nff80  | 32'h1b0 | . 32'h6 | 5b 3   | 2'h7a4 | 32'h00 | 7fffff | IX     | 32'hb17.  | 32'h  | fc00000 |          |         | 32     | !'h7f8  | 32'hff80   |
| RM_SI        | -No Data- | 2'h0   |        |         |         |        |        |        |        |        |           |       |         |          |         |        |         |            |
| Exp_OF_SO    | -No Data- |        |        |         |         |        |        |        |        |        |           |       |         |          |         |        |         |            |
| Exp_UF_SO    | -No Data- |        |        |         |         |        |        |        |        |        |           |       |         |          |         |        |         |            |
| errors       | -No Data- | 32'h00 | 000000 |         |         |        |        |        |        |        |           |       |         |          |         |        |         |            |

Fig.3 The waveform for the last test cases (including normal cases and special cases)

# 8. Synthesized results

UMC65nm process technology was used for synthesis.

 $Operating\ Conditions:\ uk65lscllmvbbl\_108c125\_wc$ 

Library: uk65lscllmvbbl\_108c125\_wc

Input\_delay:0.5ns
Output\_delay:0.5ns



Fig.4 The synthesized results