# EC6020 - ARSITEKTUR KOMPUTER LANJUT

## TUGAS – 5

# CHAPTER 6 PIPELINING AND SUPERSCALAR TECHNIQUES

# SOAL-SOAL TENTANG SUPERSCALAR AND SUPERPIPELINE DESIGN

ARWIN NIM. 232 06 008



MAGISTER TEKNIK ELEKTRO
SEKOLAH TINGGI ELEKTRONIKA DAN INFORMATIKA
INSTITUT TEKNOLOGI BANDUNG
2006

**Problem 6.1** – Consider the execution of a program of **15,000 instructions** by a **linear pipeline** processor with a **clock rate of 25 Mhz**. Assume that the instruction pipeline has **five stages** and that **one instruction is issued per clock cycle**. The penalties due to branch instructions and out-of-sequence executions are ignored.

- a. Calculate the speedup factor using this pipeline to execute the program as compared with the use of an equivalent nonpipelined processor with an equal amout of flow-through delay.
- b. What are the efficiency and throughput of this pipelined processor?

#### Answer:

Information we get are:

m = 15,000 instructions or tasks.

f = 25 MHz.

k = 5 stages.

1-issued processor.

The Speedup  $\left(S_{k}\right)$ , Efficiency,  $\left(E_{k}\right)$ , and Throughput  $\left(H_{k}\right)$  factors are :

$$S_{k} = \frac{T_{1}}{T_{k}} = \frac{nk\tau}{k\tau + (n-1)\tau} \qquad H_{k} = \frac{nf}{k + (n-1)} \qquad E_{k} = \frac{S_{k}}{k}$$

$$= \frac{nk}{k + (n-1)} \qquad = \frac{(15,000)(25)}{5 + (15,000 - 1)} \qquad = \frac{375,000}{15,004} \qquad = 24,99 MIPS$$

$$= 4.999$$

**Problem 6.2** – Study the **DEC Alpha architecture** in Example 6.13, find more information in the DEC Alpha handbook, and then answer the following questions with reasoning:

- a. Analyze the scalability of the Alpha processor implementation in terms of superscalar degree and superpipeline degree.
- b. Analyze the scalability of an Alpha-based multiprocessor system in terms of address space and multiprocessor support.

#### **Answer:**

The superpipelined superscalar DEC-21064-A architecture consists of:

- $\approx$  32 64-bit integer registers (EBOX) with k = 7 stages.
- 32 64-bit floating-point registers (FBOX) with k = 10 stages.
- Clock rate, f = 150 MHz.
- m=2.
- $m{\mathcal{H}}_{7(\mathrm{int})} = 300 \ MIPS \ \ \mathrm{and} \ \ m{H}_{10(flop)} = 150 \ Mflops \ .$
- 34-bit address bus.
- 128-bit data bus.

#### It also features:

- o Multiprocessor support (fast interlocking and interrupts).
- o Multiple operating system.
- o Possibility to handle more number of issues in future implementation.
- a. From the superscalar and superpipeline perspectives, we must compare it with a scalar processor which has a clock rate  $25 \ MHz$ . So that, we will have a superpipelining degree of n = 150/25 = 6. Combining it with m = 2, we obtain a superpipelined superscalar machine with degree of (m,n) = (2,6). By using these values, the performance of DEC-21064 Alpha machine is:

o Execution time, T(2,6) is: (assume N = 10,000 instructions)

$$T(m,n) = k + \frac{N-m}{mn}$$

$$T(2,6) = 7 + \frac{10,000 - 2}{(2)(6)}$$

$$= 7 + \frac{9,998}{12} = 7 + 833,2 \qquad \text{for EBOX}$$

$$= 840,2$$

$$\approx 840 \text{ cycles}$$

$$T(2,6) = 10 + \frac{10,000 - 2}{(2)(6)}$$
  
=  $10 + \frac{9,998}{12} = 10 + 833,2$  for FBOX  
=  $843,2$   
 $\approx 843 \ cycles$ 

o Speedup, S(2,6)

$$S(m,n) = \frac{mn(k+N-1)}{mnk+N-1}$$

$$S(2,6) = \frac{(2)(6)(7+10,000-1)}{(2)(6)(7)+10,000-1}$$

$$= \frac{(12)(10,006)}{84+9,999}$$
 for EBOX
$$= \frac{120,072}{10,083}$$

$$= 11.91$$

$$\approx 12 \text{ times}$$

$$S(2,6) = \frac{(2)(6)(10+10,000-1)}{(2)(6)(10)+10,000-1}$$

$$= \frac{(12)(10,009)}{120+9,999}$$

$$= \frac{120,108}{10,119}$$
 for FBOX
$$= 11.87$$

$$\approx 12 times$$

The implementation of a superscalarity requires more transistors whereas the implementation of a superpipelinarity requires faster transistors and more careful circuit design to minimize the effects of clock skews. Those requirements have been coped with the fast-growing of IC fabrication technology by the time to time. It means that as long as the technology grows, there always opportunities to design a better machine in the future in terms of scalability.

- b. We also have noted the scalability possibilities of the DEC-21064-A from multiprocessor support and address space perspectives.
  - For multiprocessor system implementation, all processors need a shared memory to share data between them. With 128-bit data bus, it was designed to handle  $2^{128}$  data ( $2^{64}$  integer data and  $2^{64}$  floating-point data) which was very advanced in its time. From this point, we can see that the machine has a large memory capacity which means DEC-21064-A was prepared for multiprocessor support purpose.
  - o The DEC-21064-A was also equipped with 34-bit address bus that could cover  $2^{34}$  machine addressing. A shared-memory multiprocessor system will share their memory locations to other processors. This feature enables processors to exchange data via a large shared-memory.

**Problem 6.4** – Find the **optimal number of pipeline stages**  $k_0$  given in Eq. 6.7 using the performance/cost ratio (PCR) given in Eq. 6.6.

## **Answer:**

Eq. 6.6 defines that:

 $PCR = \frac{f}{c + kh}$  where f is clock rate, c is the cost of all logic stages and h represents the cost of each latch on a k - stages pipeline. The optimal pipeline stages – in term of PCR – can be formulated:

$$PCR = \frac{f}{c + kh} \iff PCR(c + kh) = f$$

$$cPCR + khPCR = f$$

$$khPCR = f - cPCR$$

$$k = \frac{f - cPCR}{hPCR} \rightarrow k_0$$

**Problem 6.5** – Prove the **lower bound** and **upper bound** on the **minimal average latency (MAL)** as specified in page 277.

#### **Answer:**

[Shar72] states the MAL as followed:

- 1. The **MAL** is lower-bounded by the maximum number of checkmarks in any row of the reservation table.
- 2. The average latency of any greedy cycle is upper-bounded by the number of 1's in the initial collision vector plus 1. This is also an upper bound on the MAL.

## **Proof:**

Take the case on the function X's reservation table on page 271 as followed:

|            | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 |
|------------|---|---|---|---|---|---|---|---|
| <b>S</b> 1 | X |   |   |   |   | X |   | X |
| S2         |   | X |   | X |   |   |   |   |
| <b>S</b> 3 |   |   | X |   | X |   | X |   |

From the table we see that S1 has 3 checkmarks, S2 has 2 checkmarks and S3 has 3 checkmarks which means that the minimum MAL for function X is 3. The forbidden latencies are 2, 4, 5 and 7 while the permissible latencies are 1, 3 and 6. We, then, can obtain the collision vector  $C_X = 1011010$ . Let's shift this vector bit-by-bit to the right to find the state transition diagram.

| 1 <sup>st</sup> shift |         | 3 <sup>rd</sup> shift |         | 6 <sup>th</sup> shift |         |
|-----------------------|---------|-----------------------|---------|-----------------------|---------|
| shifted bit           | 0101101 | shifted bit           | 0001011 | shifted bit           | 0000001 |
| $C_x$                 | 1011010 | $C_x$                 | 1011010 | $C_x$                 | 1011010 |
| new value             | 1111111 | new value             | 1011011 | new value             | 1011011 |



**Problem 6.6** – Consider the following reservation table for a **four-stage pipeline** with a **clock cycle**  $\tau = 20$  ns.

|            | 1 | 2 | 3 | 4 | 5 | 6 |
|------------|---|---|---|---|---|---|
| <b>S</b> 1 | X |   |   |   |   | X |
| S2         |   | X |   | X |   |   |
| <b>S</b> 3 |   |   | X |   |   |   |
| <b>S</b> 4 |   |   |   | X | X |   |

- a. What are the forbidden latency and the intial collision vector?
- b. Draw the state transition diagram for the scheduling the pipeline.
- c. Determine the MAL associated with the shortest greedy cycle.
- d. Determine the pipeline throughput corresponding to the MAL and given  $\tau$ .
- e. Determine the lower bound on the MAL for this pipeline.

## **Answer:**

- a. The forbidden latencies are 1, 2, and 5 (S1 : 5; S2 : 2; S3 : 0; S4: 1) and the collision vector is,  $C_x = C_5 C_4 C_3 C_2 C_1 = 10011$ . The permissible latencies are 3 and 4.
- b. State diagram can be obtained by tracing each  $\boldsymbol{C}_{\boldsymbol{x}}$  shift as followed :

$$\begin{array}{ccc} \textit{shifted bit} & 00010 \\ \underline{C}_x & 10011 \\ \hline \textit{new value} & 10011 \\ 4^{\text{th}} \text{ shift} \\ \hline \textit{shifted bit} & 00001 \\ \underline{C}_x & 10011 \\ \hline \textit{new value} & 10011 \\ \hline \end{array}$$

3<sup>rd</sup> shift



- c. The **greedy cycle** is 3 and so is the **MAL**.
- d. The pipeline **throughput** according to:
  - 1) The MAL is  $\frac{1}{3} = 0.33$
  - 2) The  $\tau$  is  $\frac{1}{2} = 0.5$  (at clock cycle 4 there are two task initiated)
- e. The **MAL's** lower bound of this function according to [Shar72] is **2** (the maximum number of checkmarks in any row). The optimal latency have not been found needs a modification on the reservation table.

**Problem 6.7** – You are allowed to insert one noncompute delay stage into the pipeline in Problem 6.6 to make latency of 1 permissible in the shortest greedy cycle. The purpose is to yield a new reservation table leading to an optimal latency equal to the lower bound.

- a. Show the modified reservation table with five rows and seven columns.
- b. Draw the new state transition diagram for obtaining the optimal cycle.
- c. List all the simple cycles and greedy cycles from the state diagram.
- d. Prove that the new MAL equals to the lower bound.
- e. What is the optimal throughput of this pipeline? Indicate the percentage of throughput improvement compared with that obtained in part (d) of Problem 6.6.

#### **Answer:**

a. The modified reservation table is:

|            | 1 | 2 | 3 | 4 | 5     | 6                 | 7 |
|------------|---|---|---|---|-------|-------------------|---|
| <b>S</b> 1 | X |   |   |   |       |                   | X |
| S2         |   | X |   | X |       |                   |   |
| <b>S</b> 3 |   |   | X |   |       |                   |   |
| S4         |   |   |   | X |       | $\rightarrow X_1$ |   |
| D          |   |   |   |   | $D_1$ |                   |   |

The forbidden latencies are 2 and 6, then the collision vector is  $C_x = 100010$ . The permissible latencies are 1, 3, 4, and 5.

b. State diagram can be obtained by tracing each  $\boldsymbol{C}_{\boldsymbol{x}}$  shift as followed :

| 1st shift             |        | 3 <sup>rd</sup> shift |        | 4 <sup>th</sup> shift |        |
|-----------------------|--------|-----------------------|--------|-----------------------|--------|
| shifted bit           | 010001 | shifted bit           | 000100 | shifted bit           | 000010 |
| $C_x$                 | 100010 | $C_x$                 | 100010 | $C_x$                 | 100010 |
| new value             | 110011 | new value             | 100110 | new value             | 100010 |
| 5 <sup>th</sup> shift |        |                       |        |                       |        |
| shifted bit           | 000001 |                       |        |                       |        |
| $C_x$                 | 100010 |                       |        |                       |        |
| new value             | 100011 |                       |        |                       |        |

| 1-shift from .                                                                      | 3 <sup>rd</sup> shift                                                                | 1-shift from                                                              | 4 <sup>th</sup> shift                                                                        | 1-shift from                                              | 5 <sup>th</sup> shift                                                   |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|
| shifted bit                                                                         | 010011                                                                               | shifted bit                                                               | 010001                                                                                       | shifted bit                                               | 010001                                                                  |
| $\frac{C_x}{new\ value}$                                                            | 100010                                                                               | $\frac{C_x}{new\ value}$                                                  | 100010                                                                                       | $\frac{C_x}{new\ value}$                                  | 100010                                                                  |
| new value                                                                           | 110011                                                                               | new value                                                                 | 110011                                                                                       | new value                                                 | 110011                                                                  |
|                                                                                     |                                                                                      |                                                                           |                                                                                              |                                                           |                                                                         |
| 3-shift from                                                                        | 1 <sup>st</sup> shift                                                                | 4-shift from                                                              | l <sup>st</sup> shift                                                                        | 5-shift from                                              | 1 <sup>st</sup> shift                                                   |
| shifted bit                                                                         | 000110                                                                               | shifted bit                                                               | 000011                                                                                       | shifted bit                                               | 000001                                                                  |
| $\frac{C_x}{new\ value}$                                                            | 100010                                                                               | C <sub>x</sub> new value                                                  | 100010                                                                                       | $\frac{C_x}{new\ value}$                                  | 100010                                                                  |
| new value                                                                           | 100110                                                                               | new value                                                                 | 100011                                                                                       | new value                                                 | 100011                                                                  |
|                                                                                     |                                                                                      |                                                                           |                                                                                              |                                                           |                                                                         |
| 3-shift from 3                                                                      | 3 <sup>rd</sup> shift                                                                | 4-shift from 3                                                            | 3 <sup>rd</sup> shift                                                                        | 5-shift from                                              | 3 <sup>rd</sup> shift                                                   |
| shifted bit                                                                         | 000100                                                                               | shifted bit                                                               | 000010                                                                                       | shifted bit                                               | 000001                                                                  |
|                                                                                     |                                                                                      |                                                                           |                                                                                              |                                                           |                                                                         |
| $C_x$                                                                               | 100010                                                                               | $C_x$                                                                     | 100010                                                                                       | $C_x$                                                     | 100010                                                                  |
| $\frac{C_x}{new \ value}$                                                           | 100010<br>100110                                                                     | C <sub>x</sub> new value                                                  | 100010<br>100010                                                                             | $\frac{C_x}{new\ value}$                                  | 100010                                                                  |
| C <sub>x</sub> new value                                                            | 100010                                                                               | C <sub>x</sub> new value                                                  | 100010                                                                                       | C <sub>x</sub> new value                                  | 100010                                                                  |
| $\frac{C_x}{new \ value}$ 3-shift from 4                                            | 100110                                                                               | $\frac{C_x}{\text{new value}}$ 4-shift from 4                             | 100010                                                                                       | $\frac{C_x}{\text{new value}}$ 5-shift from 6             |                                                                         |
| new value                                                                           | <b>100110</b> 4 <sup>th</sup> shift                                                  | new value                                                                 | 100010<br>4 <sup>th</sup> shift                                                              |                                                           | 4 <sup>th</sup> shift                                                   |
| new value  3-shift from                                                             | 100110<br>4 <sup>th</sup> shift<br>000100                                            | 4-shift from 4                                                            | 100010<br>4 <sup>th</sup> shift<br>000010                                                    | 5-shift from shifted bit                                  | 4 <sup>th</sup> shift <b>000001</b>                                     |
| a-shift from a shifted bit                                                          | 100110<br>4 <sup>th</sup> shift<br>000100<br>100010                                  | new value 4-shift from                                                    | 100010<br>4 <sup>th</sup> shift<br>000010<br>100010                                          | 5-shift from                                              | 4 <sup>th</sup> shift<br><b>000001</b><br><b>100010</b>                 |
| new value  3-shift from a shifted bit $C_x$                                         | 100110<br>4 <sup>th</sup> shift<br>000100<br>100010                                  | new value  4-shift from 4  shifted bit $C_x$                              | 100010<br>4 <sup>th</sup> shift<br>000010<br>100010                                          | 5-shift from $c$                                          | 4 <sup>th</sup> shift<br><b>000001</b><br><b>100010</b>                 |
| new value  3-shift from a shifted bit $C_x$                                         | 100110  4 <sup>th</sup> shift  000100  100010  100110                                | new value  4-shift from 4  shifted bit $C_x$                              | 100010 4 <sup>th</sup> shift 000010 100010 100010                                            | 5-shift from $c$                                          | 4 <sup>th</sup> shift 000001 100010 100011                              |
| new value  3-shift from a shifted bit $\frac{C_x}{new \ value}$                     | 100110  4 <sup>th</sup> shift  000100  100010  100110                                | 4-shift from 4  shifted bit $C_x$ new value                               | 100010  4 <sup>th</sup> shift  000010  100010  100010                                        | 5-shift from a shifted bit $C_x$ new value                | 4 <sup>th</sup> shift  000001  100010  100011                           |
| new value  3-shift from a shifted bit $\frac{C_x}{\text{new value}}$ 3-shift from a | 100110  4 <sup>th</sup> shift  000100  100010  100110  5 <sup>th</sup> shift  000100 | new value  4-shift from a shifted bit $C_x$ new value  4-shift from $C_x$ | 100010  4 <sup>th</sup> shift  000010  100010  100010  5 <sup>th</sup> shift  000010  100010 | 5-shift from a shifted bit $C_x$ new value 5-shift from a | 4 <sup>th</sup> shift 000001 100010 100011 5 <sup>th</sup> shift 000001 |

- c. The simple cycles are (3), (4), (5), (1,3), (1,4), (1,7), (3,4), (3,5), (3,7), (4,5), (5,7), (1,3,4), (1,3,7), (1,4,4), (1,4,7), (3,5,4), (3,5,7), and (5,1,7). The greedy cycles are (3) and (1,3).
- d. The greedy cycle (1,3) has the lowest average latency which is equal to 2. This greedy cycle leads to the MAL of this pipeline machine. It can be seen on the reservation table that this MAL is equal to the maximum number of checkmarks in any row in the reservation table .... (proved).

e. The **throughput** is 
$$\frac{1}{MAL} = \frac{1}{2} = 0.5$$
 and it has improvement percentage of  $\frac{0.5}{0.33} = 1,52 \times 100\% = 152\%$ .



The state diagram from the modified reservation table.

**Problem 6.8** – Consider an **adder pipeline** with **four stages** which consists of input lines X and Y and output line Z. The pipeline has a register R as its **output** where the **temporary result** can be stored and fec back to S1 at a later point in time. The inputs X and Y are multiplexed with the **outputs** R and Z.



- a. Assume the elements of the vector A are fed into the pipeline through **input X**, one element per cycle. What is the **minimum number of clock cycles** required to compute the sum of an N-element vector  $A: s = \sum_{I=1}^{N} A(I)$ ? In the absence of an operand, a value 0 is input into the pipeline by default. Neglect the pipeline's setup time.
- b. Let  $\tau$  be the clock period of the pipelined cycle. Consider an equivalent nonpipelined adder with a flow through delay of  $4\tau$ . Find the actual **speedup**  $S_4(64)$  and **efficiency**  $\eta_4(64)$  of using the above pipeline adder for N=64.
- c. Find the **maximum speedup**  $S_4(\infty)$  and the **efficiency**  $\eta_4(\infty)$  when N tends to infinity.
- d. Find  $N_{rac{1}{2}}$ , the **minimun vector length** required to achieve half of the maximum speedup.

# Answer:

a. The minimum number of clock cycle can be obtained by writing its assembly code, creating its reservation table and trying to imagine its instruction scheduling. The process in obtaining the outputs Z and R from input line X or Y via the same manner, such that the codes are not much different except there is a line code to execute store command when using input line X. The code is as follow:

```
I1: Load ACC, R / ACC \leftarrow (R)/
I2: Inc, R / R \leftarrow (R) + 1 /
I3: Add ACC, R / ACC \leftarrow (ACC) + (R)/
I4: Store R, ACC / R \leftarrow (ACC)/
```

14

The reservation table is:

|            | 1 | 2 | 3 | 4 |
|------------|---|---|---|---|
| <b>S</b> 1 | X |   |   |   |
| S2         |   | X |   |   |
| <b>S</b> 3 |   |   | X |   |
| S4         |   |   |   | X |



So that, the minimum clock cycles required to complete one process is 7 clock cycles.

## b. The actual speedup and efficiency are:

For a nonpipelined processor, the CPU time is  $T_1=nk\tau$  where n=64 and  $k\tau=4\tau$ , then  $T_1=64.4\tau=256\tau$ . For a pipeline processor, the CPU time is  $T_k=\left[k+(n-1)\right]\tau$ , so that  $T_4=\left[4+(64-1)\right]\tau$  $=67\tau$ 

The actual speedup,  $S_4$  is

$$S_k = \frac{T_1}{T_k} \quad \leftrightarrow \quad S_4 = \frac{256\tau}{67\tau} = 3.82$$

and the actual efficiency,  $\boldsymbol{E_4}$  is

$$E_k = \frac{S_k}{k} \iff E_4 = \frac{3.82}{4} = 0.96 \text{ or } 96\%$$

c. The maximum speedup and efficiency if  $N \to \infty$  are

$$S_{\infty} = \frac{(\infty)(4)}{4 + (\infty - 1)} = \frac{4\infty}{\infty}$$
 (this is an ideal condition)  
= 4

$$E_{\infty} = \frac{S_{\infty}}{4} = 1$$
 (this is an ideal condition)

d. The  ${
m minimum\ vector\ length}$  to achieve half of the maximum speedup  $\left(S_4=2\right)$  is

$$S_4 = \frac{Nk}{k + (N - 1)} \iff kS_4 + NS_4 - S_4 = Nk$$
$$S_4(k - 1) = N(k - S_4)$$

$$N = \frac{S_4(k-1)}{k-S_4}$$

$$N = \frac{2(4-1)}{4-2} = \frac{6}{2} = 3$$

The **minimum vector length** required is **3**.

# **Problem 6.9** – Consider the following **pipeline** reservation table :

|                | 1 | 2 | 3 | 4 |
|----------------|---|---|---|---|
| <b>S</b> 1     | X |   |   | X |
| S1<br>S2<br>S3 |   | X |   |   |
| S3             |   |   | X |   |

- a. What are the forbidden latency?
- b. Draw the state transition diagram.
- c. List all the simple cycles and greedy cycles.
- d. Determine the optimal contant latency cycle and the minimal average latency (MAL).
- e. Let the pipeline clock period be  $\tau = 20$  ns. Determine the throughput of this pipeline.

## Answer:

- a. The **forbidden latency** is 3. From the table we can obtain the **collision vector**,  $C_x = C_3 C_2 C_1 = 100$ . The **permissible latencies** are 1 and 2.
- b. State diagram can be obtained by tracing each  ${\it C}_{\it X}$  shift as followed :

| 1st shift             |     | 2 <sup>nd</sup> shift                 | 3 <sup>rd</sup> shift                 |
|-----------------------|-----|---------------------------------------|---------------------------------------|
| shifted bit           | 010 | shifted bit 00                        | 1 shifted bit 000                     |
| $C_x$                 | 100 | $C_x$ 10                              | $C_x$ 100                             |
| new value             | 110 | new value 10                          | new value 100                         |
| 4 <sup>th</sup> shift |     | 1 <sup>st</sup> shift from <b>110</b> | 2 <sup>nd</sup> shift from <b>110</b> |
| shifted bit           | 000 | shifted bit 01                        | 1 shifted bit 001                     |
| $C_x$                 | 100 | $C_x$ 10                              | $C_x$ 100                             |
| new value             | 100 | new value 11                          | new value 101                         |



- c. The **simple cycles** are (2), (4), (1,4), (2,4), and (1,1,4). The **greedy cycles** are (2) and (1,4)
- d. The **optimal constant latency** is (2), which is equal to MAL.
- e. The maximum **throughput** is for this is liner pipeline is :

$$H_k = \frac{n}{\left[k + (n-1)\right]\tau}$$

$$H_3 = \frac{2}{\left[3 + (2-1)\right]20.10^{-9}}$$

$$= \frac{1}{40.10^{-9}}$$

= **25** *MIPS* 

**Problem 6.10** – Consider the **five-staged pipelined** processor specified by the following reservation table:

|            | 1 | 2 | 3 | 4 | 5 | 6 |
|------------|---|---|---|---|---|---|
| <b>S</b> 1 | X |   |   |   |   | X |
| S2         |   | X |   |   | X |   |
| <b>S</b> 3 |   |   | X |   |   |   |
| S4         |   |   |   | X |   |   |
| S5         |   | X |   |   |   | X |

- a. List the set of forbidden latencies and the collision vector.
- b. Draw the state transition diagram showing all possible initial sequence (cycles) without causing a collision in the pipeline.
- c. List all the simple cycles from the state diagram.
- d. Identify the greedy cycles among the simple cycles.
- e. What is the MAL of this pipeline?
- f. What is the minimum allowed constant cycle in using this pipeline?
- g. What will be the maximum throughput of this pipeline?
- h. What will be the throughput if the minimum constant cycle is used?

## **Answer:**

- a. The forbidden latencies are 3, 4, and 5 (S1; 5; S2: 3; S3: 0; S4: 0 and S5: 4), so that the collision vector is  $C_X = 11100$  where the permissible latencies are 1 and 2.
- b. State diagram can be obtained by tracing each  ${\it C}_{\it X}$  shift as followed :

| 1 <sup>st</sup> shift |       | 2 <sup>nd</sup> shift |       |  |
|-----------------------|-------|-----------------------|-------|--|
| shifted bit           | 01110 | shifted bit           | 00111 |  |
| $C_x$                 | 11100 | $C_x$                 | 11100 |  |
| new value             | 11110 | new value             | 11111 |  |

| 1-shift from | ift from 2 <sup>nd</sup> shift 2-shift from 2 <sup>nd</sup> shift |             | 2-shift from | om 1 <sup>st</sup> shift |       |
|--------------|-------------------------------------------------------------------|-------------|--------------|--------------------------|-------|
| shifted bit  | 01111                                                             | shifted bit | 00111        | shifted bit              | 00111 |
| $C_x$        | 11100                                                             | $C_x$       | 11100        | $C_x$                    | 11100 |
| new value    | 11111                                                             | new value   | 11111        | new value                | 11111 |



- c. The **simple cycles** are (2), (6), (1,6), and (2,6).
- d. **The greedy cycles** are (2) and (1,6).
- e. According to the lowest greedy cycle's average latency, the **MAL** is 2.
- f. The **greedy cycle** is also the constant cycle which is equal to the MAL.
- g. The maximum throughput is  $\frac{1}{MAL} = \frac{1}{2} = 0.5$  or only 50%.
- h. The  $minimum\ constant\ cycle$  is 2, so that the he maximum throughput does not change, only 50%

**Problem 6.11** – The following assembly code is to be executed in a three-stage pipelined processor with **hazard detection** and resolution in each stage. The stage are instruction fetch, operand fetch (one or more as required), and execution (including write-back operation). Explain **all possible hazards** in the execution of the code.

## **Answer:**

Analyzing .....

```
a. RAW hazards are I1- I2, I1 - I4, I2 - I3, I2 - I4, I2 - I5, and I4 - I5.
```

- b. WAW hazard is 12 14.
- c. **WAR hazards** are 13 14 and 12 14.

**Problem 6.13** – Consider the following pipelined processor with **four stages**. This pipeline has a total **evaluation time of six clock cycles**. All successor stages must be used after each clock cycle.



- a. Specify the reservation table for this pipeline with six columns and four fows.
- b. List the set of forbidden latencies between initiations.
- c. Draw the state diagram which shows all possible latency cycles.
- d. List all greedy cycles from the state diagram.
- e. What is the value of the minimal average latency (MAL)?
- f. What is the maximal throughput of this pipeline?

#### **Answer:**

a. Reservation table

|                      | 1 | 2 | 3 | 4 | 5 | 6 |
|----------------------|---|---|---|---|---|---|
| <b>S</b> 1           | X |   |   |   |   |   |
| S2                   |   | X |   | X |   |   |
| S1<br>S2<br>S3<br>S4 |   |   | X |   | X |   |
| S4                   |   |   |   | X |   | X |

- b. The forbidden latencies are 2 and 4 with a collision vector,  $C_X = 01010$ . The permissible latencies are 1, 3 and 5.
- c. State diagram can be obtained by tracing each  $\boldsymbol{C}_{\boldsymbol{x}}$  shift as followed :

| new value             | 01111 | new value             | 01011 | new value             | 01010 |
|-----------------------|-------|-----------------------|-------|-----------------------|-------|
| $C_x$                 | 01010 | $C_x$                 | 01010 | $C_x$                 | 01010 |
| shifted bit           | 00101 | shifted bit           | 00001 | shifted bit           | 00000 |
| 1 <sup>st</sup> shift |       | 3 <sup>rd</sup> shift |       | 5 <sup>th</sup> shift |       |

| 1-shift from 3 <sup>rd</sup> shift |                       | 1-shift from | 5 <sup>th</sup> shift | 3-shift from 3 <sup>rd</sup> shift |                       |  |
|------------------------------------|-----------------------|--------------|-----------------------|------------------------------------|-----------------------|--|
| shifted bit                        | 00101                 | shifted bit  | 00101                 | shifted bit                        | 00001                 |  |
| $C_x$                              | 01010                 | $C_x$        | 01010                 | $C_x$                              | 01010                 |  |
| new value                          | 01111                 | new value    | 01111                 | new value                          | 01011                 |  |
| 5-shift from 3                     | 3 <sup>rd</sup> shift | 3-shift from | 5 <sup>th</sup> shift | 5-shift from                       | 5 <sup>th</sup> shift |  |
| shifted bit                        | 00000                 | shifted bit  | 00001                 | shifted bit                        | 00000                 |  |
| $C_x$                              | 01010                 | $C_x$        | 01010                 | $C_x$                              | 01010                 |  |
| new value                          | 01010                 | new value    | 01011                 | new value                          | 01010                 |  |



- d. The **greedy cycles** are (3), (5), (6), (1,3), (1,5), (1,6), (3,5), (3,6), (1,3,5) and (1,3,6).
- e. The value of MAL is 2 according to the greedy cycle (1,3) obtained from the state diagram.
- f. The maximum throughput is the inverse of MAL or  $\frac{1}{2} = 0.5$  or 50%.

**Problem 6.14** – Three functional pipelines  $f_1, f_2$ , and  $f_3$  are characterized by the following reservation tables. Using these three pipelines, a composite pipeline network is formed below:



Each task going through this composite pipeline uses the pipeline in the following **order**:  $f_1$  first,  $f_2$  and  $f_3$  next,  $f_1$  again, and then the output is obtained. The dual multiplexer selects a pair of inputs, (A,B) or (X,Y), and feeds them into the input of  $f_1$ . The use of composite pipeline is described by the combined reservation table.

|            | 1 | 2 | 3 | 4 |    | 1 | 2 | 3 | 4 |    | 1 | 2 | 3 | 4 |
|------------|---|---|---|---|----|---|---|---|---|----|---|---|---|---|
| <b>S</b> 1 | X |   |   |   | T1 | X |   |   | X | U1 | X |   | X |   |
| S2         |   | X |   |   | T2 |   | X |   |   | U2 |   |   |   | X |
| <b>S</b> 3 |   |   | X | X | T3 |   |   | X |   | U3 |   | X |   |   |

- a. Complete the reservation table for this composite pipeline.
- b. Write the forbidden list and the intial collison vector.
- c. Draw a state diagram clearly showing all latency cycles.
- d. List all simple cycles and greedy cycles.
- e. Calculate the MAL and the maximal throughput of this composite pipeline.

## **Answer:**

a. The reservation table is:

|            | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|------------|---|---|---|---|---|---|---|---|---|----|----|----|
| <b>S</b> 1 | X |   |   |   |   |   |   |   | X |    |    |    |
| <b>S</b> 2 |   | X |   |   |   |   |   |   |   | X  |    |    |
| S2<br>S3   |   |   | X | X |   |   |   |   |   |    | X  | X  |
| T1         |   |   |   |   | X |   |   | X |   |    |    |    |
| T2         |   |   |   |   |   | X |   |   |   |    |    |    |
| T3         |   |   |   |   |   |   | X |   |   |    |    |    |
| U1         |   |   |   |   | X |   | X |   |   |    |    |    |
| U2         |   |   |   |   |   |   |   | X |   |    |    |    |
| U3         |   |   |   |   |   | X |   |   |   |    |    |    |

b. The **forbidden latencies** are 1, 2, 3, 7, 8, and 9 which create a **collision vector**,  $C_X = 00111000111$ . The **permissible latencies** are 4, 5, 6, 10, and 11.

|            | Latencies  |
|------------|------------|
| <b>S</b> 1 | 8          |
| S2         | 8          |
| <b>S</b> 3 | 1, 7, 8, 9 |

|    | Latencies |
|----|-----------|
| T1 | 3         |
| T2 | 0         |
| T3 | 0         |

|    | Latencies |
|----|-----------|
| U1 | 2         |
| U2 | 0         |
| U3 | 0         |

c. State diagram can be obtained by tracing each  ${\it C}_{\it X}$  shift as followed :

 $4^{th}$  shift shifted bit 00000011100  $C_x 00111000111$  new value 00111011111

$$5^{\text{th}}$$
 shift  $shifted \ bit \ 00000001110$   $C_x \ 00111000111$   $new \ value \ 00111001111$ 

| 6 <sup>th</sup> shift |             |
|-----------------------|-------------|
| shifted bit           | 0000000111  |
| $C_x$                 | 00111000111 |
| new value             | 00111000111 |

return to initial state

 $10^{th}$  shift  $11^{th}$  shift

return to initial state return to initial state

| 4-shift from                                                                                                                     | 4 <sup>th</sup> shift                                                                                                                    | 5-shift from                                                                                                              | 4 <sup>th</sup> shift                                                                                                                 | 6-shift 4 <sup>th</sup> shi                                         | 6-shift 4 <sup>th</sup> shift       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------|--|--|
| •                                                                                                                                | 00000011101                                                                                                                              | •                                                                                                                         | 00000001111                                                                                                                           | -                                                                   | 0000000111                          |  |  |
| $C_x$                                                                                                                            | 00111000111                                                                                                                              | $C_x$                                                                                                                     | 00111000111                                                                                                                           | $C_x$                                                               | 00111000111                         |  |  |
| new value                                                                                                                        | 00111011111                                                                                                                              | new value                                                                                                                 | 00111001111                                                                                                                           | new value                                                           | 00111000111                         |  |  |
| return to its s                                                                                                                  | state                                                                                                                                    | go to 5 <sup>th</sup> shift                                                                                               | state                                                                                                                                 | return to initi                                                     | al state                            |  |  |
| 10-shift from                                                                                                                    | 4 <sup>th</sup> shift                                                                                                                    | 11-shift from                                                                                                             | 4 <sup>th</sup> shift                                                                                                                 |                                                                     |                                     |  |  |
| shifted bit                                                                                                                      | 00000000000                                                                                                                              | shifted bit                                                                                                               | 00000000000                                                                                                                           |                                                                     |                                     |  |  |
| $C_x$                                                                                                                            | 00111000111                                                                                                                              | $C_x$                                                                                                                     | 00111000111                                                                                                                           |                                                                     |                                     |  |  |
| new value                                                                                                                        | 00111011111                                                                                                                              | new value                                                                                                                 | 00111001111                                                                                                                           |                                                                     |                                     |  |  |
| go to initial s                                                                                                                  | state                                                                                                                                    | return to initi                                                                                                           | al state                                                                                                                              |                                                                     |                                     |  |  |
| 4-shift from :                                                                                                                   | 5 <sup>th</sup> shift                                                                                                                    | 5-shift from                                                                                                              | 5 <sup>th</sup> shift                                                                                                                 | 6-shift 5 <sup>th</sup> shi                                         | ft                                  |  |  |
|                                                                                                                                  | 00000011100                                                                                                                              |                                                                                                                           | 00000001110                                                                                                                           |                                                                     | 00000000111                         |  |  |
| -                                                                                                                                |                                                                                                                                          | =                                                                                                                         |                                                                                                                                       | -                                                                   |                                     |  |  |
| $\boldsymbol{C}$                                                                                                                 | 00111000111                                                                                                                              | C                                                                                                                         | 00111000111                                                                                                                           | C                                                                   | 00111000111                         |  |  |
| $\frac{C_x}{new \ value}$                                                                                                        | 00111000111                                                                                                                              | $\frac{C_x}{new \ value}$                                                                                                 | 00111000111                                                                                                                           | new value                                                           | 00111000111                         |  |  |
| $\frac{C_x}{\text{new value}}$ go to 4 <sup>th</sup> shift                                                                       | 00111011111                                                                                                                              | new value                                                                                                                 | 00111001111                                                                                                                           | $\frac{C_x}{\text{new value}}$ return to initiation                 | 00111000111                         |  |  |
| new value go to 4 <sup>th</sup> shift                                                                                            | <b>00111011111</b> t state                                                                                                               | new value return to its                                                                                                   | <b>00111001111</b> state                                                                                                              | new value                                                           | 00111000111                         |  |  |
| new value go to 4 <sup>th</sup> shift 10-shift from                                                                              | <b>00111011111</b> t state  1 5 <sup>th</sup> shift                                                                                      | new value return to its:                                                                                                  | <b>00111001111</b> state  5 <sup>th</sup> shift                                                                                       | new value                                                           | 00111000111                         |  |  |
| new value go to 4 <sup>th</sup> shift  10-shift from shifted bit                                                                 | 00111011111 t state 1.5 <sup>th</sup> shift 000000000000000000000000000000000000                                                         | new value return to its:  11-shift from shifted bit                                                                       | 00111001111 state  5 th shift 000000000000000000000000000000000000                                                                    | new value                                                           | 00111000111                         |  |  |
| new value go to 4 <sup>th</sup> shift  10-shift from shifted bit                                                                 | <b>00111011111</b> t state  1 5 <sup>th</sup> shift                                                                                      | new value return to its:  11-shift from shifted bit                                                                       | 00111001111 state  5 th shift 000000000000000000000000000000000000                                                                    | new value                                                           | 00111000111                         |  |  |
| new value go to 4 <sup>th</sup> shift  10-shift from shifted bit                                                                 | 00111011111  t state  1 5 <sup>th</sup> shift  00000000000  00111000111  00111011111                                                     | new value return to its:  11-shift from shifted bit $C_x$ new value                                                       | 00111001111 state  5 <sup>th</sup> shift 0000000000 00111000111 00111001111                                                           | new value                                                           | 00111000111                         |  |  |
| new value go to $4^{th}$ shift  10-shift from shifted bit $\frac{C_x}{new \ value}$ return to initia                             | 00111011111  t state  1 5 <sup>th</sup> shift  00000000000  00111000111  00111011111                                                     | new value return to its:  11-shift from shifted bit $C_x$ new value return to initi                                       | 00111001111 state  5 <sup>th</sup> shift 00000000000 00111000111 00111001111 al state                                                 | new value return to initi                                           | <b>00111000111</b> al state         |  |  |
| new value go to $4^{th}$ shift  10-shift from shifted bit $C_x$ new value return to initia                                       | 00111011111  t state  1 5 <sup>th</sup> shift  0000000000  00111000111  00111011111  tal state                                           | new value return to its:  11-shift from shifted bit $C_x$ new value return to initi  5-shift from 6                       | 00111001111 state  1.5 <sup>th</sup> shift  0000000000  00111000111  00111001111  al state                                            | new value return to initi  6-shift 6 <sup>th</sup> shi              | <b>00111000111</b> al state         |  |  |
| new value go to $4^{th}$ shift  10-shift from shifted bit $\frac{C_x}{new \ value}$ return to initia  4-shift from a shifted bit | 00111011111  t state  1.5 <sup>th</sup> shift  0000000000  00111000111  00111011111  ial state  6 <sup>th</sup> shift  00000011100       | new value return to its:  11-shift from shifted bit $C_x$ new value return to initi  5-shift from $C_x$                   | 00111001111 state  1.5 <sup>th</sup> shift 0000000000 00111000111 00111001111 al state  6 <sup>th</sup> shift 00000001110             | new value return to initi  6-shift 6 <sup>th</sup> shi  shifted bit | 00111000111 al state  ft 0000000111 |  |  |
| new value go to $4^{th}$ shift  10-shift from shifted bit $C_x$ new value return to initia  4-shift from $6$ shifted bit $C_x$   | 00111011111 t state  1 5 <sup>th</sup> shift 0000000000 00111000111 00111011111 tal state  6 <sup>th</sup> shift 00000011100 00111000111 | new value return to its:  11-shift from shifted bit $C_x$ new value return to initi  5-shift from $C_x$ shifted bit $C_x$ | 00111001111 state  1.5 <sup>th</sup> shift 0000000000 00111000111 00111001111 al state  5 <sup>th</sup> shift 00000001110 00111000111 | new value return to initi  6-shift $6^{th}$ shi  shifted bit $C_x$  | ft 00000000111 00111000111          |  |  |
| new value go to $4^{th}$ shift  10-shift from shifted bit $\frac{C_x}{new \ value}$ return to initia  4-shift from a shifted bit | 00111011111 t state  1 5 <sup>th</sup> shift 0000000000 00111000111 00111011111 tal state  6 <sup>th</sup> shift 00000011100 00111000111 | new value return to its:  11-shift from shifted bit $C_x$ new value return to initi  5-shift from $C_x$ shifted bit $C_x$ | 00111001111 state  1.5 <sup>th</sup> shift 0000000000 00111000111 00111001111 al state  6 <sup>th</sup> shift 00000001110             | new value return to initi  6-shift 6 <sup>th</sup> shi  shifted bit | ft 00000000111 00111000111          |  |  |

10-shift from 5<sup>th</sup> shift 11-shift from 5<sup>th</sup> shift

| shifted bit | 0000000000  | shifted bit | 00000000000 |
|-------------|-------------|-------------|-------------|
| $C_x$       | 00111000111 | $C_x$       | 00111000111 |
| new value   | 00111011111 | new value   | 00111001111 |

return to initial state return to initial state

1-shift for  $10^{th}$  and  $11^{th}$  shifts will lead to  $4^{th}$  state and the rest will follow as the  $1^{st}$  round shifts.



- d. The **simple cycles** are (4), (5), (6), (10), (11), (12), (4,5), (4,6), (4,10), (4,11), (4,12), (5,6), (5,10), (5,11), (5,12), (4, 5, 6), (4, 5, 10), (4, 5, 11) and (4, 5, 12). The **greedy cycles** are (4) and (4,5).
- e. The MAL of this composite pipeline machine is 4, so that the throughput is  $\frac{1}{MAL} = \frac{1}{4} = 0.25 \text{ or } 25\% \ .$

**Problem 6.15** – A **nonpipelined processor X** has a **clock rate of 25 MHz** and an average **CPI of 4**. Processor Y, an improved successor of X, is designed with a **five-stage linear instruction pipeline**. However, due to the latch delay and clock skew effects, the **clock rate** of Y is only **20 MHz**.

- a. If a program containing 100 instructions is executed on both processor, what is the **speedup** of processor Y compared with that of processor X.
- b. Calculate the **MIPS rate** of each processor during the execution of this particular program.

**Answer:** 

a. 
$$CPI_X = 4$$
,  $f_X = 25 \ MHz$  and  $I_C = 100$ .

Find the CPU (T) time for each processor as followed:

$$T_{X} = CPI_{X} \cdot I_{c} \cdot \tau_{x}$$

$$= \frac{CPI_{X} \cdot I_{c}}{f_{x}}$$

$$= \frac{(4)(100)}{25 \cdot 10^{6}}$$

$$= 16 \ \mu s$$

$$T_{Y} = \left[k + (n-1)\right] \tau_{Y}$$

$$= \frac{k + (n-1)}{f_{Y}}$$

$$= \frac{5 + (100 - 1)}{20 \cdot 10^{6}}$$

$$= 5 \cdot 2 \ \mu s$$

so that the **speedup** is

$$S_k = \frac{T_X}{T_Y}$$

$$= \frac{16}{5.2}$$

$$= 3.078 \approx 3.08$$

b. The MIPS rate for each processor is

$$MIPS_{X} = \frac{f}{CPI.10^{6}}$$
$$= \frac{25.10^{6}}{4.10^{6}}$$
$$= 6.25 MIPS$$

Find the **CPI** for Processor Y as followed:

$$T_{Y} = CPI_{Y}.I_{c}.\tau_{Y} \iff CPI_{Y} = \frac{T_{Y}}{I_{c}.\tau_{Y}}$$

$$CPI_{Y} = \frac{T_{Y}.f_{Y}}{I_{c}}$$

$$= \frac{\left(5.2.10^{-6}\right)\left(20.10^{6}\right)}{100}$$

$$= 1.04$$

Then, the MIPS rate is

$$MIPS_{Y} = \frac{f_{Y}}{CPI.10^{6}}$$
$$= \frac{20.10^{6}}{(1.04).10^{6}}$$
$$= 19.23 MIPS$$