# ARCH Gajendra

CS2300 Project

- Kishore Kumar E (CS22B041)
  - Nishok RP (CS22B035)





# **OUR COMPUTER**

# Section 1.1: Contents

- 1) Features of our version of Gajendra
- 2) Explanation of Flow
- 3) The instruction Set
- 4) Micro instructions
- 5) Instruction routines
- 6) Machine language to assembly code convertor
- 7) Running different programs
- 8) Hardware controller
- 9) SWC
- 10) Implementation of finite state machine
- 11) Explanation of each module

# Section 2 : Features of our version of Gajendra

- A maximum of 16 instructions can be programmed into the Program Memory as there is a separate Data Memory.
- A maximum of 32 (8 bit each) data slots are available in the data memory.
- Three registers, A (the Accumulator), B and C, each of size 8 bit are available for internal working of the computer.
- The Arithmetic Logic Unit (ALU) supports operations like NOT, XOR, AND, Addition, Subtraction, Shift and Comparisons. Multiplication can be achieved by repeated addition in the user end.
- Both Hardware Controller and a Software Controller have been designed as a backup if one of them fails to work and also for our own practice.
- 5 T-states, (T0, T1, T2, T3 and T4) have been implemented in the controllers using a ring counter which is necessary for some operations like SWAP.
- Instruction Decoder is designed to make sure some of the control signals are set all over the timing of the controller to restrict gate delays affecting the working of the Computer.
- Status Register indicates the exceptions received by the ALU by analysing the output of the ALU.
- Scroll Display displays the values loaded to Register C along with the previous 3 values that were stored in Register C.
- Displays have been connected to each and every component of the Computer for effective Debugging.

# Section 3: Explanation of Flow (Data and Control)



- 1. Initially, the Software Controller is Reset which makes T0 = 1 and rest T-states are set to 0.
- 2. To refers to the 1st Fetch Cycle, where Program Counter(PC) outputs to the Common Bus and Memory Address Register(MAR) takes in this address.
- 3. T1 refers to the 2nd Fetch Cycle, where the program that MAR points to in PROGRAM\_MEM is loaded into the Instruction Register(IR).
- 4. The Instruction Decoder (INS\_DEC) takes in the instruction and makes sure the ALU operation (ALU\_OP) is set as desired. It also performs other functions which are mentioned in <IR module desc>.
- 5. The Software Controller (SWC) takes in the Instruction from IR and processes what has to happen in the next 3 T-states of the Ring Counter.
- 6. According to the Instruction, the Software Controller outputs control signals to different modules for them to act the way the Instruction says it to. <Explained better in Programs>

# Section 4: The Instruction Set

An Instruction in the Program Memory consists of 8 bits, the first 4 bits refer to the instruction and the last 4 bits refer to data or an address in the Data Memory.

As a result, we have 2<sup>4</sup> = 16 instructions.

# 4.1 NOP (No Operation)

Does nothing and moves on to the next instruction.

- 1) Syntax: NOP
- 2) OPT Code: 0000 XXXX (All Xs in the instructions are Don't Cares)
- 3) Operands: NIL
- 4) Operation: NIL
- 5) Program Counter: PC <- PC + 1

# 4.2 LDA (Load Accumulator A)

Loads the value in the given address of the Data Memory into Accumulator (REG\_A).

- 1) Syntax: LDA AD (AD refers to Address in Machine Code)
- 2) OPT Code: 0001 AAAA (A refers to address bit)
- 3) Operands: 0 <= AD <= 15
- 4) Operation: A <- \*AD (\*AD refers to the data stored in address AD of DATA\_MEM)
- 5) Program Counter: PC <- PC + 1

# 4.3 STA (Store Accumulator A)

Loads the value in the given address of the Data Memory with Accumulator data.

- 1) Syntax: STA AD
- 2) OPT Code: 0010 AAAA
- 3) Operands: 0 <= AD <= 15
- 4) Operation: AD <- A
- 5) Program Counter: PC <- PC + 1

#### 44 ADD

Loads the value in Accumulator as the sum of itself and the value at the address specified in DATA\_MEM.

- 1) Syntax: ADD AD
- 2) OPT Code: 0011 AAAA
- 3) Operands: 0 <= AD <= 15
- 4) Operation:  $A \leftarrow *AD + A$
- 5) Program Counter: PC <- PC + 1

### 4.5 SUB

Loads the value in Accumulator as the difference of itself and the value at the address specified in DATA\_MEM.

1) Syntax: SUB AD

2) OPT Code: 0100 AAAA

3) Operands: 0 <= AD <= 15

4) Operation: A <- A - \*AD

5) Program Counter: PC <- PC + 1

# 4.6 LDI (Load Immediate)

Loads the value in Accumulator with the last 4 bits of the instruction, the Least Significant Half.

1) Syntax: LDI DT (DT refers to Data)

2) OPT Code: 0101 DDDD

3) Operands: 0 <= DT <= 15

4) Operation: A <- DT

5) Program Counter: PC <- PC + 1

# 4.7 OUT

Loads the value in Accumulator to the Output Register.

1) Syntax: OUT

2) OPT Code: 0110 XXXX

3) Operands: NIL

4) Operation: OUT <- A

5) Program Counter: PC <- PC + 1

# 4.8 JMP (Jump)

Loads the Program Counter with the given address, unconditionally.

1) Syntax: JMP AD

2) OPT Code: 0111 AAAA

3) Operands: 0 <= AD <= 15

4) Operation: NIL

5) Program Counter: PC <- AD

# 4.9 JNZ (Jump Conditional)

Loads the Program Counter with the given address, if controller Flag is set to 1.

1) Syntax: JNZ AD

2) OPT Code: 1000 AAAA

3) Operands: 0 <= AD <= 15

4) Operation: NIL

5) Program Counter: PC <- AD (If F == 1)

### 4.10 SWAP

Swaps the values stored in Register A and Register B.

- 1) Syntax: SWAP
- 2) OPT Code: 1001 XXXX
- 3) Operands: NIL
- 4) Operation: C <- A followed by A <- B followed by B <- C
- 5) Program Counter: PC <- PC + 1

### 4.11 MOVAB

Loads Register B with the value stored in Accumulator.

- 1) Syntax: MOVAB
- 2) OPT Code: 1010 XXXX
- 3) Operands: NIL
- 4) Operation: B <- A
- 5) Program Counter: PC <- PC + 1

# 4.12 MOVAC

Loads Register C with the value stored in Accumulator.

- 1) Syntax: MOVAC
- 2) OPT Code: 1011 XXXX
- 3) Operands: NIL
- 4) Operation: C <- A
- 5) Program Counter: PC <- PC + 1

### 4.13 MOVBA

Loads Accumulator with the value stored in Register B.

- 1) Syntax: MOVBA
- 2) OPT Code: 1100 XXXX
- 3) Operands: NIL
- 4) Operation: A <- B
- 5) Program Counter: PC <- PC + 1

### 4.14 MOVBC

Loads Accumulator with the value stored in Register B.

- 1) Syntax: MOVBC
- 2) OPT Code: 1101 XXXX
- 3) Operands: NIL
- 4) Operation: C <- B
- 5) Program Counter: PC <- PC + 1

### 4.15 MOVCB

Loads Register B with the value stored in Register C.

1) Syntax: MOVCB

2) OPT Code: 1110 XXXX

3) Operands: NIL4) Operation: B <- C</li>

5) Program Counter: PC <- PC + 1

### 4.16 HALT

Resets the Program Counter to 0000 and the Program repeats itself.

1) Syntax: HALT

2) OPT Code: 1111 XXXX

3) Operands: NIL4) Operation: NIL

5) Program Counter: PC <- 0000

**Note**: When the HALT is encountered, the program repeats rather than stopping as the name suggests. This has been implemented for a better visualisation of the program.

Instead it could be modified by passing the CLK as (CLK(the actual clock) AND STOP Register). When HALT is encountered, this STOP Register can be set to 0 after which the CLK passed to the Program Counter will stop ticking and the program ends.

To achieve this in the current implementation, the RESET button of Controller can be set to 1. This essentially stops the ring counter inside the controller.

# Section 5: Micro Instructions

### NOP:

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in

### LDA:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<IR\_out | 1<<MAR\_in
T3:1<<MEM\_out | 1<<REGA\_in

### ADD:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<IR\_out | 1<<MAR\_in
T3:1<<MEM\_out | 1<<REGB\_in
T4:1<<ALU\_out | 1<<REGA\_in

#### SUB:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<MAR\_in | 1<<INS\_OUT
T3:1<<DM\_out | 1<<REGB\_in
T4:1<<REGA\_IN<<ALU\_OUT

### LDI:

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in T2:1<<INS\_OUT | 1<<REGA\_IN

# **OUT**:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1::1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<REGA\_OUT | 1<< OUT\_IN

# <u>JMP:</u>

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in T2:1<<LOAD | 1<<INS\_OUT

# JNZ:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<LOAD | 1<<INS\_OUT (IF FLAG == 1)

#### **SWAP**:

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<REGA\_OUT | 1<<REGC\_IN
T3:1<<REGA\_IN | 1<<REGB\_OUT
T4:1<<REGB\_IN | 1<<REGC\_OUT

### **MOV AB**

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<REGA\_OUT | 1<<REGB\_IN

#### **MOV AC**

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<REGA\_OUT | 1<<REGC\_IN

#### **MOV BA**

T0:1<<PC\_OUT | 1<<MAR\_IN
T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in
T2:1<<REGB\_OUT | 1<<REGA\_IN

#### MOV BC

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in T2:1<<REGB\_OUT | 1<<REGC\_IN

### **MOV CB**

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in T2:1<<REGC\_OUT | 1<<REGB\_IN

#### **HALT**

T0:1<<PC\_OUT | 1<<MAR\_IN T1:1<<PC\_inc | 1<<MEM\_out | 1<<IR\_in

# T2:1<<RST

We need a maximum of 5 T-states, which is for swap.

# Section 6: The Instruction Routines

# Refer:

https://docs.google.com/spreadsheets/d/1Gir48bnO4zN9vgMmWHv8s2wTx4zOdztkxXkNTxjRDyA/edit?usp=sharing)

|        |   | P  | C |   | РМ | D | M | MAR | IF | ₹ | I | Data | a Re | gis | ters | <b>)</b> | ALU | OR |
|--------|---|----|---|---|----|---|---|-----|----|---|---|------|------|-----|------|----------|-----|----|
|        | 0 | IN | L | R | 0  | ı | 0 | ı   | ı  | 0 | ı | 0    | ı    | 0   | ı    | 0        | 0   | ı  |
| ТО     | 1 | 0  | 0 | 0 | 0  | 0 | 0 | 1   | 0  | 0 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| T1     | 0 | 1  | 0 | 0 | 1  | 0 | 0 | 0   | 1  | 0 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
|        |   |    |   |   |    |   |   |     |    |   |   |      |      |     |      |          |     |    |
| NOP    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| LDA    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 1   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 1 | 0   | 0  | 0 | 1 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| STA    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 1   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 1 | 0 | 0   | 0  | 0 | 0 | 1    | 0    | 0   | 0    | 0        | 0   | 0  |
| ADD    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 1   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 1 | 0   | 0  | 0 | 0 | 0    | 1    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 1 | 0    | 0    | 0   | 0    | 0        | 1   | 0  |
| SUB    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 1   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 1 | 0   | 0  | 0 | 0 | 0    | 1    | 0   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 1 | 0    | 0    | 0   | 0    | 0        | 1   | 0  |
| LDI    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 1 | 1 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| OUT    | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 1    | 0    | 0   | 0    | 0        | 0   | 1  |
| JMP    | 0 | 0  | 1 | 0 | 0  | 0 | 0 | 0   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| JNZ    | 0 | 0  | 1 | 0 | 0  | 0 | 0 | 0   | 0  | 1 | 0 | 0    | 0    | 0   | 0    | 0        | 0   | 0  |
| SWAP   | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 1    | 0    | 0   | 1    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 1 | 0    | 0    | 1   | 0    | 0        | 0   | 0  |
|        | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 0    | 1    | 0   | 0    | 1        | 0   | 0  |
| MOV AB | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 1    | 1    | 0   | 0    | 0        | 0   | 0  |
| MOV AC | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 1    | 0    | 0   | 1    | 0        | 0   | 0  |
| MOV BA | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 1 | 0    | 0    | 1   | 0    | 0        | 0   | 0  |
| MOV BC | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 0    | 0    | 1   | 1    | 0        | 0   | 0  |

|        |   | P  | C |   | PM | D | M | MAR | IF | ₹ | I | Data | a Re | gis | ters | ; | ALU | OR |
|--------|---|----|---|---|----|---|---|-----|----|---|---|------|------|-----|------|---|-----|----|
|        | 0 | IN | L | R | 0  | ı | 0 | ı   | ı  | 0 | ı | 0    | ı    | 0   | ı    | 0 | 0   | ı  |
| MOV CB | 0 | 0  | 0 | 0 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 0    | 1    | 0   | 0    | 1 | 0   | 0  |
| HALT   | 0 | 0  | 0 | 1 | 0  | 0 | 0 | 0   | 0  | 0 | 0 | 0    | 0    | 0   | 0    | 0 | 0   | 0  |

 $\underline{\text{Note}}$  - I/O denotes Input and Output. For PC, L dentes LOAD, R denotes RESET and IN denotes INC

<u>Note-</u> For each Instruction, the first row denotes T2 state and so on, since the fetch cycles T0 and T1 are common to all.

# Section 7: Machine Language to Assembly Code Converter

#### Code reference:

https://colab.research.google.com/drive/147ukic09iyaXmWMBRoZqui6Q6-T9GZVe?usp=sharing

```
def Ins(instruction):
 instruction_dict = {
   "NOP": "0",
   "LDA": "1",
   "STA": "2",
   "ADD": "3",
   "SUB": "4",
   "LDI": "5",
   "OUT": "6",
   "JMP": "7",
   "JNZ": "8",
   "SWAP": "9",
   "MOVAB": "A",
   "MOVAC": "B",
   "MOVBA": "C",
   "MOVBC": "D",
   "MOVCB": "E",
   "HALT": "F"
 return instruction_dict.get(instruction, "-")
def main():
 prog_mem = ""
 while True:
   input_str = input("Enter a Machine Instruction (or type 'END' to finish): ")
   words = input_str.split()
   instruction = words[0]
   if len(words) == 2:
    data_ad = words[1]
     data ad = data ad[2:]
     prog_mem += "0x" + Ins(instruction).lower() + data_ad.lower() + "\n"
     prog_mem += "0x" + Ins(instruction).lower() + "0" + "\n"
   #print(Ins(instruction))
   if input str == "HALT":
     break
```

```
print(prog_mem)

if __name__ == "__main__":
    main()
```

# Section 8: Running Different Programs

Note: The programs are loaded in the corresponding computer files in the **software** controlled version.

1) Adding Two Numbers (Refer to final.cv)

```
Machine Code:
LDA 0x0
ADD 0x1
OUT
HALT

Assembly Code: (Loaded in PMEM)
0x10
0x31
0x60
0xf0
```

Memory Preset: Store any two numbers in DATA\_MEM 0x0 and 0x1 (say  $\rho$  and q)

Result : Outputs  $\rho$  + q in the Output Panel. Accumulator also stores  $\rho$  + q after the program.

2) Adding and Subtracting Number in a sequence (Refer to finalcombosum.cv)

Machine Code : LDA 0x0 SUB 0x1 ADD 0x2 SUB 0x3 OUT HALT

Assembly Code: (Loaded in PMEM)

0x10 0x41 0x32 0x43 0x60 0xf0

Memory Preset: Store any four numbers in DATA\_MEM 0x0, 0x1, 0x2 and 0x3/ (say  $\rho$ , q, r and s)

Result : Outputs  $\rho$  - q + r - s in the Output Panel. Accumulator also stores  $\rho$  - q + r - s after the program.

# 3) RepeatSwap23 (Refer to repeatswapsw.cv)

```
Machine Code :
LDI 0x3
MOVAB
LDI 0x2
```

OUT SWAP JMP 0x3 HALT

Assembly Code: (Loaded in PMEM)

0x53 0xa0

0x52

0x60

0×90

0x73

0xf0

Memory Preset: NIL

Result : 2 and 3 swapping alternatively between REG\_A and REG\_B in a forever while loop

# Section 9: Hardware Controller



Truth Table (Note that each functionality given below starts after the two fetch cycles mentioned in the first two rows)

|                 |     | Program | Counter |     | Program Memory | Data  | Memory | Memory Address Register | Instruction | n Register |
|-----------------|-----|---------|---------|-----|----------------|-------|--------|-------------------------|-------------|------------|
|                 | OUT | INC     | LOAD    | RST | PM_OUT         | DM_IN | DM_OUT | MAR_IN                  | INS_IN      | INS_OUT    |
| Fetch1 (T0)     | 1   | 0       | 0       | 0   | 0              | 0     | 0      | 1                       | 0           | 0          |
| Fetch2          | 0   | 1       | 0       | 0   | 1              | 0     | 0      | 0                       | 1           | 0          |
| NOP(0000)       |     |         |         |     |                |       |        |                         |             |            |
| LDA (0001 AAAA) | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 1                       | 0           | 1          |
|                 | 0   | 0       | 0       | 0   | 0              | 0     | 1      | 0                       | 0           | 0          |
| STA(0010 AAAA)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 1                       | 0           | 1          |
|                 | 0   | 0       | 0       | 0   | 0              | 1     | 0      | 0                       | 0           | 0          |
| ADD(0011 AAAA)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 1                       | 0           | 1          |
|                 | 0   | 0       | 0       | 0   | 0              | 0     | 1      | 0                       | 0           | 0          |
|                 | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0           | 0          |
| SUB(0100 AAAA)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 1                       | 0           | 1          |
|                 | 0   | 0       | 0       | 0   | 0              | 0     | 1      | 0                       | 0           | 0          |
|                 | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0           | 0          |
| LDI(0101 DDDD)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0           | 1          |
| OUT(0110 XXXX)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0           | 0          |

|                    |     | Progran | Counter |     | Program Memory | Data  | Memory | Memory Address Register | Instructio | n Register |
|--------------------|-----|---------|---------|-----|----------------|-------|--------|-------------------------|------------|------------|
|                    | OUT | INC     | LOAD    | RST | PM_OUT         | DM_IN | DM_OUT | MAR_IN                  | INS_IN     | INS_OUT    |
| JMP (0111 AAAA)    | 0   | 0       | 1       | 0   | 0              | 0     | 0      | 0                       | 0          | 1          |
| JNZ (1000 AAAA)    | 0   | 0       | 1       | 0   | 0              | 0     | 0      | 0                       | 0          | 1          |
| SWAP(1001 DDDD)    | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
|                    | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
|                    | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| OV AB (1010 XXXX   | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| IOV AC (1011 XXXX  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| IOV BA (1100 XXXX) | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| MOV BC(1101 XXXX)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| MOV CB(1110 XXXX)  | 0   | 0       | 0       | 0   | 0              | 0     | 0      | 0                       | 0          | 0          |
| HALT(1111 XXXX)    | 0   | 0       | 0       | 1   | 0              | 0     | 0      | 0                       | 0          | 0          |

|                 |         |          | Data R  | Registers |         |          | ALU     |        |
|-----------------|---------|----------|---------|-----------|---------|----------|---------|--------|
|                 | REGA_IN | REGA_OUT | REGB_IN | REGB_OUT  | REGC_IN | REGC_OUT | ALU_OUT | OUT_IN |
| Fetch1 (T0)     | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| Fetch2          | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| NOP(0000)       |         |          |         |           |         |          |         |        |
| LDA (0001 AAAA) | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
|                 | 1       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| STA(0010 AAAA)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
|                 | 0       | 1        | 0       | 0         | 0       | 0        | 0       | 0      |
| ADD(0011 AAAA)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
|                 | 0       | 0        | 1       | 0         | 0       | 0        | 0       | 0      |
|                 | 1       | 0        | 0       | 0         | 0       | 0        | 1       | 0      |
| SUB(0100 AAAA)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
|                 | 0       | 0        | 1       | 0         | 0       | 0        | 0       | 0      |
|                 | 1       | 0        | 0       | 0         | 0       | 0        | 1       | 0      |
| LDI(0101 DDDD)  | 1       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| 251(0101 5555)  | _       |          |         |           |         |          | 3       | •      |
| OUT(0110 XXXX)  | 0       | 1        | 0       | 0         | 1       | 0        | 0       | 1      |

|                  |         |          | Data R  | Registers |         |          | ALU     |        |
|------------------|---------|----------|---------|-----------|---------|----------|---------|--------|
|                  | REGA_IN | REGA_OUT | REGB_IN | REGB_OUT  | REGC_IN | REGC_OUT | ALU_OUT | OUT_IN |
| JMP (0111 AAAA)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| JNZ (1000 AAAA)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |
| SWAP(1001 DDDD)  | 0       | 1        | 0       | 0         | 1       | 0        | 0       | 0      |
|                  | 1       | 0        | 0       | 1         | 0       | 0        | 0       | 0      |
|                  | 0       | 0        | 1       | 0         | 0       | 1        | 0       | 0      |
| OV AB (1010 XXXX | 0       | 1        | 1       | 0         | 0       | 0        | 0       | 0      |
| OV AC (1011 XXXX | 0       | 1        | 0       | 0         | 1       | 0        | 0       | 0      |
| OV BA (1100 XXXX | 1       | 0        | 0       | 1         | 0       | 0        | 0       | 0      |
| OV BC(1101 XXXX) | 0       | 0        | 0       | 1         | 1       | 0        | 0       | 0      |
| OV CB(1110 XXXX) | 0       | 0        | 1       | 0         | 0       | 1        | 0       | 0      |
| HALT(1111 XXXX)  | 0       | 0        | 0       | 0         | 0       | 0        | 0       | 0      |

SOPs of Individual Control Signals (JMP / JNZ are for example decoded using INS code of 4 bits as shows in the circuit)

- OUT T0
- INC -T1
- PC\_LOAD JMP OR JNZ
- PC\_RET HALT
- PM\_OUT T1
- DM\_IN T3 AND STA
- DM\_OUT T3 AND (LDA OR ADD OR SUB)
- MAR\_IN TO OR (T2 AND(LDA OR STA OR ADD OR SUB))
- INS\_IN T1
- INS\_OUT T2 AND (LDA OR STA OR ADD OR SUB OR SUB OR LDI OR JMP OR JNZ)
- REGA\_IN T3(AND(LDA SWAP)) OR (T2 AND(LDI MOV\_BA)) OR (T4 AND(ADD OR SUB))
- REGA\_OUT (T2(AND(MOV\_AC OR MOV\_AB OR SWAP OR OUT )) OR (T3 AND STA)
- REGB\_IN T2(AND(MOV\_CB,MOV\_AB) OR T3 AND(ADD OR SUB) OR T4 AND SWAP OR T3 AND SWAP
- REGB\_OUT T2 AND(MOV\_BC OR MOV\_BA) OR T3 AND SWAP
- REGC\_IN T2 AND MOV\_CB OR T4 AND SWAP
- REGC\_OUT T2 AND MOV\_CB OR T4 AND SWAP
- ALU\_OUT T4 AND(ADD OR SUB)
- OUT\_IN T2 AND OUT

# Section 10: Software Controller



# How the Control ROM is built?

 $\frac{https://docs.google.com/spreadsheets/d/1LCxr4U4q90d7B5hXfeZPO0wUye1pit}{OnagIR8pElNsA/edit?usp=sharing}$ 

- T states are encoded into 3 bits.
- Instructions consist of 4 bits.
- Flag is one bit. Together they comprise 8 bits.
- In the left most column, 005 refers to 0th instruction (NOP), flag = 0 and Tstate = 5
- For each such state, a control word in hex is generated by combining the control signals and stored in a control ROM.

| Details     |            |         |         |        |             |        |         |        |
|-------------|------------|---------|---------|--------|-------------|--------|---------|--------|
| Flag        | 5th bit    |         |         |        |             |        |         |        |
| Instruction | 1-4 bits   |         |         |        |             |        |         |        |
| T state     | 6 - 8 bits | T0 - 0  | T1 - 1  | T2 - 2 | T3 - 3      | T4 - 4 |         |        |
|             |            | Program | Counter |        | Program_MEM | Data_  | MEM     | MAR    |
|             | OUT        | INC     | LOAD    | RST    | MEM_OUT     | MEM_IN | MEM_OUT | MAR_IN |
| 000         | 1          | 0       | 0       | 0      | 0           | 0      | 0       | 1      |
| 001         | 0          | 1       | 0       | 0      | 1           | 0      | 0       | 0      |
| 002         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |
| 003         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |
| 004         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |
| 005         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |
| 006         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |
| 007         | 0          | 0       | 0       | 0      | 0           | 0      | 0       | 0      |

### Example: LDA

| 0x12200, |  |
|----------|--|
| 0x00500, |  |
| 0x00880, |  |

| 0x00000, |  |
|----------|--|
| 0x00000, |  |
| 0x00000, |  |
| 0x00000, |  |

### What each control word means?

- Fetch cycle 1 **0X20400**
- Fetch cycle 2- **0X12200**
- MAR\_IN =1, INS\_OUT=1 0X00500
- A\_IN=1, INS\_OUT=1 0X00880
- A\_OUT=1, DMEM\_IN=1 0X01040
- B\_IN=1, DMEM\_OUT=1 0X00820
- ALU\_OUT=1, A\_IN=1 0X00082
- INS\_OUT=1, A\_IN=1 0X00180
- ALU\_OUT=1, OUT\_IN=1 0X00041
- INS\_OUT=1 0X08100
- A->C 0X00048
- B->A 0X00090
- C->B 0X00024
- A->B 0X00060
- B->C 0X00018
- PC\_RST 0X04000

# Section 11: Implementation of Finite State Machine







#### SOP FOR THE FSM IMPLEMENTATION

- D3: (0001 AND(6 OR 7 OR 8 OR 9 OR 10 OR 11 OR 12 OR 13 OR 14 OR 15)) OR ((8 OR 9) AND(9))
- D2: (0001 AND(5 OR 10 OR 12 OR 15)) OR (0010 AND(2 OR 3 OR 4)) OR 0101 OR (1011 AND 9)
- D1: (0001 AND(1 OR 2 OR 3 OR 4 OR 5 OR 9 OR 11 OR 12 OR 13 OR 14 OR 15)) OR (0010 AND(1)) OR 0101 IR (1010 AND 9)
- D0: 0000 OR (0001 AND(5 OR 7 OR 8 OR 10 OR 12 OR 15)) OR (0010 AND(1 OR 4 OR 3)) OR 1010 AND 9

### IMPLEMENTATION OF FSMs on CODE (Refer COMPUTER\_FSM in fsm321.cv)

```
Machine Code:
     LDI 0x3
     OUT
     LDI 0x2
     OUT
     LDI 0x1
     OUT
     LDI 0x0
     OUT
     JMP 0x0
     HALT
Assembly Code: (Loaded in P_MEM)
     0x53
     0×60
     0x52
     0x60
     0x51
     0x60
     0x50
     0×60
     0×70
     0xf0
```

Memory Preset: No memory preset required

Result: 3 -> 2 -> 1 -> 0 -> 3 counter



# FSM vs Software

- FSM doesn't waste empt T-cycles, time efficient and less latency.
- Costlier due to the amount of gates used.

# Section 12: Explanation of each module

# **ADDERS**





# **INPUT:**

- 8 Bit input data
- C\_IN

# **OUTPUT:**

- NC and C (NC is 1 if carry is 0 else C is 1)
- ADD\_OUT (The 8 bit output)

### NOTE:

• As there is no clock, output is always made available.

| - 1 | npu | ts  | Outp | uts |
|-----|-----|-----|------|-----|
| A   | В   | Cin | Cout | s   |
| 0   | 0   | 0   | 0    | 0   |
| 0   | 0   | 1   | 0    | 1   |
| 0   | 1   | 0   | 0    | 1   |
| 0   | 1   | 1   | 1    | 0   |
| 1   | 0   | 0   | 0    | 1   |
| 1   | 0   | 1   | 1    | 0   |
| 1   | 1   | 0   | 1    | 0   |
| 1   | 1   | 1   | 1    | 1   |

- S= ((A XOR B) XOR C\_IN)
- C\_OUT = ((A XOR B) AND C\_IN) OR (A AND B)

# **ZERO CHECK**



### **INPUT**:

• Five 8 bit input data

ZERO\_XOR 0 0 0 1 0 1 1 0 ZERO\_DATA

#### **OUTPUT:**

• Z and NZ (Z is 1 if any one of the 5 input datas are 0, else NZ is 1)

# **LEFT SHIFT**



# **INPUT**:

• 8 Bit input

# **OUTPUT:**

• 8 Bit output

# NOTE:

- The last 7 bits of the output are the first 7 bits of the output and the first bit of the output is grounded, 0.
- The output is the number we get on multiplying the input by two.

# **COMPARATOR**



# <u>INPUT:</u>

Two 8 bit input data

# OUTPUT:

• 1 if A<B and 0 if A>=B

# **ALU OPERATION REGISTER**



# **INPUT**:

• 3 Bit operation input

# **OUTPUT**:

• 3 Bit operation output

# NOTE:

- The operation input is stored in a register to make it available over 5 t-cycles
- D-latches are used instead of D-flip flops so that the clock is always enabled and level trigger avoids clock issues.

# <u>ALU</u>



# **INPUT**:

- ALU\_OP Operation input
- Two 8 bit input data

# **OUTPUT:**

- Digital LED
- NC and C
- Z and NZ
- Operation input
- 8 Bit output after operation

# NOTE:

• Based on the operation input the ALU would perform the respective operations.

| Operation input | Operation       |
|-----------------|-----------------|
| 0               | Complement of A |
| 1               | A and B         |
| 2               | A XOR B         |
| 3               | Addition        |
| 4               | Subtraction     |

| 5        | Comparator |
|----------|------------|
| <u>6</u> | Left shift |
| 7        | Invalid    |

- The LED glows depending on the comparison between A and B
  The output is displayed after the operation

# **REGISTER**



### **INPUT:**

- 8 Bit input data
- Clock
- REG\_IN
- REG\_OUT

#### **OUTPUT:**

• 8 Bit output data display

# NOTE:

- When REG\_IN is enabled, the input is stored in memory on the positive going edge of the clock and when REG\_OUT is enabled, it passes the data again to the bi directional common line on the positive going edge of the clock.
- The common bus serves as a common line for both input and output.
- Display is not triggered by the tri state.

# **RING COUNTER**



### **INPUT**:

- CLOCK
- RESET INPUT

#### **OUTPUT:**

• Output of each of the JK flip flops used

### NOTE:

- At each positive going edge of the clock the data bits are shifted from one flip flop to the another. The output of the last flip flop is passed to the first flip flop again creating a loop.
- When rest is enabled the counter is reset to 00000.
- Note that the ring counter is passed with negation of the system clock. This is for the negative edge trigger which makes sure each T-cycle operation is carried out properly.

# **BYTE SPLIT**



# **INPUT**:

- 8 Bit input data
- Clock
- Enable

# **OUTPUT**:

• Two 4 bit outputs

# NOTE:

• At positive high of a clock the 8 bit data is split into its LSB and MSB

# **SCROLL DISPLAY**



### **INPUT:**

- 8 Bit input data
- Clock
- Enable

#### **OUTPUT:**

• Eight 4 bit output data

### **WORKING:**

• It's a 4-byte display that scrolls up the old values as new values come in. The display unit acts like a FIFO buffer, where the latest byte, A, is displayed at byte 0 location. When a new byte, B, comes in, byte 1 location is updated to A and byte 0 to B. Similarly, when a byte C arrives next, C takes up byte 0 position while B and A holds byte 1 and byte 2 position.

# **INSTRUCTION REGISTER**



# **INPUT**:

- REG\_IN
- Clock

# **OUTPUT**:

- Common bus
- Instruction control
- Instruction

# **WORKING:**

• 8 Bit data from the common bus is stored in the memory on the positive edge of a clock cycle and sends the first 4 bits, MSB, that is the instruction control to the instruction decoder and hardware or software controller.

# **PROGRAM COUNTER**



### **INPUT:**

- RESET
- LOAD
- INC
- OUT
- Clock

### **OUTPUT**:

- Common Bus
- COUNT\_PROG

- When load is set to 1, it loads the data directly from the common bus.
- When increment is set to 1, on the positive edge of a clock cycle the counter is incremented by 1.
- When reset is set to 1, it resets the counter to 0.
- The value in the counter is even displayed by a 7 segment display LED.
- When OUT is set to 1 the data is passed to the common bus.

# **REGISTER STATUS 4**



# **INPUT:**

- Four input data
- Clock

# **OUTPUT**:

• Four 1 bit output data

# **WORKING:**

• When clock is enabled the inputs, C,NC,Z,NZ are stored in the memory.

# **MEMORY ADDRESS REGISTER**



### **INPUT:**

- Clock
- MAR\_IN
- Point to some address in the prog and data mem, whenever

# **OUTPUT**:

- Common bus
- MEM\_AD\_OUT

- It points to some address in the program and data memory
- There is no tristate buffer to control MEM\_AD\_OUT.
- Whenever the clock is enabled the address is stored. The address can be used when data has to to be loaded or stored in the ROM.

# **INSTRUCTION DECODER**



# **INPUT:**

- INS\_OUT
- 8 bit INSTRUCTION

### **OUTPUT:**

- ALU\_OP
- OUT

- It stores the instruction received from the program memory.
- The ALU operation passes to the ALU ans stored in the ALU register.
- When INS\_OUT is set to 1, the last four bits, that is the LSB is outputted.
- There is no tristate buffer controlling the register.

# **DATA MEMORY**



### **INPUT:**

- AD
- D\_IN
- D\_OUT

# **OUTPUT**:

- It reads and writes but not loads.
- The address is pointed by the MAR.
- When D\_IN is enabled it writes data from the memory into the common bus.
- When D\_OUT is enabled it reads the data from the common bus
- There is no tristate display.

# **PROGRAM MEMORY**



# **INPUT:**

- AD
- PM\_OUT

# **OUTPUT:**

- DISP
- D\_OUT

- It reads and loads but can't write.
- Address -> program data(to obtain) comprised of ins
- When PM\_OUT is set to 1, it loads the 8 bit instruction plus address or data into the common bus.
- Address is pointed by the MAR
- Displays the output without tristate.