#### **ECE254 Lab3 Tutorial**

## Introduction to Keil LPC1768 Hardware and Programmers Model

Irene Huang

(last updated: 2012/11/04)

## Lab3 Part A Requirements (1)

A function to obtain the task information

```
OS_RESULT os_tsk_get(OS_TID task id, RL_TASK_INFO *buffer)
```

Task information data structure

- Return value
  - OS R OK
  - OS\_R\_NOK

## Lab3 Part A Requirements (2)

Task state symbols

```
#define INACTIVE
#define READY
#define RUNNING
#define WAIT DLY
#define WAIT ITV
#define WAIT OR
#define WAIT AND
#define WAIT SEM
#define WAIT MBX
#define WAIT MUT
#define WAIT MEM
                         10
```

- Assumption
  - No user defined stack in any tasks in the system.

## Lab3 Requirements Part B (1)

A blocking fixed-size memory allocator

```
void *os_mem_alloc(unsiged char flag)
```

The flag takes two values

MEM\_NOWAIT (sample implementation available)

Return value: a pointer to a fixed-size memory block if there is a free memory block NULL if there is no free memory block.

MEM\_WAIT (you need to implement this one)

Return value: a pointer to a fixed-size memory block if there is a free memory block blocks the calling task until there is a free memory available.

A function to release the memory block

```
OS_RESULT os_mem_free(void *ptr)
```

- You will need to modify the existing implementation to handle the case when a process is blocked waiting for memory.
- Return
  - OS R OK
  - OS\_R\_NOK

## Lab3 Requirements Part B (2)

How do you initialize a memory region?

| Description | Address     | Value      | Code               | head     |
|-------------|-------------|------------|--------------------|----------|
| Meta Data   | 0x100013B0: | 0x100013BC | (P_BM) p->free     | <u> </u> |
|             | 0x100013B4: | 0x100013D4 | (P_BM) p->end      | next     |
|             | 0x100013B8: | 0x00000008 | (P_BM) p->blk_size |          |
| block 1     | 0x100013BC: | 0x100013C4 |                    |          |
|             | 0x100013C0: |            |                    | next     |
| block 2     | 0x100013C4: | 0x100013CC |                    |          |
|             | 0x100013C8: |            |                    | NULL     |
| block 3     | 0x100013CC: | 0x00000000 |                    | NOLL     |
|             | 0x100013D0: |            |                    |          |

A memory pool with three blocks. Each block is eight byte long.

#### **Cortex-M3 Overview**



(Image Courtesy of [1])

#### 32-bit microprocessor

- 32-bit data path
- 32-bit register bank
- 32-bit memory interface

#### Harvard Architecture

- Separate data and memory bus
- instruction and data buses share the same memory space (a unified memory system)

## **Cortex-M3 Registers**

- General Purpose Registers (R0-R15)
  - Low registers (R0-R7)
    - 16-bit Thumb instructions and 32-bit Thumb-2 instructions
  - High registers (R8-R12)
    - All Thumb-2 instructions
  - Stack Pointer (R13)
    - MSP: Privileged, default after reset, os kernel, exception handler
    - **PSP:** Uer-level (i.e. unprivileged) base-level application
  - Link Register (R14)
  - Program Counter (R15)
- Special Registers
  - Program Status registers (PSRs)
  - Interrupt Mask registers (PRIMASK, FAULTMASK, and BASEPRI)
  - Control register (CONTROL)

## **Cortex-M3 Registers**

32-bit microprocessor
32-bit data path
32-bit register bank
32-bit memory interface
Harvard Architecture
Separate data and memory bus

**Low registers: R0-R7**16-bit Thumb instructions

32-bit Thumb-2 instructions **High registers: R9-R12** 

All Thumb-2 instructions

**MSP:** default after reset os kernel, exception handler Privileged

**PSP:** base-level application unprivileged, user-level



## **LPC1768 Memory Map**

| 0x2008 4000 |        |                              |  |
|-------------|--------|------------------------------|--|
|             |        |                              |  |
| 0x2007 C000 | 32 KB  | AHB SRAM (2 blocks of 16 KB) |  |
|             |        |                              |  |
| 0x1FFF 2000 |        | Reserved                     |  |
|             |        |                              |  |
| 0x1FFF 0000 | 8 KB   | Boot ROM                     |  |
|             |        |                              |  |
| 0x1000 8000 |        | Reserved                     |  |
|             |        |                              |  |
| 0x1000 0000 | 32 KB  | Local SRAM                   |  |
|             |        |                              |  |
| 0x0008 0000 |        | Reserved                     |  |
|             |        |                              |  |
| 0x0000 0000 | 512 KB | On-chip flash                |  |

## **Memory Configuration**



## Image memory layout

- A simple image consists of:
  - read-only (RO) section (Code + RO-data)
  - a read-write (RW) section (RW-data)
  - a zero-initialized (ZI) section (ZI-data)



Configured in startup\_LPC17xx.s

## **End Address of the Image**

Linker defined symbol
 Image\$\$RW\_IRAM1\$\$ZI\$\$Limit

```
extern unsigned int Image$$RW_IRAM1$$ZI$$Limit;
unsigned int free_mem =
   (unsigned int) &Image$$RW_IRAM1$$ZI$$Limit;
```

## **Operation Modes**

- Two modes
  - Thread mode
  - Handler mode
- Two privilege levels
  - Privileged level
  - User level



(Image Courtesy of [1])

#### **OS Initialization Mode Switch**



## Exceptions (1)

- NVIC (Nested Vectored Interrupt Controller)
  - System Exceptions
    - Exception Numbers 1 -15
    - SVC call exception number is 11
    - SysTick exception number is 15
  - External Interrupts
    - Exception Numbers 16-50
    - Timer0-3 IRQ numbers are 17-20
    - UARTO-3 IRQ numbers are 21-24
- Vector table is at 0x0 after reset.
- 32 programmable priorities
- Each vector table entry contains the exception handler's address (i.e. entry point)

## Exceptions (2)

| Address     | <b>Exception Number</b> | Value (Word Size)                            |
|-------------|-------------------------|----------------------------------------------|
| 0x0000 0000 | -                       | MSP initial value                            |
| 0x0000 0004 | 1                       | Reset vector (program counter initial value) |
| 0x0000 0008 | 2                       | NMI handler starting address                 |
| 0x0000 000C | 3                       | Hard fault handler starting address          |
|             |                         | Other handler starting address               |



(Image Courtesy of [1])

## **Exception Stack Frame**



(Image Courtesy of [1])

# AAPCS (ARM Architecture Procedure Call Standard)

- R0-R3, R12
  - Input parameters Px of a function. R0=P1, R1=P2, R2=P3 and R3=P4
  - R0 is used for return value of a function
- R12, SP, LR and PC
  - R12 is the Intra-Procedure-call scratch register.
- R4-R11
  - Must be preserved by the called function. C compiler generates push and pop assembly instructions to save and restore them automatically.

#### **CMSIS Structure**



Copyright © Keil, An ARM Company. All rights reserved.

(Image Courtesy of MDK-ARM Primer V4.60)

## **Exception Handler Programming**

• Hardware Abstraction Layer file: HAL CM3.c

```
asm void SVC Handler (void) {
 PRESERVE8
                      ;8 byte alignment of the stack
 IMPORT SVC Count ; an external ASM symbol
 IMPORT SVC Table ; an external ASM symbol
        rt stk check ; an external C symbol
 IMPORT
 MRS RO, PSP ; Read PSP
 LDR R1, [R0, #24] ; Read Saved PC from Stack
 LDRB R1, [R1, \#-2]; Load SVC Number
        R1, SVC User ; if SVC# != zero, goto SVC User
 CBNZ
 LDM
        R0, {R0-R3, R12}; Read R0-R3, R12 from stack
                      ; Call SVC Function
 BLX R12
  ; omit the rest of the code below
```

## **SVC** as a Gateway for OS Functions



(Image Courtesy of [1])

## System calls through SVC in C

```
RTL.h
               os tsk pass()
User Space
#define SVC 0 __svc_indirect(0)
extern void rt tsk pass(void);
#define os tsk pass() os tsk pass((U32)rt tsk pass)
extern void os tsk pass (U32 p) SVC 0
LDR.W r12, [pc, #offset]
                                       Generated by the compiler
           ;Load rt tsk pass in r12
SVC 0x00,
                                              HAL CM3.c
SVC Handler: BLX R12
                                               rt Task.c
                  rt tsk pass()
Kernel Space
```

### rt\_Mem.c

```
RTL.h
User Space os RESULT os mem free (void *)
 extern OS RESULT rt mem free (void *);
 #define SVC 0 svc indirect(0)
 #define os mem free(ptr)
       os mem free((U32)rt mem free, ptr)
 extern OS RESULT os mem free (U32 p, void* ptr)
                                              SVC 0
       Load rt mem free in r12, SVC 0x00
                                                HAL CM3.c
                 SVC Handler: BLX R12
                                                 rt Mem.c
Kernel Space int rt mem free (void*)
```

#### **RL-RTX Kernel Files**

- RL-RTX Kernel Source Code
  - C:\Software\Keil\ARM\RL\RTX\SRC\CM
  - No standard C library function calls
- Add kernel files as part of your project
  - Do not add HAL CM1.c
  - Do not add HAL\_CM4.c
- Do not specify the RTX as the OS
- MicroLib is optional
- In Practice, build kernel library and link with it.

## A Project with the Modified Kernel



X Device Target Output Listing User | C/C++ | Asm | Linker | Debug | Utilities | Code Generation Xtal (MHz): 12.0 ☐ Use Cross-Module Optimization Lise Microl IB ☐ Big Endian ☐ Use Link-Time Code Generation Read/Write Memory Areas Startup default off-chip Size No Init Start RAM1: RAM2: RAM3: on-chip 0x10000000 0x8000 IRAM1: IRAM2: 0x2007C000 0x8000 Defaults Cancel Help

This is not part of the stocked RTX library. It is a template file for lab3.

#### Hints

- RL-RTX Kernel
  - Kernel data structure in rt TypeDef.h
  - Task management in rt Task.c
    - rt block(U16, U8)
    - os active TCB
    - os tsk
    - os rdy
    - os dly
    - os idle TCB (V4.60 vs. V4.11 or older)
  - Start from rt MemBox.c to see how the stocked RTX keeps track of free memory blocks.
  - Read the rt\_Mailbox.c file rt\_mbx\_send() function to see how the return value of rt\_mbx\_receive() function is set when a task is found waiting for a message and unblocked.

#### References

- 1. Yiu, Joseph, *The Definite Guide to the ARM Cortex-M3*, 2009
- 2. RealView® Compilation Tools Version 4.0 Developer Guide
- 3. ARM Software Development Toolkit Version 2.50 Reference Guide
- 4. LPC17xx User's Manual