

# S7817 Touch Controller Datasheet

PN: 505-000570-01 Rev. 1

Synaptics Confidential.
Disclosed Only Under NDA.

# Contents

| Figures                                                                      | 3  |
|------------------------------------------------------------------------------|----|
| Tables                                                                       | 3  |
| Introduction                                                                 | 4  |
| General description                                                          | 4  |
| Benefits and features                                                        | 4  |
| Applications                                                                 | 5  |
| Detailed description                                                         | 5  |
| System block diagram                                                         | 5  |
| Power supply configurations                                                  | ε  |
| Power on sequence and initialization                                         | 6  |
| Power supply sequencing                                                      | 7  |
| Power-up interface timing                                                    | 3  |
| External reset timing                                                        | 9  |
| Host interface                                                               |    |
| Attention signal                                                             | 10 |
| I <sup>2</sup> C interfacing                                                 |    |
| Connection                                                                   |    |
| Clock stretching                                                             | 11 |
| In-system reprogrammability                                                  |    |
| AC electrical characteristics                                                | 13 |
| Electrical characteristics                                                   |    |
| Absolute maximum ratings                                                     | 14 |
| Power supply characteristics                                                 | 15 |
| Reliability characteristics                                                  |    |
| IC specification                                                             | 17 |
| Power consumption for each power mode                                        | 18 |
| Pin description                                                              | 19 |
| Pin diagram                                                                  | 19 |
| 165 BGA pin signal connections: I <sup>2</sup> C                             | 20 |
| Transmitter and receiver pin-out configurations                              | 24 |
| Sample I <sup>2</sup> C schematic with +1.8V and +3V external power supplies | 25 |
| Sample I <sup>2</sup> C schematic parts designator                           | 26 |
| Sample USB schematic                                                         | 27 |
| Sample USB schematic parts designator                                        | 28 |
| Package information                                                          | 29 |
| 165 pin BGA package drawing                                                  | 29 |
| 165 BGA pad package drawing                                                  | 30 |
| Package marking                                                              | 31 |
| Shipment packaging                                                           | 31 |
| Environmental and regulatory compliance                                      | 31 |

| Reference documents | 3 | <br> |  |
|---------------------|---|------|--|
|                     |   |      |  |
|                     |   |      |  |

# **Figures**

| Figure 1. S7817 block diagram                                                      | 5  |
|------------------------------------------------------------------------------------|----|
| Figure 2. Power supply power-on sequence and start firmware execution              | 7  |
| Figure 3. Power-up interface timing diagram                                        | 8  |
| Figure 4. External reset timing diagram                                            | 9  |
| Figure 5. Attention line behavior (I <sup>2</sup> C interface shown)               | 10 |
| Figure 6. I <sup>2</sup> C host connection                                         | 10 |
| Figure 7. Clock stretching with an I <sup>2</sup> C transaction                    |    |
| Figure 8. Firmware structure                                                       |    |
| Figure 9. I <sup>2</sup> C timing                                                  |    |
| Figure 10. S7817 165 BGA pin assignments (top view)                                |    |
| Figure 11. Sample I <sup>2</sup> C schematic with two external power supplies      |    |
| Figure 12. Sample USB schematic                                                    | 27 |
| Figure 13. Package drawing                                                         |    |
| Figure 14. Package marking diagram                                                 | 31 |
| Tables                                                                             |    |
| Table 1. Power supply configurations                                               | 6  |
| Table 2. Power OK characteristics                                                  | 7  |
| Table 3. Power-up sequence and external reset timing                               |    |
| Table 4. I <sup>2</sup> C parameters                                               |    |
| Table 5. Absolute maximum ratings                                                  |    |
| Table 6. Electrical characteristics                                                | 15 |
| Table 7. Reliability characteristics                                               | 15 |
| Table 8. GPIO PA0 – PA7 characteristics; push-pull                                 | 16 |
| Table 9. GPIO PA8 – PA9 characteristics; open drain I <sup>2</sup> C               | 16 |
| Table 10. IC specification                                                         | 17 |
| Table 11. Power consumption external VDDH and VDD18 (internal 1.2V LDO active)     | 18 |
| Table 12. Pin connections for S7817                                                | 20 |
| Table 13. TX and RX configurations                                                 | 24 |
| Table 14. S7817 165 BGA configurable pin options with a maximum of 72 RX and 46 TX | 24 |
| Table 15. I <sup>2</sup> C schematic part designators                              | 26 |
| Table 16. USB schematic part designators                                           | 28 |
| Table 17. 165 pin BGA package dimensions                                           | 30 |

#### Introduction

The S7817 is a high performance touchscreen controller. The S7817 has 118 sensing channels (72 RX x 46 TX), for use in touchscreen displays of up to 17.3 inches diagonal.

#### **General description**

The S7817 supports self-capacitance, mutual-capacitance, hybrid sensing, and passive stylus with up to 10-finger detection. Fast report rates (up to 150 Hz) and flexible sensing frequency from 50 to 500 kHz (configurable in 69 ns steps/cycle) are also supported.

Optimum SNR performance is achieved with onchip charge pumps and Signal Clarity<sup>TM</sup>. The controller supports 3312 nodes (72 RX x 46 TX configuration) and a maximum touchscreen size is 17.3 inches (diagonal) with a 16:10 ratio and a pitch of 5 mm.

The S7817 touch controller provides high performance hardware filtering for AC charger noise mitigation, moisture, and severe common mode noise. The devices also offers high performance charge pump, patented CDM driving schemes, and advanced firmware algorithms. Finally, the device has patented display synchronization technology that eliminates display noise from horizontal refresh.

#### Benefits and features

- Package:
- S7817 165 BGA package (5 mm x 10.5 mm x 0.6 mm)
- Two representative detection modes:

| 20 mm Hover Height     | 1 mm Stylus Sensing                            |
|------------------------|------------------------------------------------|
| Up to 12" touchscreens | Up to 13.3"<br>touchscreens with 4<br>mm pitch |

- Glove and finger nail usage.
- Power modes:
- Touch active
- Hover active
- Idle/Large object doze (LOZE)
- Low-power active mode (LPAM)

#### Digital core:

 16-bit MCU core (proprietary, hardware multi-threaded Synaptics MCU).

#### Serial interfaces:

- $I^2C (100/400 \text{ kHz})$
- SPI slave
- USB

#### Power supply schemes:

- 2.7V to 3.6V supply voltage.
- 1.65V to 3.6V host interface voltage.
- 1.2V chip core for low power operation.
- Internal positive and negative charge pumps for increased TX voltage.
- Internal LDO regulators with 1.2V and 1.8V outputs.

#### Best-in-class capacitance sensing:

- Up to 10-finger detection and simultaneous tracking.
- 3312 nodes (72 TX × 46 RX configuration) with positional interpolation providing best-in-class accuracy and resolution.
- Optimum SNR performance: on-chip charge pump with Signal Clarity™.
- In-system reprogrammability (reflash) support.
- Internal power-on reset detector.
- Hardware filtering for AC charger noise mitigation.
- Internal charge pumps for TX drive.
- Supports configurable frequency shifting with Synaptics<sup>®</sup> Design Studio <sup>™</sup> 5.
- Supports advanced sensor/display architecture including:
- Touch controller IC on sensor FPC tail.
- Touch controller IC on main board.
- Sensor ITO pattern on lens.
- Curved lens designs.
- Built-in sensor ID and test features.
- Self-calibrating no host side calibration needed.
- Fully compatible with Synaptics Design Studio 5 tool chain for production-ready touch sensing development.

#### **Applications**

 Recommended for use in tablets or notebook PCs with a touchscreen of up to 17.3 inches (in diagonal) with a 16:10 ratio and a pitch of 5 mm. For passive pen support, the maximum touchscreen size is 13.3 inches (in diagonal) with a pitch of 4 mm.

#### **Detailed description**

#### System block diagram

The S7817 touch controller is a fully self-contained, ready-to-use, capacitance-sensing SOC (system-on-a chip).

Synaptics' proprietary 16-bit microcontroller and firmware handles all calibration and operation of the capacitance sensors, computation of finger position and gestures.



Figure 1. S7817 block diagram

#### **Power supply configurations**

The S7817 touch controller is designed to support several power supply configurations ranging from one to four external power supply rails. Table 1 provides the possible configurations.

For details on sensor/FPCA design and routing guidelines, see *ClearPad Sensor Design Guidelines* (PN: 511-000384-01).

**VDDH** Config VDD12 VDD18 **VDDBUS** LDO12EN LDO18EN Description 1 Ext Ext Float External VDDBUS, VDDH; Internal Int Int Float +1.8V, +1.2V 2 Ext Float GND External VDDBUS, VDD18; Int Ext Ext VDDH; Internal +1.2V 3 Ext Float External VDDH; Internal +1.2V, Int Int Int Float +1.8V, VDDBUS tied to VDDH18 or VDDH. External VDD18, VDDH; Internal 4 GND Int Ext Ext Int Float +1.2V; VDDBUS tied to VDD18 or VDDH.

Table 1. Power supply configurations

#### Power on sequence and initialization

VDDBUS supplies the communication IO and GPIOs. VDDH supplies analog power. VDD18 and VDD12 supply the digital IC core power. The S7817 touch controller "Power OK" circuitry monitors the VDD18, VDD12, and VDDBUS supply inputs. In order for the POR cycle to commence, the power supplies must start at a lower voltage than the power OK falling threshold and rise monotonically and settle within their tolerances in 25 ms. All three power inputs must be valid before a power on reset condition begins (see Figure 3).

The XRESB, external hardware reset input can also be used to force the chip into a reset condition, when the power supply cannot be shut off completely. The VDDBUS power input is provided so that the I2C bus can remain functional while other power is removed from the touch controller. In this case the VDDBUS power will remain on and other devices that share the I<sup>2</sup>C can continue to function. Pull-up resistors on the I<sup>2</sup>C bus should be connected to VDDBUS. The SCL and SDA pins are true open-drain IO pins and will not allow current leakage into the touch controller when the other power rails are switched off. VDDBUS also allows voltage translation with systems using from +1.8V to +3.3V logic.

VDDBUS, VDDH, VDD18, and VDD12 can be powered up in any order. The power state of VDDH is monitored by firmware. The touch

controller ATTN interrupt output, typically GPIO PA5, has ESD protection devices that may allow current to leak from the pull-up resistor into the VDDBUS supply, when power is removed. For this reason it is important to connect pull-up resistors to the VDDBUS supply (and not other supplies). Another reason is that if VDDBUS and VDD18 are combined, the leakage current from the pull-up resistor may prevent the VDD18 from decaying fast after power is removed. And much time will be required for the voltage to decay low enough for the POR cycle to function normally.

When powering the S7817 up or down, system design should ensure that the voltages on the signal pins in the Absolute Maximum Ratings table are observed. Failure to follow this requirement may lead to unreliable operation or damage to the device. Open-drain signals (for example, SCL/PA9 and SDA/PA8) are high-impedance at power-up and will transition high when the external pull-ups power (VDDBUS) is applied.

During the initialization phase (Tpowerup), the sensor hardware reset and firmware initialization routines may take up to 45 ms. During this time, the ATTN signal will be de-asserted and no host commands will be recognized. After the sensor is fully initialized, the ATTN pin will be asserted and host communication is enabled.

#### Power supply sequencing

The power supplies must start at below the power OK falling threshold and rise monotonically to their specified tolerance within 25 ms. Thereafter they must stay within the permitted tolerance. During power up when all power inputs are valid, IO pin PA3 is driven high by the touch controller and will remain high until the hardware power on reset timer expires (min of 5 ms, max of 21 ms) at which time pin PA3 will pulse low.

In systems where pin PA3 is used, the host should expect this power up pulse behavior. If this behavior is not tolerable, other GPIO pins should be used instead. It is strongly recommended that the touch subsystem is the last to be powered up in a device. Doing so will allow the touch controller to measure its baseline with other subsystems (such as an LCD) powered on enabling optimized performance.





Figure 2. Power supply power-on sequence and start firmware execution

| Power Supply | Power OK<br>Rising Threshold | Power OK<br>Falling Threshold | Power Supply<br>Minimum Voltage |  |
|--------------|------------------------------|-------------------------------|---------------------------------|--|
| VDD12        | 1.08V                        | 1.02V                         | 1.14V                           |  |
| VDD18        | 1.62V                        | 1.53V                         | 1.71V                           |  |
| VDDBUS       | 1.62V                        | 1.53V                         | 1.71V                           |  |

Table 2. Power OK characteristics

#### Power-up interface timing



Figure 3. Power-up interface timing diagram

Table 3. Power-up sequence and external reset timing

| Subject                                    | Minimum | Maximum |
|--------------------------------------------|---------|---------|
| T <sub>attn_en</sub>                       | 5 ms    | 21 ms   |
| T <sub>powerup</sub>                       | _       | 45 ms   |
| T <sub>bl_start</sub> (bootloader start)   | _       | 30 ms   |
| T <sub>bl_active</sub> (bootloader active) | _       | 15 ms   |
| T <sub>reset</sub>                         | 100 ns  | _       |

#### External reset timing



Figure 4. External reset timing diagram

#### **Host interface**

The S7817 touch controller is available with an I<sup>2</sup>C host interface. The host communicates with the S7817 by reading and writing 8-bit data registers. Full details of Synaptics interface protocols can be found in the *Synaptics RMI4 Specification* (PN: 511-000405-01).

#### Attention signal

In addition to standard I<sup>2</sup>C signals, the S7817 provides an attention output (ATTN) that is asserted to indicate that new data is available for reading by the host. The ATTN signal is intended to be used as an interrupt source to a host processor. ATTN functionality is added by UI firmware so pin allocation, polarity and drive options (open-drain or push-pull) are defined at the time of firmware build. Operation of the ATTN signal is shown in Figure 5.

**Note:** The attention line is also de-asserted when the host disables interrupts.

#### **f**C interfacing

#### Connection

Figure 6. shows an example of host connection using the S7817  $I^2C$  interface. The values of the pull-up resistors should be chosen to ensure that the rise times of the SDA and SCL signals are within the limits set by the  $I^2C$  specification. This depends on what other slave devices, if any, are on the  $I^2C$  bus but typically would fall within the range of  $2.2 \text{ k}\Omega - 10 \text{ k}\Omega$ .

Refer to the *ClearPad Integration Guide* (PN: 511-000399-01) for additional information.



Figure 5. Attention line behavior (I<sup>2</sup>C interface shown)



Figure 6. <sup>2</sup>C host connection

#### **Clock stretching**

Special attention should be paid to clock stretching when interfacing with a Synaptics touch controller over I<sup>2</sup>C. The host processor must support clock stretching. The first byte of a transaction contains the slave address and read/write bit. At the end of the first byte, the controller holds SCL low (clock stretches) and checks that the slave address matches its own. If the slave address does not match, the S7817 will not stretch the clock on subsequent byte transmissions until it detects the next start condition. If the slave address does match, the controller acknowledges and may stretch the clock after some or all of the subsequent bytes within the same transaction (Figure 7).

**Note:** Typical clock stretch time (Tcstr) is less than 25 ms.

#### In-system reprogrammability

The S7817 touch controller includes firmware in order to support finger tracking and position reporting. This firmware is stored in non-volatile (flash) memory on-chip and may be updated at any time over the host interface. This capability allows freedom and flexibility when operating with Synaptics devices; simply choose the firmware image that is applicable to your design. Figure 8 illustrates the firmware storage methodology.



Figure 7. Clock stretching with an I<sup>2</sup>C transaction



Figure 8. Firmware structure

**Bootloader:** This is pre-programmed and cannot be changed. The bootloader:

- checks the integrity of the UI firmware space, and
- provides the ability to re-flash a new UI or configuration area.

**Bootloader configuration:** This can be set by a one-time lockdown process when adding UI firmware for the first time. This permits the same S7817 parts to be deployed in different hosts systems where required bootloader configuration may be different for each.

User Interface firmware: The UI firmware space contains the firmware that implements the primary function of the device. UI firmware images are provided by Synaptics in an encrypted form to ensure they can only be executed on an appropriate device. It is not possible to erase the UI firmware space without also erasing the configuration space.

**Configuration:** The configuration space stores the default values of the device's control registers. The bootloader provides a mechanism to erase and reprogram this space. Because an existing configuration may not be valid for a new firmware revision, any update to the UI firmware should be followed by an update of the configuration space.

Reference code is available from Synaptics which implements the steps for reprogramming the configuration and UI firmware space.

#### **AC** electrical characteristics



Figure 9. f<sup>2</sup>C timing

Table 4. PC parameters

| Barranatar                                                                                  | 0                    | St      | andard Mo | de      |                         | Fast mode |         | I In it |
|---------------------------------------------------------------------------------------------|----------------------|---------|-----------|---------|-------------------------|-----------|---------|---------|
| Parameter                                                                                   | Symbol               | Minimum | Typical   | Maximum | Minimum                 | Typical   | Maximum | Unit    |
| SCL clock frequency                                                                         | f <sub>SCL</sub>     |         |           | 100     | -0                      |           | 400     | kHz     |
| Stretch time                                                                                | t <sub>CSTR</sub>    |         | 25        |         |                         | 25        |         | μs      |
| Hold time (repeated) START condition. After this period, the first clock pulse is generated | t <sub>HD;STA</sub>  | 4.0     |           | -1)     | 0.6                     |           |         | μs      |
| LOW period of the SCL clock                                                                 | t <sub>LOW</sub>     | 4.7     |           |         | 1.3                     |           |         | μs      |
| HIGH period of the SCL clock                                                                | t <sub>HIGH</sub>    | 4.0     |           |         | 0.6                     |           |         | μs      |
| Set-up time for a repeated START condition                                                  | t <sub>SU;STA</sub>  | 4.7     | -         |         | 0.6                     |           |         | μs      |
| Data hold time                                                                              | t <sub>HD;DAT</sub>  | 0       |           | 3.45    | 0                       |           | 0.9     | μs      |
| Data out hold time                                                                          | t <sub>HD;DATO</sub> |         |           | 0       |                         |           | 0       | μs      |
| Data set-up time                                                                            | t <sub>SU;DAT</sub>  | 250     |           |         | 100                     |           |         | ns      |
| Rise time of both SDA and SCL signals                                                       | t <sub>r</sub>       |         |           | 1000    | 20 + 0.1 C <sub>b</sub> |           | 300     | ns      |
| Fall time of both SDA and SCL signals                                                       | t <sub>f</sub>       |         |           | 300     | 20 + 0.1 C <sub>b</sub> |           | 300     | ns      |
| Set-up time for STOP condition                                                              | t <sub>su:sto</sub>  | 4.0     |           |         | 0.6                     |           |         | μs      |
| Bus free time between a STOP and START condition                                            | t <sub>BUF</sub>     | 4.7     |           |         | 1.3                     |           |         | μs      |
| Capacitive load for each bus line                                                           | Сь                   |         |           | 400     |                         |           | 400     | pF      |

#### **Electrical characteristics**

#### Absolute maximum ratings

Table 5. Absolute maximum ratings

| Subject                                 | Minimum | Maximum | Units |
|-----------------------------------------|---------|---------|-------|
| Voltage on any TRX pin <sup>(1)</sup>   | - 3.6   | +7      | V     |
| Voltage on any GPIO pin <sup>(1)</sup>  | - 0.3   | +4      | V     |
| VDDUSB/VDDBUS                           | - 0.3   | +4      | V     |
| VDD12                                   | - 0.3   | +1.32   | V     |
| VDD18                                   | - 0.3   | +1.98   | V     |
| VDDH/VDDRX                              | - 0.3   | +4.0    | V     |
| VDDTX                                   | - 0.3   | +7.2    | V     |
| Input current at any pin <sup>(1)</sup> | _       | 100     | mA    |
| Package input current <sup>(1)</sup>    | _       | 200     | mA    |
| Operating temperature                   | -20     | +85     | °C    |
| Storage temperature, unbiased           | -55     | +125    | °C    |
| Lead soldering temperature (10 seconds) | _       | +260    | °C    |

**Note: 1** When the input voltage at any pin exceeds the associated power supply, the current at that pin should be limited to 100 mA. The 200 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 100 mA to two pins. The maximum time this condition can be applied is approximately 10 seconds.

#### Power supply characteristics

Table 6. Electrical characteristics

| Parameter                            | Symbol   | Conditions   | Minimum | Typical | Maximum | Units |
|--------------------------------------|----------|--------------|---------|---------|---------|-------|
| Analog supply input 1                | VDDH     | _            | 2.7     | 3.3     | 3.6     | V     |
| Analog filter pin 1                  | VDDRX    | _            | 2.6     | _       | 3.5     | V     |
| Analog filter pin 2                  | VDDA     | _            | 2.6     | _       | 3.5     | V     |
| Digital core supply                  | VDD12    | _            | 1.14    | 1.2     | 1.32    | V     |
| Analog supply input 2                | VDD18    | _            | 1.71    | 1.8     | 1.98    | V     |
| Internal +1.2V LDO supply input      | VDD12LDO | _            | 1.71    | 1.8     | 1.98    | V     |
| Internal +1.8 LDO supply input       | VDD18LDO | _            | 2.7     | 3.3     | 3.6     | V     |
| GPIO/USB power supply <sup>(1)</sup> | VDDBUS   | _            | 1.65    | 1.8     | 3.6     | V     |
| Positive voltage charge pump output  | VDDCP    | VDDH = +3.3V | _       | _       | 6.6     | V     |
| Negative voltage charge pump output  | VBBCP    | VDDH = +3.3V | -3.6    |         | 0       | V     |

Note 1: The minimum voltage for USB is 3V.

#### Reliability characteristics

Table 7. Reliability characteristics

| Symbol                | Parameter              | Minimum | Maximum | Units                 | Reference Test Method        |
|-----------------------|------------------------|---------|---------|-----------------------|------------------------------|
| FLASH <sub>DR</sub>   | Flash data retention   | 10      | _       | Years                 | Accelerated test             |
| FLASH <sub>ENPB</sub> | Flash write endurance  | 1000    | _       | Erase/Write<br>Cycles | _                            |
| $V_{\sf ZAPHBM}$      | ESD susceptibility HBM | _       | ± 2     | kV                    | HBM,<br>ANSI/ESD S20.20-2007 |
| V <sub>ZAP</sub>      | ESD susceptibility CDM | _       | ± 500   | V                     | CDM, Q100-001/C2             |

#### Table 8. GPIO PA0 - PA7 characteristics; push-pull

Operating conditions must be specified; for example, VDDH = +3.3V, VDD18 = +1.8V, VDD12 = +1.2V, VDDBUS = +1.8V,  $T_A$  = 25C unless otherwise noted.

| Parameter                | Symbol           | Conditions                                | Minimum | Typical | Maximum | Units |
|--------------------------|------------------|-------------------------------------------|---------|---------|---------|-------|
| Input high-level voltage | V <sub>IH</sub>  | VDDBUS = +1.8V                            | 1.2     | _       | _       | V     |
| Input low-level voltage  | V <sub>IL</sub>  | VDDBUS = +1.8V                            | _       | _       | 0.5     | V     |
| Input hysteresis         | V <sub>HYS</sub> | VDDBUS = +1.8V                            | _       | 90      | _       | mV    |
| Input capacitance        | C <sub>IN</sub>  | VDDBUS = +1.8V                            | _       | 5       | _       | pF    |
| Output voltage high      | V <sub>OH</sub>  | VDDBUS = +1.8V; I <sub>O</sub> = -3<br>mA | 1.4     | _       | _       | V     |
| Output voltage low       | V <sub>OL</sub>  | VDDBUS = $+1.8V$ ; $I_0 = 3 \text{ mA}$   | _       | _       | 0.4     | V     |

Table 9. GPIO PA8 - PA9 characteristics; open drain PC

Operating conditions must be specified; for example, VDDH = +3.3V, VDD18 = +1.8V, VDD12= +1.2V, VDDBUS = +1.8V,  $T_A$  = 25C unless otherwise noted.

| Parameter                | Symbol           | Conditions                            | Minimum | Typical | Maximum | Units |
|--------------------------|------------------|---------------------------------------|---------|---------|---------|-------|
| Input high-level voltage | $V_{IH}$         | VDDBUS = +1.8V                        | 1.2     | _       | _       | V     |
| Input low-level voltage  | V <sub>IL</sub>  | VDDBUS = +1.8V                        | _       | _       | 0.5     | V     |
| Input hysteresis         | V <sub>HYS</sub> | VDDBUS = +1.8V                        | _       | 90      | _       | mV    |
| Input capacitance        | C <sub>IN</sub>  | VDDBUS = +1.8V                        | _       | 10      | _       | pF    |
| Output voltage low       | V <sub>OL</sub>  | VDDBUS = +1.8V; I <sub>O</sub> = 3 mA | _       | _       | 0.36    | V     |

#### IC specification

Operating conditions must be specified; for example,  $V_{AVDD}=3.0V$ , VDVDD=VDVDDIO=1.8V, VAGND=VDGND=0, no load,  $T_A=-40\,^{\circ}C$  to +85 $^{\circ}C$  unless otherwise noted. Typical values are at  $T_A=25\,^{\circ}C$ .

Table 10. IC specification

| POWER SUPPLIES                                    |                   |                                 |         |         |         |       |  |
|---------------------------------------------------|-------------------|---------------------------------|---------|---------|---------|-------|--|
| Parameter                                         | Symbol            | Conditions                      | Minimum | Typical | Maximum | Units |  |
| Analog power supply input                         | VDDH              | Analog power supply voltage     | 2.7     | _       | 3.6     | V     |  |
| Analog filtered supply 1                          | VDDA              | External capacitor connection   | 2.6     | _       | 3.5     | V     |  |
| Analog filtered supply 2                          | VDDRX             | External capacitor connection   | 2.6     | _       | 3.5     | V     |  |
| Digital core supply                               | VDD12             | _                               | 1.14    | 1.2     | 1.32    | V     |  |
| Analog supply input                               | VDD18             | _                               | 1.71    | 1.8     | 1.98    | V     |  |
| Internal +1.2V LDO supply input                   | VDD12LDO          | LDO power supply input          | 1.71    | 1.8     | 1.98    | V     |  |
| Internal +1.8V LDO supply input                   | VDD18LDO          | LDO power supply input          | 2.7     | 3.3     | 3.6     | ٧     |  |
| D <sub>VDDIO</sub> /GPIO/USB power supply voltage | VDDBUS            | _                               | 1.65    | 1.8     | 3.6     | V     |  |
| Positive voltage charge pump output               | VDDCP             | VDDH = +3.3V                    | _       | _       | 6.6     | V     |  |
| Negative voltage charge pump output               | VBBCP             | VDDH = +3.3V                    | -3.6    | _       | _       | V     |  |
|                                                   | TRANSMITTER (TX)  |                                 |         |         |         |       |  |
| Parameter                                         | Symbol            | Conditions                      | Minimum | Typical | Maximum | Units |  |
| Driving voltage range                             | $V_{TX}$          | TX charge pump voltage          | 3.3     | _       | 10.8    | V     |  |
| Number of TX channels                             | N <sub>TX</sub>   | 46                              | _       | _       | _       | _     |  |
| Programmable frequency range                      | f                 | _                               | 51      |         | 500     | kHz   |  |
| Programmable frequency step resolution            | f <sub>STEP</sub> | 69 ns step per cycle resolution | _       | _       | 14.5    | MHz   |  |
|                                                   |                   | RECEIVER (RX)                   |         |         |         | •     |  |
| Parameter                                         | Symbol            | Conditions                      | Minimum | Typical | Maximum | Units |  |
| Number of RX channels                             | N <sub>RX</sub>   | 72 max                          | _       | _       | 72      | _     |  |
| Signal-to-noise ratio (10-phi)                    | SNR               | 100 Hz report rate              | _       | 35      | _       | dB    |  |
| Signal-to-interference ratio (TBD)                | SIR               | _                               | _       | _       | _       | dB    |  |
|                                                   |                   |                                 |         |         |         |       |  |
|                                                   |                   | DIGITAL IO CHARACTERISTICS      | 3       |         | 1       |       |  |
| Parameter                                         | Symbol            | Conditions                      | Minimum | Typical | Maximum | Units |  |
| Input voltage high                                | V <sub>IH</sub>   | VDDBUS = +1.8V                  | 1.26    | _       | _       | V     |  |
| Input voltage low                                 | V <sub>IL</sub>   | VDDBUS = +1.8V                  | _       |         | 0.54    | V     |  |
| Input hysteresis                                  | V <sub>HYS</sub>  | VDDBUS = +1.8V                  | _       | 90      | _       | mV    |  |
| Input capacitance                                 | C <sub>IN</sub>   | VDDBUS = +1.8V                  | _       | 5       | _       | pF    |  |
| Input leakage current                             | I <sub>IL</sub>   | 1                               | _       | _       | _       | _     |  |
| Output voltage high                               | V <sub>OH</sub>   | VDDBUS = +1.8V; IO = -3<br>mA   | 1.4     | _       | _       | V     |  |
| Output voltage low                                | V <sub>OL</sub>   | VDDBUS = +1.8V; IO = 3 mA       | _       | _       | 0.4     | V     |  |

#### Power consumption for each power mode

Table 11. Power consumption external VDDH and VDD18 (internal 1.2V LDO active)

| ACTIVE MODE (ONE FINGER)         |                     |                     |     |    |  |  |
|----------------------------------|---------------------|---------------------|-----|----|--|--|
| V <sub>DDH</sub> supply current  | IDDH                | Hover active @ 60Hz | TBD | mA |  |  |
|                                  | IDDH                | Touch active @ 90Hz | TBD | mA |  |  |
| V gupply gurrent                 | IDD18               | Hover active @ 60Hz | TBD | mA |  |  |
| V <sub>DD18</sub> supply current | וסטוס               | Touch active @ 90Hz | TBD | mA |  |  |
| IDLE MODE                        |                     |                     |     |    |  |  |
| V <sub>DDH</sub> supply current  | IDDH                | Hover idle @ 100Hz  | TBD | mA |  |  |
|                                  | חטטו                | Touch idle @ 30Hz   | TBD | mA |  |  |
| V complex compact                | IDD18               | Hover idle @ 100Hz  | TBD | mA |  |  |
| V <sub>DD18</sub> supply current | וטטוס               | Touch idle @ 30Hz   | TBD | mA |  |  |
|                                  | LOW PO              | WER ACTIVE MODE     |     |    |  |  |
| VDDH supply current              | IDDH                | LPDM active @ 10Hz  | TBD | mA |  |  |
| VDD18 supply current             | IDD18               | LPDM active @ 10Hz  | TBD | mA |  |  |
|                                  | LOW POWER IDLE MODE |                     |     |    |  |  |
| VDDH supply current              | IDDH                | LPDM idle @ 10Hz    | TBD | mA |  |  |
| VDD18 supply current             | IDD18               | LPDM idle @ 10Hz    | TBD | mA |  |  |

Note: Using a 1.2V supply decreases the power consumption by ~ 10 mW.

# Pin description Pin diagram



Figure 10. S7817 165 BGA pin assignments (top view)

# 165 BGA pin signal connections: $l^2C$

Table 12. Pin connections for S7817

| Pin Location | Signal            | IO Type    | Description                                                                                                                                                 |
|--------------|-------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A2           | USBDP             | USBIO      | USB D+.                                                                                                                                                     |
| А3           | USBDM             | USBIO      | USB D                                                                                                                                                       |
| A4           | VDDBUS            | Power In   | Power supply for the USB core / Power supply for all GPIO pin.                                                                                              |
| A5           | VDD12             | Power      | +1.2V source for digital core. Output of internal 1.2V LDO, requires external bypass capacitor. +1.2V source from external supply when LDO12EN is grounded. |
| A6           | GND/GNDH          | Power      | Package digital ground.                                                                                                                                     |
| A7           | VDD18             | Power      | +1.8V source for digital core. Output of internal 1.8V LDO, requires external bypass capacitor. +1.8V source from external supply when LDO18EN is grounded. |
| A8           | VDDH              | Power In   | Analog power input, +3V.                                                                                                                                    |
| A9           | GND/GNDH          | Power      | Package digital ground.                                                                                                                                     |
| B1           | XIN               | Input      | Input pin from 48 MHz crystal resonator.                                                                                                                    |
| B2           | PA9/SCL/SCLK      | GPIO OD    | I <sup>2</sup> C clock (SCL); Alternate SPI SCLK; true open drain IO.                                                                                       |
| В3           | PA8/SDA/MOSI      | GPIO OD    | I <sup>2</sup> C data (SDA); Alternate SPI MOSI; true open drain IO.                                                                                        |
| B4           | PA7               | GPIO       | Spare GPIO.                                                                                                                                                 |
| B5           | VDDHSO            | Power      | HSO/LDO power supply pin; do not connect.                                                                                                                   |
| В6           | LDO12EN           | Input      | Enable Internal 1.2V LDO. Float to enable. GND to disable.                                                                                                  |
| В7           | VDD12LDO          | Power In   | External +1.8V power input to internal LDO.                                                                                                                 |
| B8           | VDDA              | Filter Pin | Low-pass filtered version of VDDH used by Charge Integrators.                                                                                               |
| B9           | GNDHCP            | Power      | Charge pump GND.                                                                                                                                            |
| C1           | XOUT              | Output     | Output to Colpitts crystal resonator circuit.                                                                                                               |
| C2           | PA3               | GPIO       | Spare GPIO.                                                                                                                                                 |
| C3           | PA4               | GPIO       | Spare GPIO.                                                                                                                                                 |
| C4           | PA5/ATTN/<br>MISO | GPIO       | I <sup>2</sup> C ATTN Interrupt; SPI MISO.                                                                                                                  |
| C5           | PA6               | GPIO       | Spare GPIO.                                                                                                                                                 |
| C6           | LDO18EN           | Input      | Enable Internal 1.8V LDO. Float to enable. GND to disable.                                                                                                  |
| C7           | LDOHSOEN          | Input      | Enable Internal Oscillator. Float to enable. GND to disable.                                                                                                |
| C8           | VDD18LDO          | Power In   | External +3.3V power input to internal LDO.                                                                                                                 |
| C9           | VDDHCP            | Power In   | External +3V power input to internal charge pumps.                                                                                                          |
| D1           | XRESB             | Input      | Dedicated active low reset pin; Has internal pullup to VDDBUS.                                                                                              |
| D2           | PA0               | GPIO       | Spare GPIO.                                                                                                                                                 |
| D3           | PA1               | GPIO       | Spare GPIO.                                                                                                                                                 |
| D4           | PA2               | GPIO       | Spare GPIO.                                                                                                                                                 |
| D5           | SYNC0             | Ю          | Multi-chip synchronization signal.                                                                                                                          |
| D6           | SYNC1             | IO         | Multi-chip synchronization signal.                                                                                                                          |
| D7           | SYNC2             | Ю          | Multi-chip synchronization signal.                                                                                                                          |
| D8           | VDDCP             | Power Out  | Output of positive CP (external voltage should never be applied).                                                                                           |
| D9           | VDDCPFP           | Analog     | Positive charge pump capacitor, positive side.                                                                                                              |
| E1           | TRX57             | Ю          | Transmitter or Receiver electrode, configurable in bank 4 grouping.                                                                                         |
| E2           | TRX55             | IO         | Transmitter or Receiver electrode, configurable in bank 4 grouping.                                                                                         |
| E3           | TRX56             | IO         | Transmitter or Receiver electrode, configurable in bank 4 grouping.                                                                                         |
| E4           | TRX54             | IO         | Transmitter or Receiver electrode, configurable in bank 4 grouping.                                                                                         |
|              | 1                 | I.         |                                                                                                                                                             |

| Pin Location | Signal  | IO Type   | Description                                                                     |
|--------------|---------|-----------|---------------------------------------------------------------------------------|
| E5           | TRX63   | Ю         | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| E6           | TRX61   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| E7           | TRX60   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| E8           | VDDCPRT | Power In  | Power input to the positive CP bypass switch (external voltage can be applied). |
| E9           | VDDCPFN | Analog    | Positive charge pump capacitor, negative side.                                  |
| F1           | TRX58   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| F2           | TRX52   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| F3           | TRX51   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| F4           | TRX50   | Ю         | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| F6           | TRX62   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| F7           | TRX59   | Ю         | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| F8           | VBBCP   | Power Out | Output of negative CP.                                                          |
| F9           | VBBCPFN | Analog    | Negative charge pump capacitor, negative side.                                  |
| G1           | TRX53   | Ю         | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| G2           | TRX47   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| G3           | TRX48   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| G4           | TRX49   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| G6           | TRX65   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| G7           | TRX64   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| G8           | VBBCPRT | Power In  | Power input to the negative CP bypass switch (external voltage can be applied). |
| G9           | VBBCPFP | Analog    | Negative charge pump capacitor, positive side.                                  |
| H1           | TRX44   | 10        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| H2           | TRX40   | 10        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| H3           | TRX41   | 10        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| H4           | TRX46   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| H6           | TRX68   | 10        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| H7           | TRX67   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| H8           | TRX70   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| H9           | TRX66   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| J1           | TRX37   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| J2           | TRX43   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| J3           | TRX42   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| J4           | TRX45   | IO        | Transmitter or Receiver electrode, configurable in bank 4 grouping.             |
| J6           | TRX73   | IO        | Transmitter or Receiver electrode, configurable in bank 6 grouping.             |
| J7           | TRX69   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| J8           | TRX71   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| J9           | TRX72   | IO        | Transmitter or Receiver electrode, configurable in bank 5 grouping.             |
| K1           | TRX39   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| K2           | TRX38   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| K3           | TRX36   | IO        | Transmitter or Receiver electrode, configurable in bank 3 grouping.             |
| K6           | TRX76   | IO        | Transmitter or Receiver electrode, configurable in bank 6 grouping.             |
| K7           | TRX74   | 10        | Transmitter or Receiver electrode, configurable in bank 6 grouping.             |
| K8           | TRX75   | 10        | Transmitter or Receiver electrode, configurable in bank 6 grouping.             |
| 110          | 110073  |           | Transmitter of Reserver electrode, configurable in bank o grouping.             |

| Pin Location | Signal | IO Type | Description                                                         |
|--------------|--------|---------|---------------------------------------------------------------------|
| K9           | TRX78  | Ю       | Transmitter or Receiver electrode, configurable in bank 6 grouping. |
| L1           | GUARD0 | Output  | Guard amplifier 0 output                                            |
| L2           | TRX35  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| L3           | TRX33  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| L6           | TRX77  | Ю       | Transmitter or Receiver electrode, configurable in bank 6 grouping. |
| L7           | TRX80  | Ю       | Transmitter or Receiver electrode, configurable in bank 6 grouping. |
| L8           | TRX79  | Ю       | Transmitter or Receiver electrode, configurable in bank 6 grouping. |
| L9           | TRX81  | Ю       | Transmitter or Receiver electrode, configurable in bank 6 grouping. |
| M1           | TRX34  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| M2           | TRX32  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| M3           | TRX29  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| M4           | TRX31  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| M6           | TRX82  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| M7           | TRX83  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| M8           | TRX84  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| M9           | GUARD1 | Output  | Guard amplifier 0 output                                            |
| N1           | TRX30  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| N2           | TRX28  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| N3           | TRX25  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| N4           | TRX26  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| N6           | TRX86  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| N7           | TRX88  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| N8           | TRX87  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| N9           | TRX85  | IO      | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| P1           | TRX27  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| P2           | TRX22  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| P3           | TRX23  | IO      | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| P4           | TRX24  | Ю       | Transmitter or Receiver electrode, configurable in bank 2 grouping. |
| P6           | TRX89  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| P7           | TRX90  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| P8           | TRX93  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| P9           | TRX91  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| R1           | TRX18  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| R2           | TRX19  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| R3           | TRX20  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| R4           | TRX21  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| R6           | TRX96  | Ю       | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| R7           | TRX92  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| R8           | TRX95  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| R9           | TRX94  | Ю       | Transmitter or Receiver electrode, configurable in bank 7 grouping. |
| T1           | TRX14  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| T2           | TRX15  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| Т3           | TRX16  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| T4           | TRX17  | Ю       | Transmitter or Receiver electrode, configurable in bank 1 grouping. |

| Pin Location | Signal | IO Type    | Description                                                         |
|--------------|--------|------------|---------------------------------------------------------------------|
| T5           | TRX97  | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| T6           | TRX98  | Ю          | Transmitter or Receiver electrode, configurable in bank 8grouping.  |
| T7           | TRX99  | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| Т8           | TRX100 | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| Т9           | TRX103 | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| U1           | TRX12  | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| U2           | TRX6   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| U3           | TRX5   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| U4           | TRX13  | Ю          | Transmitter or Receiver electrode, configurable in bank 1 grouping. |
| U5           | TRX116 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| U6           | TRX113 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| U7           | TRX101 | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| U8           | TRX102 | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| U9           | TRX104 | Ю          | Transmitter or Receiver electrode, configurable in bank 8 grouping. |
| V1           | TRX11  | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| V2           | TRX7   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| V3           | TRX4   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| V4           | TRX2   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| V5           | TRX117 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| V6           | TRX114 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| V7           | TRX111 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| V8           | TRX108 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| V9           | TRX106 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| W1           | TRX9   | IO         | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| W2           | TRX8   | 10         | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| W3           | TRX1   | IO         | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| W4           | TRX3   | •IO        | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| W5           | TRX0   | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| W6           | TRX115 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| W7           | TRX112 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| W8           | TRX107 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| W9           | TRX105 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| Y1           | VDDTX  | Test       | Reserved, do not connect.                                           |
| Y2           | TRX10  | Ю          | Transmitter or Receiver electrode, configurable in bank 0 grouping. |
| Y4           | VDDRX  | Filter Pin | Low-pass filtered version of VDDH used by DEMOD/FILT/ADC.           |
| Y5           | GNDRX  | Power      | Analog ground.                                                      |
| Y7           | TRX110 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| Y8           | TRX109 | Ю          | Transmitter or Receiver electrode, configurable in bank 9 grouping. |
| Y9           | VBBTX  | Test       | Reserved, do not connect.                                           |

#### Transmitter and receiver pin-out configurations

Table 13. TX and RX configurations

| Bank0 | Bank1 | Bank2 | Bank3 | Bank4 | Bank5 | Bank6 | Bank7 | Bank8  | Bank9  |
|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|
| TRX0  | TRX13 | TRX22 | TRX36 | TRX45 | TRX59 | TRX73 | TRX82 | TRX96  | TRX105 |
| TRX1  | TRX14 | TRX23 | TRX37 | TRX46 | TRX60 | TRX74 | TRX83 | TRX97  | TRX106 |
| TRX2  | TRX15 | TRX24 | TRX38 | TRX47 | TRX61 | TRX75 | TRX84 | TRX98  | TRX107 |
| TRX3  | TRX16 | TRX25 | TRX39 | TRX48 | TRX62 | TRX76 | TRX85 | TRX99  | TRX108 |
| TRX4  | TRX17 | TRX26 | TRX40 | TRX49 | TRX63 | TRX77 | TRX86 | TRX100 | TRX109 |
| TRX5  | TRX18 | TRX27 | TRX41 | TRX50 | TRX64 | TRX78 | TRX87 | TRX101 | TRX110 |
| TRX6  | TRX19 | TRX28 | TRX42 | TRX51 | TRX65 | TRX79 | TRX88 | TRX102 | TRX111 |
| TRX7  | TRX20 | TRX29 | TRX43 | TRX52 | TRX66 | TRX80 | TRX89 | TRX103 | TRX112 |
| TRX8  | TRX21 | TRX30 | TRX44 | TRX53 | TRX67 | TRX81 | TRX90 | TRX104 | TRX113 |
| TRX9  | _     | TRX31 | _     | TRX54 | TRX68 | _     | TRX91 | _      | TRX114 |
| TRX10 | _     | TRX32 | _     | TRX55 | TRX69 | _     | TRX92 | _      | TRX115 |
| TRX11 | _     | TRX33 | _     | TRX56 | TRX70 | _     | TRX93 | _      | TRX116 |
| TRX12 | _     | TRX34 | _     | TRX57 | TRX71 | _     | TRX94 | _      | TRX117 |
| _     | _     | TRX35 | _     | TRX58 | TRX72 | _     | TRX95 | _      | _      |

Table 14. S7817 165 BGA configurable pin options with a maximum of 72 RX and 46 TX

| Axis Setting | 0   | 1   | 2   | 3   |
|--------------|-----|-----|-----|-----|
| Bank0        | 13R | 13R | 13R | 13R |
| Bank1        | 9R  | 9R  | 9T  | 9Т  |
| Bank2        | 14R | 14T | 14R | 14T |
| Bank3        | 9T  | 9T  | 9R  | 9R  |
| Bank4        | 14T | 14R | 14T | 14R |
| Bank5        | 14T | 14R | 14T | 14R |
| Bank6        | 9T  | 9T  | 9R  | 9R  |
| Bank7        | 14R | 14T | 14R | 14T |
| Bank8        | 9R  | 9R  | 9T  | 9T  |
| Bank9        | 13R | 13R | 13R | 13R |
| Total RX     | 72  | 72  | 72  | 72  |
| Total TX     | 46  | 46  | 46  | 46  |

## Sample I<sup>2</sup>C schematic with +1.8V and +3V external power supplies



Figure 11. Sample I'C schematic with two external power supplies

25

#### Sample I'C schematic parts designator

The component values shown in the following table are typical values suitable for most applications. However, each system design has different requirements that may require different component values to better match that system. Please consult your Synaptics FAE if you have special system design requirements beyond those outlined in the datasheet.

Table 15. f<sup>2</sup>C schematic part designators

| Designator | Description                             | Manufacturers Part Number                             |
|------------|-----------------------------------------|-------------------------------------------------------|
| C2         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C3         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C4         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C5         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C6         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C7         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C8         | CAPACITOR, 0.22UF, X5R, 20%, 6.3V, 0201 | GRM033R60J224ME15D, or equivalent                     |
| C9         | CAPACITOR, 0.22UF, X5R, 20%, 6.3V, 0201 | GRM033R60J224ME15D, or equivalent                     |
| C10        | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |

#### Sample USB schematic



Figure 12. Sample USB schematic

#### Sample USB schematic parts designator

The component values shown in the following table are typical values suitable for most applications. However, each system design has different requirements that may require different component values to better match that system. Please consult your Synaptics FAE if you have special system design requirements beyond those outlined in the datasheet.

Table 16. USB schematic part designators

| Designator | Description                             | Manufacturers Part Number                             |
|------------|-----------------------------------------|-------------------------------------------------------|
| C2         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C3         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C4         | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C5         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C6         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C7         | CAPACITOR, 10UF, X5R, 20%, 6.3V, 0402   | NMC0402X5R106M6.3TRPF, CL05A106MQ5NUNC, or equivalent |
| C8         | CAPACITOR, 0.22UF, X5R, 20%, 6.3V, 0201 | GRM033R60J224ME15D, or equivalent                     |
| C9         | CAPACITOR, 0.22UF, X5R, 20%, 6.3V, 0201 | GRM033R60J224ME15D, or equivalent                     |
| C10        | CAPACITOR, 2.2UF, X5R, 20%, 6.3V, 0402  | GRM155R60J225ME95D, JMK105BJ225MV-F, or equivalent    |
| C11        | CAPACITOR,10PF+/- 0.5PF,NPO, 25V, 0201  | GRM0335C1E100JA01D, TMK063CG100DT-F, or equivalent    |
| C12        | CAPACITOR,10PF+/- 0.5PF,NPO, 25V, 0201  | GRM0335C1E100JA01D, TMK063CG100DT-F, or equivalent    |
| X11        | CRYSTAL,48 MHZ,+/-100PPM , 2.0x1.6mm    | XRCGB48M000F0L00R0, or equivalent                     |

#### **Package information**

#### 165 pin BGA package drawing



Figure 13. Package drawing

#### 165 BGA pad package drawing

All measurements are given in millimeters unless otherwise specified.

Table 17. 165 pin BGA package dimensions

| Typical  0.125 REF 0.25 REF 10.5 BSC 5 BSC 0.25 0.25 | 0.6<br>0.2                               |  |  |
|------------------------------------------------------|------------------------------------------|--|--|
| 0.25 REF<br>10.5 BSC<br>5 BSC<br>0.25                |                                          |  |  |
| 0.25 REF<br>10.5 BSC<br>5 BSC<br>0.25                | —<br>—                                   |  |  |
| 0.25 REF<br>10.5 BSC<br>5 BSC<br>0.25                |                                          |  |  |
| 10.5 BSC<br>5 BSC<br>0.25                            | _<br>                                    |  |  |
| 5 BSC<br>0.25                                        | _<br>                                    |  |  |
| 0.25                                                 | _<br>                                    |  |  |
|                                                      | _                                        |  |  |
| 0.25<br>—                                            | _                                        |  |  |
| _                                                    |                                          |  |  |
|                                                      | 0.3                                      |  |  |
| 0.5 BSC                                              |                                          |  |  |
| 165                                                  | _                                        |  |  |
| 9.5 BSC                                              |                                          |  |  |
| 4 BSC                                                |                                          |  |  |
| 0.25 BSC                                             |                                          |  |  |
| _                                                    | _                                        |  |  |
| 0.1                                                  | _                                        |  |  |
| 0.1                                                  | _                                        |  |  |
| 0.08                                                 | _                                        |  |  |
| 0.15                                                 | _                                        |  |  |
| 0.08                                                 | _                                        |  |  |
|                                                      | 9.5 BSC 4 BSC 0.25 BSC 0.1 0.1 0.08 0.15 |  |  |

#### Package marking



Figure 14. Package marking diagram

#### Shipment packaging

The S7817 touch controller can be shipped either in trays or in tape-and-reel packaging.

For information about tape-and-reel packaging, see the ASIC Tape-and-Reel Specification (PN: 528-000187-01).

For tray packaging specifics, please contact Synaptics.

#### **Environmental and regulatory compliance**

This Synaptics product is built in compliance with the *RoHS Directive and the Synaptics Quality Specification, Environmental Conservation Program* (PN: 526-000223-01). This product is also Halogen-Free (HF) compliant.

#### Reference documents

- The f<sup>2</sup>C Bus Specification Version 2.1 Jan 2000 (http://www.nxp.com/acrobat\_download/literature/9398/39340011.pdf)
- ASIC Tape-and-Reel Package Specification (PN: 528-000187-01)
- Measuring Touch Performance on Synaptics ClearPad Products (PN: 506-000502-01)
- RoHS Directive and the Synaptics Quality Specification, Environmental Conservation Program (PN: 526-000223-01).
- Synaptics RMI4 Specification (PN: 511-000405-01)
- Touch Controller Ordering Guide (PN: 511-000481-01)

### Copyright

Copyright © 2014 – 2015 Synaptics Incorporated. All Rights Reserved.

#### **Trademarks**

Synaptics, the Synaptics logo, ChiralMotion, ChiralMotion logo, ClearButtons, ClearPad, ClickButtons, ClickEQ, ClickEQ logo, ClickPad, ClickSmart, ClickZones, DDI, DesignSafe, Design Studio, DesignWorks, DisplayPad, DualMode, DualPointing, EdgeMotion, EGR, EGR-Enhanced Gesture Recognition, Enhanced Gesture Recognition, FaceDetect, FaceDetect Plus, FlexPad, ForcePad, HapticTouch, InterTouch, LinkXtend, LiveFlex, MapRamp, MobileTouch, Momentum, NavPoint, OTLIB, PalmCheck, PanelPort, ProductionSafe, QuickStroke, SafePass, SafeSense, ScrollStrip, Sensitivity Tuning Wizard, SGS, SignalClarity, SmartSense, Synaptics | Scrybe, Synaptics | Scrybe logo, Synaptics Gesture Suite, Synaptics OneTouch, Synaptics OneTouch Studio, Synaptics OneTouch are trademarks or registered trademarks of Synaptics Incorporated or its affiliates in the United States and/or other countries.

All other trademarks are the properties of their respective owners.

#### **Notice**

This document contains information that is proprietary to Synaptics Incorporated. The holder of this document shall treat all information contained herein as confidential, shall use the information only for its intended purpose, and shall protect the information in whole or part from duplication, disclosure to any other party, or dissemination in any media without the written permission of Synaptics Incorporated.

Use of the materials may require a license of intellectual property from a third party or from Synaptics. Information contained in this document is provided as-is, with no express or implied warranties, including any warranty of merchantability, fitness for any particular purpose, or non-infringement. Synaptics assumes no liability whatsoever for any use of the information contained herein, including any liability for intellectual property infringement. This document conveys no express or implied licenses to any intellectual property rights belonging to Synaptics or any other party. Synaptics may, from time to time and at its sole option, update the information contained herein this document without notice.

INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED "AS-IS," WITH NO EXPRESS OR IMPLIED WARRANTIES, INCLUDING ANY IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, AND ANY WARRANTIES OF NON-INFRINGEMENT OF ANY INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT SHALL SYNAPTICS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES ARISING OUT OF OR IN CONNECTION WITH THE USE OF THE INFORMATION CONTAINED IN THIS DOCUMENT, HOWEVER CAUSED AND BASED ON ANY THEORY OF LIABILITY, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, AND EVEN IF SYNAPTICS WAS ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. IF A TRIBUNAL OF COMPETENT JURISDICTION DOES NOT PERMIT THE DISCLAIMER OF DIRECT DAMAGES OR ANY OTHER DAMAGES, SYNAPTICS' TOTAL CUMULATIVE LIABILITY TO ANY PARTY SHALL NOT EXCEED ONE HUNDRED U.S. DOLLARS.

# Revision history

| Revision | ECO   | Description                  |
|----------|-------|------------------------------|
| 1        | 62236 | Initial preliminary release. |

#### Contact us

Visit our website at www.synaptics.com to locate the Synaptics office nearest you.

